### INTEGRATED CIRCUITS

# DATA SHEET

# 74LVT543

3.3V Octal latched transceiver with dual enable (3-State)

Product specification Supersedes data of 1994 May 20 IC23 Data Handbook





# 3.3V Octal latched transceiver with dual enable (3-State)

74LVT543

#### **FEATURES**

- Combines 74LVT245 and 74LVT373 type functions in one device
- 8-bit octal transceiver with D-type latch
- Back-to-back registers for storage
- Separate controls for data flow in each direction
- Output capability: +64mA/–32mA
- TTL input and output switching levels
- Input and output interface capability to systems at 5V supply
- Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs
- Live insertion/extraction permitted
- No bus current loading when output is tied to 5V bus
- Power-up 3-State
- Power-up reset
- Latch-up protection exceeds 500mA per JEDEC Std 17
- ESD protection exceeds 2000V per MIL STD 883 Method 3015 and 200V per Machine Model

#### **DESCRIPTION**

The 74LVT543 is a high-performance BiCMOS product designed for  $V_{CC}$  operation at 3.3V.

This device contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate Latch Enable (LEAB, LEBA) and Output Enable (OEAB, OEBA) inputs are provided for each register to permit independent control of data transfer in either direction. The outputs are guaranteed to sink 64mA.

#### **FUNCTIONAL DESCRIPTION**

The 74LVT543 contains two sets of eight D–type latches, with separate control pins for each set. Using data flow from A to B as an example, when the A-to-B Enable ( $\overline{\text{EAB}}$ ) input and the A-to-B Latch Enable ( $\overline{\text{LEAB}}$ ) input are Low the A-to-B path is transparent. A subsequent Low-to-High transition of the  $\overline{\text{LEAB}}$  signal puts the A data into the latches where it is stored and the B outputs no longer change with the A inputs. With  $\overline{\text{EAB}}$  and  $\overline{\text{OEAB}}$  both Low, the 3-State B output buffers are active and display the data present at the outputs of the A latches.

Control of data flow from B to A is similar, but using the  $\overline{\text{EBA}}$ ,  $\overline{\text{LEBA}}$ , and  $\overline{\text{OEBA}}$  inputs.

#### **QUICK REFERENCE DATA**

| SYMBOL                               | PARAMETER                                 | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL    | UNIT |
|--------------------------------------|-------------------------------------------|-------------------------------------------------|------------|------|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An | $C_L = 50pF;$<br>$V_{CC} = 3.3V$                | 2.3<br>3.0 | ns   |
| C <sub>IN</sub>                      | Input capacitance                         | V <sub>I</sub> = 0V or 3.0V                     | 4          | pF   |
| C <sub>I/O</sub>                     | I/O capacitance                           | Outputs disabled; V <sub>I/O</sub> = 0V or 3.0V | 10         | pF   |
| I <sub>CCZ</sub>                     | Total supply current                      | Outputs disabled; V <sub>CC</sub> = 3.6V        | 0.13       | mA   |

#### ORDERING INFORMATION

| ONDERNING INTO ONINATION    |                   |                       |               | _          |
|-----------------------------|-------------------|-----------------------|---------------|------------|
| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
| 24-Pin Plastic SOL          | -40°C to +85°C    | 74LVT543 D            | 74LVT543 D    | SOT137-1   |
| 24-Pin Plastic SSOP Type II | -40°C to +85°C    | 74LVT543 DB           | 74LVT543 DB   | SOT340-1   |
| 24-Pin Plastic TSSOP Type I | -40°C to +85°C    | 74LVT543 PW           | 74LVT543PW DH | SOT355-1   |

#### **PIN CONFIGURATION**



#### LOGIC SYMBOL



## 3.3V Octal latched transceiver with dual enable (3-State)

74LVT543

#### LOGIC SYMBOL (IEEE/IEC)



#### **LOGIC DIAGRAM**



#### PIN DESCRIPTION

| FINDESCRIFTION                 |                 |                                                  |
|--------------------------------|-----------------|--------------------------------------------------|
| PIN NUMBER                     | SYMBOL          | FUNCTION                                         |
| 14, 1                          | LEAB / LEBA     | A to B / B to A Latch Enable input (active-Low)  |
| 11, 23                         | EAB / EBA       | A to B / B to A Enable input (active-Low)        |
| 13, 2                          | OEAB / OEBA     | A to B / B to A Output Enable input (active-Low) |
| 3, 4, 5, 6, 7, 8, 9, 10        | A0 – A7         | Port A, 3-State outputs                          |
| 22, 21, 20, 19, 18, 17, 16, 15 | B0 – B7         | Port B, 3-State outputs                          |
| 12                             | GND             | Ground (0V)                                      |
| 24                             | V <sub>CC</sub> | Positive supply voltage                          |

#### **FUNCTION TABLE**

| INPUTS |          |          | OUTPUTS  | STATUS   |                  |
|--------|----------|----------|----------|----------|------------------|
| OEXX   | EXX      | LEXX     | An or Bn | Bn or An | STATUS           |
| Н      | Х        | Х        | Х        | Z        | Disabled         |
| Х      | Н        | Х        | Х        | Z        | Disabled         |
| L<br>L | <u>†</u> | L<br>L   | h<br>I   | Z<br>Z   | Disabled + Latch |
| L<br>L | L<br>L   | <b>↑</b> | h<br>I   | H<br>L   | Latch + Display  |
| L<br>L | L<br>L   | L<br>L   | H<br>L   | H<br>L   | Transparent      |
| L      | L        | Н        | Х        | NC       | Hold             |

H = High voltage level
h = High voltage level one set-up time prior to the Low-to-High transition of LEXX or EXX (XX = AB or BA)

Low voltage level

Low voltage level one set-up time prior to the Low-to-High transition of  $\overline{LEXX}$  or  $\overline{EXX}$  (XX = AB or BA)

X = Don't care

↑ = Low-to-Hid

= Low-to-High transition of  $\overline{LEXX}$  or  $\overline{EXX}$  (XX = AB or BA)

NC= No change

Z = High impedance or "off" state

### 3.3V Octal latched transceiver with dual enable (3-State)

74LVT543

### ABSOLUTE MAXIMUM RATINGS1, 2

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +4.6 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>I</sub> < 0          | -50          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -0.5 to +7.0 | V    |
| lok              | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | Output in Off or High state | -0.5 to +7.0 | V    |
|                  | DC output ourrent              | Output in Low state         | 128          | A    |
| Гоит             | DC output current              | Output in High state        | -64          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                                                    | LIM | UNIT |      |
|------------------|--------------------------------------------------------------|-----|------|------|
|                  | PARAMETER                                                    | MIN | MAX  | UNIT |
| V <sub>CC</sub>  | DC supply voltage                                            | 2.7 | 3.6  | V    |
| VI               | Input voltage                                                | 0   | 5.5  | V    |
| V <sub>IH</sub>  | High-level input voltage                                     | 2.0 |      | V    |
| V <sub>IL</sub>  | Low-level input voltage                                      |     | 0.8  | V    |
| I <sub>OH</sub>  | High-level output current                                    |     | -32  | mA   |
| la.              | Low-level output current                                     |     | 32   | mA   |
| IOL              | lou-level output current; current duty cycle ≤ 50%; f ≥ 1kHz |     | 64   | IIIA |
| Δt/Δν            | Input transition rise or fall rate; outputs enabled          |     | 10   | ns/V |
| T <sub>amb</sub> | Operating free-air temperature range                         | -40 | +85  | °C   |

### 3.3V Octal latched transceiver with dual enable (3-State)

74LVT543

#### DC ELECTRICAL CHARACTERISTICS

|                    |                                                              |                                                                                               |                                         | UNIT                 |                       |      |          |
|--------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------|----------------------|-----------------------|------|----------|
| SYMBOL             | PARAMETER                                                    | TEST CONDITIONS                                                                               |                                         |                      | Temp = -40°C to +85°C |      |          |
|                    |                                                              |                                                                                               |                                         | MIN                  | TYP <sup>1</sup>      | MAX  | 1        |
| V <sub>IK</sub>    | Input clamp voltage                                          | V <sub>CC</sub> = 2.7V; I <sub>IK</sub> = -18mA                                               |                                         |                      | -0.9                  | -1.2 | V        |
|                    |                                                              | $V_{CC} = 2.7 \text{ to } 3.6 \text{V}; I_{OH} = -100 \mu\text{A}$                            |                                         | V <sub>CC</sub> -0.2 | V <sub>CC</sub> -0.1  |      |          |
| $V_{OH}$           | High-level output voltage                                    | V <sub>CC</sub> = 2.7V; I <sub>OH</sub> = -8mA                                                |                                         | 2.4                  | 2.5                   |      | V        |
|                    |                                                              | V <sub>CC</sub> = 3.0V; I <sub>OH</sub> = -32mA                                               |                                         | 2.0                  | 2.2                   |      | 1        |
|                    |                                                              | V <sub>CC</sub> = 2.7V; I <sub>OL</sub> = 100μA                                               |                                         |                      | 0.1                   | 0.2  | $\vdash$ |
|                    | V <sub>OL</sub> Low-level output voltage                     | V <sub>CC</sub> = 2.7V; I <sub>OL</sub> = 24mA                                                |                                         |                      | 0.3                   | 0.5  | 1        |
| $V_{OL}$           |                                                              | V <sub>CC</sub> = 3.0V; I <sub>OL</sub> = 16mA                                                |                                         |                      | 0.25                  | 0.4  | V        |
|                    |                                                              | V <sub>CC</sub> = 3.0V; I <sub>OL</sub> = 32mA                                                |                                         |                      | 0.3                   | 0.5  | 1        |
|                    |                                                              | $V_{CC} = 3.0V; I_{OL} = 64mA$                                                                |                                         |                      | 0.4                   | 0.55 | 1        |
| V <sub>RST</sub>   | Power-up output low voltage <sup>5</sup>                     | $V_{CC} = 3.6V$ ; $I_{O} = 1$ mA; $V_{I} = GND$ or $V_{CC}$                                   |                                         |                      | 0.13                  | 0.55 | V        |
|                    |                                                              | $V_{CC} = 3.6V$ ; $V_I = V_{CC}$ or GND                                                       |                                         |                      | ±0.1                  | ±1   | μА       |
|                    |                                                              | V <sub>CC</sub> = 0 or 3.6V; V <sub>I</sub> = 5.5V                                            | Control pins                            |                      | 1                     | 10   |          |
| $I_{\parallel}$    | Input leakage current                                        | V <sub>CC</sub> = 3.6V; V <sub>I</sub> = 5.5V                                                 |                                         |                      | 1                     | 20   |          |
|                    |                                                              | V <sub>CC</sub> = 3.6V; V <sub>I</sub> = V <sub>CC</sub>                                      | I/O Data pins <sup>4</sup>              |                      | 0.1                   | 1    |          |
|                    |                                                              | V <sub>CC</sub> = 3.6V; V <sub>I</sub> = 0                                                    |                                         |                      | -1                    | -5   |          |
| l <sub>OFF</sub>   | Output off current                                           | $V_{CC} = 0V; V_{I} \text{ or } V_{O} = 0 \text{ to } 4.5V$                                   |                                         |                      | 1                     | ±100 | μΑ       |
|                    |                                                              | $V_{CC} = 3V; V_{I} = 0.8V$                                                                   |                                         | 75                   | 150                   |      | $\vdash$ |
| I <sub>HOLD</sub>  | Bus Hold current A inputs <sup>6</sup>                       | $V_{CC} = 3V; V_I = 2.0V$                                                                     |                                         | -75                  | -150                  |      | μΑ       |
|                    |                                                              | V <sub>CC</sub> = 0V to 3.6V; V <sub>CC</sub> = 3.6V                                          |                                         |                      |                       |      | ]        |
| I <sub>EX</sub>    | Current into an output in the High state when $V_O > V_{CC}$ | V <sub>O</sub> = 5.5V; V <sub>CC</sub> = 3.0V                                                 |                                         |                      | 60                    | 125  | μА       |
| I <sub>PU/PD</sub> | Power up/down 3-State output current <sup>3</sup>            | $V_{CC} \le 1.2V$ ; $V_O = 0.5V$ to $V_{CC}$ ; $V_I = GND$ or $V_{CC}$ ; $OE/OE = Don't$ care |                                         |                      | 15                    | ±100 | μА       |
| I <sub>CCH</sub>   |                                                              | $V_{CC} = 3.6V$ ; Outputs High, $V_I = GND$ or $V_{CC}$ , $I_{O} = 0$                         |                                         |                      | 0.13                  | 0.19 |          |
| I <sub>CCL</sub>   | Quiescent supply current                                     | $V_{CC} = 3.6V$ ; Outputs Low, $V_{I} = GND$ or $V_{CC}$ , $I_{O} = 0$                        |                                         |                      | 3                     | 12   | mA       |
| I <sub>CCZ</sub>   |                                                              | V <sub>CC</sub> = 3.6V; Outputs Disabled; V <sub>I</sub> = GND                                | or V <sub>CC</sub> , I <sub>O</sub> = 0 |                      | 0.13                  | 0.19 | 1        |
| Δl <sub>CC</sub>   | Additional supply current per input pin <sup>2</sup>         | $V_{CC}$ = 3V to 3.6V; One input at $V_{CC}$ -0.6V<br>Other inputs at $V_{CC}$ or GND         | ,                                       |                      | 0.1                   | 0.2  | mA       |

- NOTES:

  1. All typical values are at V<sub>CC</sub> = 3.3V and T<sub>amb</sub> = 25°C.

  2. This is the increase in supply current for each input at the specified voltage level other than V<sub>CC</sub> or GND

  3. This parameter is valid for any V<sub>CC</sub> between 0V and 1.2V with a transition time of up to 10msec. From V<sub>CC</sub> = 1.2V to V<sub>CC</sub> = 3.3V ± 0.3V a transition time of 100μsec is permitted. This parameter is valid for T<sub>amb</sub> = 25°C only.

5

- 4. Unused pins at V<sub>CC</sub> or GND.
  5. For valid test results, data must not be loaded into the flip-flops (or latches) after applying the power.
- 6. This is the bus hold overdrive current required to force the input to the opposite logic state.

# 3.3V Octal latched transceiver with dual enable (3-State)

74LVT543

#### **AC CHARACTERISTICS**

GND = 0V,  $t_R$  =  $t_F$  = 2.5ns,  $C_L$  = 50pF,  $R_L$  = 500 $\Omega$ ;  $T_{amb}$  = -40°C to +85°C.

|                                      |                                               |          | LIMITS                   |                  |            |                        |      |  |
|--------------------------------------|-----------------------------------------------|----------|--------------------------|------------------|------------|------------------------|------|--|
| SYMBOL                               | PARAMETER                                     | WAVEFORM | $V_{CC} = 3.3V \pm 0.3V$ |                  |            | V <sub>CC</sub> = 2.7V | UNIT |  |
|                                      |                                               |          | MIN                      | TYP <sup>1</sup> | MAX        | MAX                    |      |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn, Bn to An       | 2        | 1.0<br>1.0               | 2.3<br>3.0       | 4.7<br>4.6 | 5.5<br>5.8             | ns   |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>LEBA to An, LEAB to Bn   | 1<br>2   | 1.0<br>1.0               | 3.6<br>4.2       | 5.9<br>5.7 | 7.3<br>7.3             | ns   |  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>OEBA to An, OEAB to Bn  | 4<br>5   | 1.0<br>1.1               | 3.8<br>3.8       | 5.8<br>6.4 | 7.6<br>8.2             | ns   |  |
| t <sub>PHZ</sub>                     | Output disable time<br>OEBA to An, OEAB to Bn | 4<br>5   | 2.4<br>2.0               | 3.7<br>3.5       | 6.5<br>5.8 | 7.1<br>5.9             | ns   |  |
| t <sub>PZH</sub>                     | Output enable time<br>EBA to An, EAB to Bn    | 4<br>5   | 1.0<br>1.4               | 4.0<br>4.1       | 6.0<br>6.7 | 7.6<br>8.3             | ns   |  |
| t <sub>PHZ</sub>                     | Output disable time<br>EBA to An, EAB to Bn   | 4<br>5   | 2.3<br>2.0               | 3.7<br>3.5       | 6.4<br>5.4 | 7.1<br>5.6             | ns   |  |

#### NOTE:

#### **AC SETUP REQUIREMENTS**

 $\overline{\text{GND}} = 0\text{V}, \, t_{\text{R}} = t_{\text{F}} = 2.5 \text{ns}, \, C_{\text{L}} = 50 \text{pF}, \, R_{\text{L}} = 500 \Omega; \, T_{\text{amb}} = -40 ^{\circ} C$  to +85°C.

| SYMBOL                                   | PARAMETER                            | WAVEFORM | V <sub>CC</sub> = 3. | 3V ±0.3V | V <sub>CC</sub> = 2.7V | UNIT |
|------------------------------------------|--------------------------------------|----------|----------------------|----------|------------------------|------|
|                                          |                                      |          | MIN                  | MAX      | MIN                    |      |
| $t_s(H)$<br>$t_s(L)$                     | Setup time<br>An to LEAB, Bn to LEBA | 3        | 0<br>0.8             |          | 0<br>1.1               | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time<br>An to TEAB, Bn to TEBA  | 3        | 1.7<br>1.7           |          | 1.7<br>1.7             | ns   |
| $t_{s}(H)$<br>$t_{s}(L)$                 | Setup time<br>An to EAB, Bn to EBA   | 3        | 0<br>0.9             |          | 0<br>1.2               | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time<br>An to EAB, Bn to EBA    | 3        | 1.8<br>1.8           |          | 1.8<br>1.8             | ns   |
| t <sub>w</sub> (L)                       | Latch enable pulse width, Low        | 3        | 3.3                  |          | 3.3                    | ns   |

#### **AC WAVEFORMS**

 $V_M = 1.5V$ ,  $V_{IN} = GND$  to 2.7V



Waveform 1. Propagation Delay For Inverting Output



Waveform 2. Propagation Delay For Non-Inverting Output

<sup>1.</sup> All typical values are at  $V_{CC}$  = 3.3V and  $T_{amb}$  = 25°C.

# 3.3V Octal latched transceiver with dual enable (3-State)

74LVT543



Waveform 3. Data Setup and Hold Times And Latch Enable
Pulse Width



Waveform 5. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level



Waveform 4. 3-State Output Enable Time to High Level and Output Disable Time from High Level

### **TEST CIRCUIT AND WAVEFORM**



SWITCH POSITION

| SWITCH                             | 1 03111014 |
|------------------------------------|------------|
| TEST                               | SWITCH     |
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open       |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 6V         |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND        |

### **DEFINITIONS**

 $R_L$  = Load resistor; see AC CHARACTERISTICS for value.

C<sub>L</sub> = Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value.

 $R_{T} = \quad \text{Termination resistance should be equal to $Z_{OUT}$ of pulse generators.}$ 

| 90% NEGATIVE PULSE VM 10%  t_THL (tF) | 90% AMP (V)    |
|---------------------------------------|----------------|
| POSITIVE PULSE VM                     | 90% VM AMP (V) |

 $V_M = 1.5V$ Input Pulse Definition

| FAMILY | INPUT PULSE REQUIREMENTS |           |                |                |                |  |  |
|--------|--------------------------|-----------|----------------|----------------|----------------|--|--|
| PAWIL  | Amplitude                | Rep. Rate | t <sub>W</sub> | t <sub>R</sub> | t <sub>F</sub> |  |  |
| 74LVT  | 2.7V                     | ≤10MHz    | 500ns          | ≤2.5ns         | ≤2.5ns         |  |  |

SV00092

# 3.3V Octal latched transceiver with dual enable (3-State)

74LVT543

#### SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bр             | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp             | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25 | 0.49<br>0.36   | 0.32<br>0.23   | 15.6<br>15.2     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.61<br>0.60     | 0.30<br>0.29     | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTL | OUTLINE |        | REFER    | EUROPEAN | ISSUE DATE |            |                                  |
|------|---------|--------|----------|----------|------------|------------|----------------------------------|
| VERS | ION     | IEC    | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                       |
| SOT1 | 37-1    | 075E05 | MS-013AD |          |            |            | <del>-95-01-24</del><br>97-05-22 |

## 3.3V Octal latched transceiver with dual enable (3-State)

74LVT543

SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm

SOT340-1



#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | рb           | O            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Œ          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0       | 0.21<br>0.05 | 1.80<br>1.65   | 0.25           | 0.38<br>0.25 | 0.20<br>0.09 | 8.4<br>8.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.8<br>0.4       | 8°<br>0° |

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE  |     | REFER    | ENCES | EUROPEAN   | ISSUE DATE                      |
|----------|-----|----------|-------|------------|---------------------------------|
| VERSION  | IEC | JEDEC    | EIAJ  | PROJECTION | ISSUE DATE                      |
| SOT340-1 |     | MO-150AG |       |            | <del>93-09-08</del><br>95-02-04 |

# 3.3V Octal latched transceiver with dual enable (3-State)

74LVT543

TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm

SOT355-1









#### DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max. | Α1           | A <sub>2</sub> | A <sub>3</sub> | bр           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L   | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|--------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|-----|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10      | 0.15<br>0.05 | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 7.9<br>7.7       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER    | RENCES | EUROPEAN   | ISSUE DATE                        |
|----------|-----|----------|--------|------------|-----------------------------------|
| VERSION  | IEC | JEDEC    | EIAJ   | PROJECTION | ISSUE DATE                        |
| SOT355-1 |     | MO-153AD |        |            | <del>-93-06-16-</del><br>95-02-04 |

3.3V Octal latched transceiver with dual enable (3-State)

74LVT543

**NOTES** 

# 3.3V Octal latched transceiver with dual enable (3-State)

74LVT543

#### Data sheet status

| Data sheet status         | Product status | Definition [1]                                                                                                                                                                                                                                            |
|---------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development    | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                         |
| Preliminary specification | Qualification  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make chages at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production     | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                      |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code Date of release: 05-96

Document order number: 9397-750-03537

Let's make things better.

Philips Semiconductors





## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

### NXP:

<u>74LVT543D 74LVT543D-T 74LVT543DB 74LVT543DB-T 74LVT543PW 74LVT543PW-T 74LVT543DB,118 74LVT543DB,118 74LVT543DW,118</u>