

## Hot Swappable I2C Bus/SMBus Buffer

## Features

- Bidirectional buffer for SDA and SCL lines increases fan out
- Prevents SDA and SCL corruption during live board insertion and removal from backplane
- Isolates Input SDA and SCL Lines From Output
- Compatible with I2C, I2C Fast Mode and SMBus Standards (Up to 400kHz Operation)
- Built-in rise time accelerators on all SDA and SCL
- Wide Supply Voltage Range: 2.7V to 5.5V
- Active HIGH ENABLE input
- Active HIGH READY open-drain output
- High-impedance SDA and SCL pins for VCC = 0 V
- 1.1V pre-charge on all SDA and SCL lines
- Supporting clock stretching and multiple master arbitration/synchronization
- ESD protection exceeds 4000 V HBM per JESD22-A114
- Package offered:

MSOP-8(U), UDFN-8(ZW), SOIC-8(W)

## Pin Configuration



Figure 1. Top View of MSOP-8 and SOIC-8



Figure 2. Top View of UDFN 2x3-8

## Description

The PI6ULS5V9511A is a hot swappable I2C-bus and SMBus buffer that allows I/O card insertion into a live backplane without corrupting the data and clock buses. Control circuitry prevents the backplane from being connected to the card until a stop command or bus idle occurs on the backplane without bus contention on the card. When the connection is made, the PI6ULS5V-9511A provides bidirectional buffering, keeping the backplane and card capacitances isolated.

The PI6ULS5V9511A rise time accelerator circuitry allows the use of weaker DC pull-up currents while still meeting rise time requirements. The PI6ULS5V9511A incorporates a digital ENABLE input pin, which enables the device when asserted HIGH and forces the device into a low current mode when asserted LOW, and an open-drain READY output pin, which indicates that the backplane and card sides are connected together (HIGH) or not (LOW).

During insertion, the PI6ULS5V9511A SDA and SCL lines are pre-charged to 1.1 V to minimize the current required to charge the parasitic capacitance of the chip.

## Pin Description

| Pin Name | Pin No. | Description                                                                                                    |
|----------|---------|----------------------------------------------------------------------------------------------------------------|
| ENABLE   | 1       | Chip enable.                                                                                                   |
| SCLOUT   | 2       | Serial clock output to and from the SCL bus on the card                                                        |
| SCLIN    | 3       | Serial clock input to and from the SCL bus on the backplane                                                    |
| GND      | 4       | Ground. Connect this pin to a ground plane for best results.                                                   |
| READY    | 5       | Open-drain output .Goes LOW when SDA/SCL channels are disconnected, goes HIGH when the two sides are connected |
| SDAIN    | 6       | Serial data input to and from the SDA bus on the backplane                                                     |
| SDAOUT   | 7       | Serial data output to and from the SDA bus on the card                                                         |
| VCC      | 8       | Power supply                                                                                                   |

## Block Diagram



Figure 3: Block Diagram

## Maximum Ratings

|                                              |                 |
|----------------------------------------------|-----------------|
| Supply Voltage .....                         | -0.5V to +6.0V  |
| DC Input Voltage .....                       | -0.5V to +6V    |
| Control Input Voltage (EN) .....             | -0.5V to +6V    |
| Total power dissipation <sup>(1)</sup> ..... | 100mW           |
| Input/output current(port 0&1).....          | 50mA            |
| Input current(EN ,VCC,GND).....              | 50mA            |
| ESD: HBM Mode .....                          | 4000V           |
| Storage Temperature .....                    | -55°C to +125°C |

### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## Recommended Operating Conditions

V<sub>CC</sub> = 2.7 V to 5.5 V; GND = 0 V; Tamb=-40°C to +85°C;unless otherwise specified

| Symbol                         | Parameter                     | CONDITIONS                                              | Min. | TYP | Max. | Unit |
|--------------------------------|-------------------------------|---------------------------------------------------------|------|-----|------|------|
| V <sub>CC</sub> <sup>[1]</sup> | supply voltage port B         |                                                         | 2.7  |     | 5.5  | V    |
| I <sub>CC</sub>                | supply current                | V <sub>CC</sub> = 5.5 V;<br>VSDAIN = VSCLIN = 0 V       |      | 2.8 | 6    | mA   |
| I <sub>CC(sd)</sub>            | Shut-down mode supply current | VENABLE = 0 V; all other pins at V <sub>CC</sub> or GND |      | 0.1 |      | uA   |

### Note

[1] This specification applies over the full operating temperature range.

## Electrical Characteristics

V<sub>CC</sub> = 2.7 V to 5.5 V; GND = 0 V; Tamb=-40°C to +85°C; unless otherwise specified

| Parameter                               | Description                            | Test Conditions                                               | Min                  | Typ.                 | Max                 | Unit |
|-----------------------------------------|----------------------------------------|---------------------------------------------------------------|----------------------|----------------------|---------------------|------|
| <b>Start-up circuitry</b>               |                                        |                                                               |                      |                      |                     |      |
| V <sub>pch</sub> <sup>[1]</sup>         | Pre-charge voltage                     | SDA,SCL floating                                              | 0.8                  | 1.1                  | 1.2                 | V    |
| V <sub>IH(ENABLE)</sub>                 | HIGH-level input voltage on pin ENABLE |                                                               |                      | 0.5*V <sub>CC</sub>  | 0.7*V <sub>CC</sub> | V    |
| V <sub>IL(ENABLE)</sub>                 | LOW-level input voltage on pin ENABLE  |                                                               | 0.3 *V <sub>CC</sub> | 0.5 *V <sub>CC</sub> |                     | V    |
| I <sub>I(ENABLE)</sub>                  | Input current on pin ENABLE            | V <sub>ENABLE</sub> = 0 V to V <sub>CC</sub>                  |                      | ±0.1                 | ±1                  | uA   |
| t <sub>en</sub> <sup>[2]</sup>          | Enable time                            |                                                               |                      | 110                  |                     | us   |
| t <sub>idle(READY)</sub> <sup>[1]</sup> | Bus idle time to READY active          |                                                               | 50                   | 105                  | 200                 | us   |
| t <sub>dis(EN-RDY)</sub>                | Disable time (ENABLE to READY)         |                                                               |                      | 30                   |                     | ns   |
| t <sub>stp(READY)</sub> <sup>[3]</sup>  | SDAIN to READY delay after STOP        |                                                               |                      | 1.2                  |                     | us   |
| t <sub>READY</sub> <sup>[3]</sup>       | SCLOUT/SDAOUT to READY delay           |                                                               |                      | 0.8                  |                     | us   |
| I <sub>LZ(READY)</sub>                  | Off-state leakage current on pin READY | V <sub>ENABLE</sub> = V <sub>CC</sub>                         |                      | ±0.3                 |                     | uA   |
| C <sub>i(ENABLE)</sub> <sup>[4]</sup>   | Input capacitance on pin ENABLE        | VI = V <sub>CC</sub> or GND                                   |                      | 1.9                  | 4.0                 | pF   |
| C <sub>o(READY)</sub> <sup>[4]</sup>    | LOW-level output voltage               | VI = V <sub>CC</sub> or GND                                   |                      | 2.5                  | 4.0                 | pF   |
| V <sub>OL(READY)</sub> <sup>[1]</sup>   | LOW-level output voltage on pin READY  | I <sub>pu</sub> = 3 mA; V <sub>ENABLE</sub> = V <sub>CC</sub> |                      |                      | 0.4                 | V    |

| Parameter                      | Description                       | Test Conditions                                                                            | Min | Typ. | Max | Unit |
|--------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------|-----|------|-----|------|
| <b>Rise time accelerators</b>  |                                   |                                                                                            |     |      |     |      |
| $I_{trt(pu)}^{[5][6]}$         | Transient boosted pull-up current | Positive transition on SDA, SCL; $V_{CC} = 2.7$ V; slew rate = $1.25$ V/ $\mu$ s           | 1   | 2    | -   | V    |
| <b>Input-output connection</b> |                                   |                                                                                            |     |      |     |      |
| $V_{offset}^{[1][7][8]}$       | Offset voltage                    | 10 k $\Omega$ to $V_{CC}$ on SDA, SCL; $V_{CC} = 3.3$ V                                    |     | 110  | 175 | mV   |
| $t_{PLH}$                      | LOW to HIGH propagation delay     | SCL to SCL and SDA to SDA; 10 k $\Omega$ to $V_{CC}$ ; $C_L = 100$ pF each side            |     | 0    |     | ns   |
| $t_{PHL}$                      | HIGH to LOW propagation delay     | SCL to SCL and SDA to SDA; 10 k $\Omega$ to $V_{CC}$ ; $C_L = 100$ pF each side            |     | 70   |     | ns   |
| $C_{i(SCL/SDA)}^{[4]}$         | SCL and SDA input capacitance     |                                                                                            |     | 5    | 7   | pF   |
| $V_{OL}^{[1]}$                 | LOW-level output voltage          | $V_I = 0$ V; SDA <sub>n</sub> , SCL <sub>n</sub> pins; $I_{sink} = 3$ mA; $V_{CC} = 2.7$ V | 0   |      | 0.4 | V    |
| $I_{LI}$                       | Input leakage current             | SDA <sub>n</sub> , SCL <sub>n</sub> pins; $V_{CC} = 5.5$ V                                 | -1  |      | +1  | uA   |

Note:

- [1] This specification applies over the full operating temperature range.
- [2] The enable time can slow considerably for some parts when temperature is  $< -20$  °C.
- [3] Delays that can occur after ENABLE and/or idle times have passed.
- [4] Guaranteed by design, not production tested.
- [5]  $I_{trt(pu)}$  varies with temperature and  $V_{CC}$  voltage.
- [6] Input pull-up voltage should not exceed power supply voltage in operating mode because the rise time accelerator will clamp the voltage to the positive supply rail.
- [7] The connection circuitry always regulates its output to a higher voltage than its input.
- [8] Force  $V_{SDAIN} = V_{SCLIN} = 0.1$  V, tie SDA<sub>OUT</sub> and SCL<sub>OUT</sub> through 10 k $\Omega$  resistor to  $V_{CC}$  and measure the SDA<sub>OUT</sub> and SCL<sub>OUT</sub> output.

## I2C Interface Timing Requirements

| Symbol              | Parameter                                                                        | STANDARD MODE I <sup>2</sup> C BUS |      | FAST MODE I <sup>2</sup> C BUS |     | UNIT |
|---------------------|----------------------------------------------------------------------------------|------------------------------------|------|--------------------------------|-----|------|
|                     |                                                                                  | MIN                                | MAX  | MIN                            | MAX |      |
| fscl                | I2C clock frequency                                                              | 0                                  | 100  | 0                              | 400 | kHz  |
| t <sub>Low</sub>    | I2C clock high time                                                              | 4.7                                |      | 1.3                            |     | μs   |
| t <sub>High</sub>   | I2C clock low time                                                               | 4                                  |      | 0.6                            |     | μs   |
| t <sub>SP</sub>     | I2C spike time                                                                   |                                    | 50   |                                | 50  | ns   |
| t <sub>SU:DAT</sub> | I2C serial-data setup time                                                       | 250                                |      | 100                            |     | ns   |
| t <sub>HD:DAT</sub> | I2C serial-data hold time                                                        | 0 <sup>[1]</sup>                   |      | 0 <sup>[1]</sup>               |     | μs   |
| tr                  | I2C input rise time                                                              |                                    | 1000 |                                | 300 | ns   |
| tf                  | I2C input fall time                                                              |                                    | 300  |                                | 300 | ns   |
| t <sub>BUF</sub>    | I2C bus free time between stop and start                                         | 4.7                                |      | 1.3                            |     | μs   |
| t <sub>SU:STA</sub> | I2C start or repeated start condition setup                                      | 4.7                                |      | 0.6                            |     | μs   |
| t <sub>HD:STA</sub> | I2C start or repeated start condition hold                                       | 4                                  |      | 0.6                            |     | μs   |
| t <sub>SU:STO</sub> | I2C stop condition setup                                                         | 4                                  |      | 0.6                            |     | μs   |
| t <sub>VD:DAT</sub> | Valid-data time (high to low) <sup>[2]</sup><br>SCL low to SDA output low valid  |                                    |      | 1                              |     | μs   |
|                     | Valid-data time (low to high) <sup>[2]</sup><br>SCL low to SDA output high valid |                                    |      | 0.6                            |     | μs   |
| t <sub>VD:ACK</sub> | Valid-data time of ACK condition<br>ACK signal from SCL low to SDA output low    |                                    |      | 1                              |     | μs   |
| C <sub>b</sub>      | I2C bus capacitive load                                                          |                                    | 400  |                                | 400 | pF   |

### Notes:

[1] A device internally must provide a hold time of at least 300 ns for the SDA signal (referred to as the VIH min of the SCL signal), in order to bridge the undefined region of the falling edge of SCL.

[2] Data taken using a 1-kΩ pull up resistor and 50-pF load Notes



Figure 4. Timing for  $t_{en}$ ,  $t_{idle(READY)}$ , and  $t_{dis}$



$t_{stp(READY)}$  is only applicable after the  $t_{en}$  delay.

Figure 5.  $t_{stp(READY)}$  that can occur after  $t_{en}$



$t_{stp(READY)}$  is only applicable after the  $t_{en}$  delay.

Figure 6.  $t_{stp(READY)}$  delay that can occur after  $t_{en}$  and  $t_{idle(READY)}$



$R_L$  = load resistor;  $1.35\text{ k}\Omega$

$C_L$  = load capacitance includes jig and probe capacitance;  $50\text{ pF}$

$R_T$  = termination resistance should be equal to  $Z_0$  of pulse generators

Figure 7: Test circuitry for switching times

## Function Description

### Start-Up

An undervoltage/initialization circuit holds the parts in a disconnected state which presents high-impedance to all SDA and SCL pins during power-up. A LOW on the ENABLE pin also forces the parts into the low current disconnected state when the ICC is essentially zero. As the power supply is brought up and the ENABLE is HIGH or the part is powered and the ENABLE is taken from LOW to HIGH it enters an initialization state where the internal references are stabilized and the precharge circuit is enabled. At the end of the initialization state the 'Stop Bit And Bus Idle' detect circuit is enabled. With the ENABLE pin HIGH long enough to complete the initialization state (ten) and remaining HIGH when all the SDA and SCL pins have been HIGH for the bus idle time or when all pins are HIGH and a STOP condition is seen on the SDAIN and SCLIN pins, SDAIN is connected to SDAOUT and SCLIN is connected to SCLOUT. The 1 V precharge circuitry is activated during the initialization and is deactivated when the connection is made. The precharge circuitry pulls up the SDA and SCL pins to 1 V through individual 100 kΩ nominal resistors. This precharges the pins to 1 V to minimize the worst case disturbances that result from inserting a card into the backplane where the backplane and the card are at opposite logic levels.

### Connect Circuitry

Once the connection circuitry is activated, the behavior of SDAIN and SDAOUT as well as SCLIN and SCLOUT become identical with each acting as a bidirectional buffer that isolates the input capacitance from the output bus capacitance while communicating the logic levels. A LOW forced on either SDAIN or SDAOUT will cause the other pin to be driven to a LOW by the part. The same is also true for the SCL pins. Noise between 0.7VCC and VCC is generally ignored because a falling edge is only recognized when it falls below 0.7VCC with a slew rate of at least 1.25 V/μs. When a falling edge is seen on one pin, the other pin in the pair turns on a pull-down driver that is referenced to a small voltage above the falling pin. The driver will pull the pin down at a slew rate determined by the driver and the load initially, because it does not start until the first falling pin is below 0.7VCC. The first falling pin may have a fast or slow slew rate, if it is faster than the pull down slew rate then the initial pull-down rate will continue. If the first falling pin has a slow slew rate then the second pin will be pulled down at its initial slew rate only until it is just above the first pin voltage then they will both continue down at the slew rate of the first. Once both sides are LOW they will remain LOW until all the external drivers have stopped driving LOWs. If both sides are being driven LOW to the same value for instance, 10 mV by external drivers, which is the case for clock stretching and is typically the case for acknowledge, and one side external driver stops driving that pin will rise until the internal driver pulls it down to the offset voltage. When the last external driver stops driving a LOW, that pin will rise up and settle out just above the other pin as both rise together with a slew rate determined by the internal slew rate control and the RC time constant. As long as the slew rate is at least 1.25 V/μs, when the pin voltage exceeds 0.6 V for the PI6ULS5V9511A, the rise time accelerator's circuits are turned on and the pull-down driver is turned off.

### Maximum Number of Devices in Series

Each buffer adds about 0.1 V dynamic level offset at 25 °C with the offset larger at higher temperatures. Maximum offset ( $V_{\text{offset}}$ ) is 0.150 V with a 10 kΩ pull-up resistor. The LOW level at the signal origination end (master) is dependent upon the load and the only specification point is that the I2C-bus specification of 3 mA will produce  $V_{\text{OL}} < 0.4$  V, although if lightly loaded the  $V_{\text{OL}}$  may be ~0.1 V. Assuming  $V_{\text{OL}} = 0.1$  V and  $V_{\text{offset}} = 0.1$  V, the level after four buffers would be 0.5 V, which is only about 0.1 V below the threshold of the rising edge accelerator (about 0.6 V). With great care a system with four buffers may work, but as the  $V_{\text{OL}}$  moves up from 0.1 V, noise or bounces on the line will result in firing the rising edge accelerator thus introducing false clock edges. Generally it is recommended to limit the number of buffers in series to two, and to keep the load light to minimize the offset.



Figure 8: System with 3 buffers connected to common node

Consider a system with three buffers connected to a common node and communication between the Master and Slave B that are connected at either end of buffer A and buffer B in series as shown in Figure 8. Consider if the VOL at the input of buffer A is 0.3 V and the VOL of Slave B (when acknowledging) is 0.4 V with the direction changing from Master to Slave B and then from Slave B to Master. Before the direction change you would observe VIL at the input of buffer A of 0.3 V and its output, the common node, is ~0.4 V. The output of buffer B and buffer C would be -0.5 V, but Slave B is driving 0.4 V, so the voltage at Slave B is 0.4 V. The output of buffer C is ~0.5 V. When the Master pull-down turns off, the input of buffer A rises and so does its output, the common node, because it is the only part driving the node. The common node will rise to 0.5 V before buffer B's output turns on, if the pull-up is strong the node may bounce. If the bounce goes above the threshold for the rising edge accelerator ~0.6 V the accelerators on both buffer A and buffer C will fire contending with the output of buffer B. The node on the input of buffer A will go HIGH as will the input node of buffer C. After the common node voltage is stable for a while the rising edge accelerators will turn off and the common node will return to ~0.5 V because the buffer B is still on. The voltage at both the Master and Slave C nodes would then fall to ~0.6 V until Slave B turned off. This would not cause a failure on the data line as long as the return to 0.5 V on the common node (~0.6 V at the Master and Slave C) occurred before the data setup time. If this were the SCL line, the parts on buffer A and buffer C would see a false clock rather than a stretched clock, which would cause a system error.

### Propagation Delays

The delay for a rising edge is determined by the combined pull-up current from the bus resistors and the rise time accelerator current source and the effective capacitance on the lines. If the pull-up currents are the same, any difference in rise time is directly proportional to the difference in capacitance between the two sides. The  $t_{PLH}$  may be negative if the output capacitance is less than the input capacitance and would be positive if the output capacitance is larger than the input capacitance, when the currents are the same. The  $t_{PHL}$  can never be negative because the output does not start to fall until the input is below 0.7VCC, and the output turn on has a non-zero delay, and the output has a limited maximum slew rate, and even if the input slew rate is slow enough that the output catches up it will still lag the falling voltage of the input by the offset voltage. The maximum  $t_{PHL}$  occurs when the input is driven LOW with zero delay and the output is still limited by its turn-on delay and the falling edge slew rate. The output falling edge slew rate is a function of the internal maximum slew rate which is a function of temperature, VCC and process, as well as the load current and the load capacitance.

### Rise Time Accelerators

During positive bus transitions a 2 mA current source is switched on to quickly slew the SDA and SCL lines HIGH once the input level of 0.6 V for the PI6ULS5V9511A is exceeded. The rising edge rate should be at least 1.25 V/μs to guarantee turn on of the accelerators.

The built-in  $\Delta V/\Delta t$  rise time accelerators on all SDA and SCL lines requires the bus pull-up voltage and supply voltage (VCC) to be the same.

## READY Digital Output

This pin provides a digital flag which is LOW when either ENABLE is LOW or the start-up sequence described earlier in this section has not been completed. READY goes HIGH when ENABLE is HIGH and start-up is complete. The pin is driven by an open-drain pull-down capable of sinking 3 mA while holding 0.4 V on the pin. Connect a resistor of 10 kΩ to VCC to provide the pull-up.

## ENABLE Low Current Disable

Grounding the ENABLE pin disconnects the backplane side from the card side, disables the rise time accelerators, drives READY LOW, disables the bus precharge circuitry, and puts the part in a low current state. When the pin voltage is driven all the way to VCC, the part waits for data transactions on both the backplane and card sides to be complete before reconnecting the two sides.

## Resistor Pull-up Value Selection

The system pull-up resistors must be strong enough to provide a positive slew rate of 1.25 V/μs on the SDA and SCL pins, in order to activate the boost pull-up currents during rising edges. Choose maximum resistor value using the formula in below.

$$R \leq 800 \times 10^3 \left( \frac{V_{CC}(\min) - 0.6}{C} \right)$$

Where R is the pull-up resistor value in Ω, VCC(min) is the minimum VCC voltage in volts, and C is the equivalent bus capacitance in picofarads (pF). In addition, regardless of the bus capacitance, always choose R ≤ 65.7 kΩ for VCC = 5.5 V maximum, R ≤ 45 kΩ for VCC = 3.6 V maximum. The start-up circuitry requires logic HIGH voltages on SDAOUT and SCLOUT to connect the backplane to the card, and these pull-up values are needed to overcome the precharge voltage.



Figure 9. Bus requirements for 3.3 V systems



Figure 10. Bus requirements for 5 V systems

(1) Unshaded area indicates recommended pull-up, for rise time < 300 ns, with PI6ULS5V9511A.

(2) Rise time without PI6ULS5V9511A.

(1) Unshaded area indicates recommended pull-up, for rise time < 300 ns, with PI6ULS5V9511A.

(2) Rise time without PI6ULS5V9511A.

### Hot Swapping and Capacitance Buffering Application

Figure 11 through Figure 14 illustrate the usage of the PI6ULS5V9511A in applications that take advantage of both its hot swapping and capacitance buffering features. In all of these applications, note that if the I/O cards were plugged directly into the backplane, all of the backplane and card capacitances would add directly together, making rise time and fall time requirements difficult to meet. Placing a bus buffer on the edge of each card, however, isolates the card capacitance from the backplane. For a given I/O card, the PI6ULS5V9511A drives the capacitance of everything on the card and the backplane must drive only the capacitance of the bus buffer, which is less than 10 pF, the connector, trace, and all additional cards on the backplane.



Remark: The PI6ULS5V9511A can be used in any combination depending on the number of rise time accelerators that are needed by the system. Normally only one PI6ULS5V9511A would be required per bus.

Figure 11. Hot Swapping multiple I/O Cards into a Backplane using the PI6ULS5V9511A in a cPCI, VME and Advanced TCA System



Figure 12. Hot Swapping Multiple I/O Cards into a Backplane Using the PI6ULS5V9511A in a PCI System



Figure 13. Repeater / Bus Extender Application using the PI6ULS5V9511A



$V_{CC} > V_{CC\_LOW}$

$R_{drop}$  is the line loss of  $V_{CC}$  in the backplane.

Figure 14. System with Disparate  $V_{CC}$  Voltages



Figure 15. Typical A

## Part Marking

U Package

ULS5V9  
511AUE  
ZYWX $\bar{X}$

Z: Die Rev

YW: Year & Work week

1st X: Assembly Code

2nd X: Wafer Fab site Code

W Package

PI6ULS5V  
9511AWE  
ZYWX $\bar{X}$

Z: Die Rev

YW: Year & Work week

1st X: Assembly Code

2nd X: Wafer Fab site Code

ZW Package

uT  
ZYW  
XX

Z: Die Rev

YW: Year & Work week

1st X: Assembly Code

2nd X: Wafer Fab site Code

## Packaging Mechanical

### MSOP-8 (U)



| PKG DIMENSIONS(MM) |          |      |
|--------------------|----------|------|
| SYMBOL             | Min.     | Max. |
| A                  | --       | 1.10 |
| A1                 | 0.00     | 0.15 |
| A2                 | 0.75     | 0.95 |
| b                  | 0.22     | 0.38 |
| c                  | 0.08     | 0.23 |
| D                  | 2.80     | 3.20 |
| E                  | 4.65     | 5.15 |
| E1                 | 2.80     | 3.20 |
| e                  | 0.65 BSC |      |
| L                  | 0.40     | 0.80 |
| L1                 | 0.95 REF |      |
| θ                  | 0°       | 8°   |


**NOTE:**

1. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES IN DEGREES.
2. REFER JEDEC MO-187F/AA
3. PACKAGE OUTLINE DIMENSIONS DO NOT INCLUDE MOLD FLASH AND METAL BURR.

16-0242



DATE: 11/03/16

DESCRIPTION: 8-Pin, Mini Small Outline Package, MSOP

PACKAGE CODE: U (U8)

DOCUMENT CONTROL #: PD-1261

REVISION: G

**SOIC-8 (W)**



## UDFN-8 (ZW)



For latest package info.

please check: <http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/>
**Ordering Information**

| Part Numbers      | Package Code | Package                                  |
|-------------------|--------------|------------------------------------------|
| PI6ULS5V9511AUEX  | U            | 8-Pin, Mini Small Outline Package (MSOP) |
| PI6ULS5V9511AWEX  | W            | 8-Pin, 150mil-Wide (SOIC)                |
| PI6ULS5V9511AZWEX | ZW           | 8-Pin, 2x3 (UDFN)                        |

## Notes:

- EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant. All applicable RoHS exemptions applied.
- See <http://www.diodes.com/quality/lead-free/> for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- Thermal characteristics can be found on the company web site at [www.diodes.com/design/support/packaging/](http://www.diodes.com/design/support/packaging/)
- E = Pb-free and Green
- X suffix = Tape/Reel

**IMPORTANT NOTICE**

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

**LIFE SUPPORT**

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

A. Life support devices or systems are devices or systems which:

1. are intended to implant into the body, or  
2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.

B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2016, Diodes Incorporated  
www.diodes.com