# **TDA8933B**

# Class D audio amplifier

Rev. 01 — 23 October 2008

**Preliminary data sheet** 

### 1. General description

The TDA8933B is a high-efficiency class D amplifier with low power dissipation.

The continuous time output power is  $2\times 10$  W in a stereo half-bridge application ( $R_L = 8~\Omega$ ) or  $1\times 20$  W in a mono full-bridge application ( $R_L = 16~\Omega$ ). Due to the low power dissipation the device can be used without any external heat sink when playing music. Due to the implementation of Thermal Foldback (TF) the device remains operating with considerable music output power without the need for an external heat sink, even for high supply voltages and/or lower load impedances.

The device has two full differential inputs driving two independent outputs. It can be used in a mono full-bridge configuration (Bridge-Tied Load (BTL)) or as stereo half-bridge configuration (Single-Ended (SE)).

#### 2. Features

- Operating voltage from 10 V to 36 V asymmetrical or ±5 V to ±18 V symmetrical
- Mono bridge-tied load (full-bridge) or stereo single-ended (half-bridge) application
- Application without heat sink using thermally enhanced small outline package
- High efficiency and low-power dissipation
- Thermal foldback to avoid audio holes
- Current limiting to avoid audio holes
- Full short circuit proof across load and to supply lines (using advanced current protection)
- Internal or external oscillator (master-slave setting) that can be switched
- No pop noise
- Full differential inputs

## 3. Applications

- Flat-panel television sets
- Flat-panel monitor sets
- Multimedia systems
- Wireless speakers
- Mini/micro systems
- Home sound sets



### 4. Quick reference data

Table 1. Quick reference data

General;  $V_p$  = 25 V,  $f_{osc}$  = 320 kHz,  $T_{amb}$  = 25 °C unless specified otherwise

|                     | •                                           |                                                          |         |      |     |      |
|---------------------|---------------------------------------------|----------------------------------------------------------|---------|------|-----|------|
| Symbol              | Parameter                                   | Conditions                                               | Min     | Тур  | Max | Unit |
| $V_{P}$             | supply voltage                              | asymmetrical supply                                      | 10      | 25   | 36  | V    |
| I <sub>P</sub>      | supply current                              | Sleep mode                                               | -       | 0.6  | 1.0 | mΑ   |
| I <sub>q(tot)</sub> | total quiescent current                     | Operating mode; no load; no snubbers or filter connected | -       | 40   | 50  | mA   |
| Stereo S            | Stereo SE channel; $R_s < 0.1 \Omega^{[1]}$ |                                                          |         |      |     |      |
| P <sub>o(RMS)</sub> | RMS output power                            | continuous time output power per                         | channel | [2]  |     |      |
|                     |                                             | $R_L = 4 \Omega; V_P = 17 V$                             |         |      |     |      |
|                     |                                             | THD+N = 10 %, $f_i = 1 \text{ kHz}$                      | 7.5     | 8.5  | -   | W    |
|                     |                                             | $R_L = 8 \Omega; V_P = 25 V$                             |         |      |     |      |
|                     |                                             | THD+N = 10 %, $f_i = 1 \text{ kHz}$                      | 9.3     | 10.3 | -   | W    |
| Mono B              | ΓL channel; R <sub>s</sub> < 0.1            | <u>Ω[1]</u>                                              |         |      |     |      |
| P <sub>o(RMS)</sub> | RMS output power                            | continuous time output power[2]                          |         |      |     |      |
|                     |                                             | $R_L = 8 \Omega; V_P = 17 V$                             |         |      |     |      |
|                     |                                             | THD+N = 10 %, $f_i = 1 \text{ kHz}$                      | 15.4    | 17.1 | -   | W    |
|                     |                                             | $R_L = 16 \Omega; V_P = 25 V$                            |         |      |     |      |
|                     |                                             | THD+N = 10 %, $f_i = 1 \text{ kHz}$                      | 18.9    | 20.6 | -   | W    |
|                     |                                             |                                                          |         |      |     |      |

<sup>[1]</sup>  $R_s$  is the total series resistance of an inductor and an ESR single-ended capacitor in the application.

## 5. Ordering information

Table 2. Ordering information

| Type number | Package  |                                                                                                                              |          |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------|----------|
|             | Name     | Description                                                                                                                  | Version  |
| TDA8933BTW  | HTSSOP32 | plastic thermal enhanced thin shrink small outline package; 32 leads; body width 6.1 mm; lead pitch 0.65 mm; exposed die pad | SOT549-1 |

<sup>[2]</sup> Output power is measured indirectly, based on R<sub>DSon</sub> measurement.

Class D audio amplifier

## 6. Block diagram



**TDA8933B NXP Semiconductors** 

Class D audio amplifier

## **Pinning information**

#### 7.1 Pinning



Pin configuration diagram (HTSSOP32 package)

#### 7.2 Pin description

Table 3. **Pinning description** 

|                      | •   | ·                                                                 |
|----------------------|-----|-------------------------------------------------------------------|
| Symbol               | Pin | Description                                                       |
| V <sub>SSD(HW)</sub> | 1   | negative digital supply voltage and handle wafer connection       |
| IN1P                 | 2   | positive audio input for channel 1                                |
| IN1N                 | 3   | negative audio input for channel 1                                |
| DIAG                 | 4   | diagnostic output; open-drain                                     |
| ENGAGE               | 5   | engage input to switch between Mute mode and Operating mode       |
| POWERUP              | 6   | power-up input to switch between Sleep mode and Mute mode         |
| CGND                 | 7   | control ground; reference for POWERUP, ENGAGE and DIAG            |
| $V_{DDA}$            | 8   | positive analog supply voltage                                    |
| $V_{SSA}$            | 9   | negative analog supply voltage                                    |
| OSCREF               | 10  | input internal oscillator setting (only master setting)           |
| HVPREF               | 11  | decoupling of internal half supply voltage reference              |
| INREF                | 12  | decoupling for input reference voltage                            |
| TEST                 | 13  | test signal input; for testing purpose only                       |
| IN2N                 | 14  | negative audio input for channel 2                                |
| IN2P                 | 15  | positive audio input for channel 2                                |
| $V_{SSD(HW)}$        | 16  | negative digital supply voltage and handle wafer connection       |
| $V_{SSD(HW)}$        | 17  | negative digital supply voltage and handle wafer connection       |
| DREF                 | 18  | decoupling of internal (reference) 5 V regulator for logic supply |

 Table 3.
 Pinning description ...continued

| Symbol                         | Pin | Description                                                                          |
|--------------------------------|-----|--------------------------------------------------------------------------------------|
| HVP2                           | 19  | half supply output voltage 2 for charging single-ended capacitor for channel 2       |
| $V_{DDP2}$                     | 20  | positive power supply voltage for channel 2                                          |
| BOOT2                          | 21  | bootstrap high-side driver channel 2                                                 |
| OUT2                           | 22  | Pulse Width Modulated (PWM) output channel 2                                         |
| V <sub>SSP2</sub>              | 23  | negative power supply voltage for channel 2                                          |
| STAB2                          | 24  | decoupling of internal 11 V regulator for channel 2 drivers                          |
| STAB1                          | 25  | decoupling of internal 11 V regulator for channel 1 drivers                          |
| V <sub>SSP1</sub>              | 26  | negative power supply voltage for channel 1                                          |
| OUT1                           | 27  | PWM output channel 1                                                                 |
| BOOT1                          | 28  | bootstrap high-side driver for channel 1                                             |
| V <sub>DDP1</sub>              | 29  | positive power supply voltage for channel 1                                          |
| HVP1                           | 30  | half supply output voltage 1 for charging single-ended capacitor for channel 1       |
| OSCIO                          | 31  | oscillator input in slave configuration or oscillator output in master configuration |
| V <sub>SSD(HW)</sub>           | 32  | negative digital supply voltage and handle wafer connection                          |
| Exposed die pad <sup>[1]</sup> | -   |                                                                                      |

<sup>[1]</sup> The exposed die pad has to be connected to V<sub>SSD(HW)</sub>.

## 8. Functional description

#### 8.1 General

The TDA8933B is a mono full-bridge or stereo half-bridge audio power amplifier using class D technology. The audio input signal is converted into a PWM signal via an analog input stage and a PWM modulator. To enable the output power Diffusion Metal Oxide Semiconductor (DMOS) transistors to be driven, this digital PWM signal is applied to a control and handshake block and driver circuits for both the high side and low side. A 2<sup>nd</sup>-order low-pass filter in the application converts the PWM signal to an analog audio signal across the loudspeakers.

The TDA8933B contains two independent half bridges with full differential input stages. The loudspeakers can be connected in the following configurations:

- Mono full-bridge: Bridge-Tied Load (BTL)
- Stereo half-bridge: Single-Ended (SE)

The TDA8933B contains circuits common to both channels such as the oscillator, all reference sources, the mode functionality and a digital timing manager. The following protections are built-in: thermal foldback and overtemperature, current and voltage protections.

#### 8.2 Mode selection and interfacing

The TDA8933B can be switched to one of four operating modes using pins POWERUP and ENGAGE:

- Sleep mode: with low supply current.
- Mute mode: the amplifiers are switching to idle (50 % duty cycle), but the audio signal
  at the output is suppressed by disabling the V<sub>I</sub>-converter input stages. The capacitors
  on pins HVP1 and HVP2 have been charged to half the supply voltage (asymmetrical
  supply only)
- Operating mode: the amplifiers are fully operational with an output signal
- Fault mode

Both pins POWERUP and ENGAGE refer to pin CGND.

Table 4 shows the different modes as a function of the voltages on the POWERUP and ENGAGE pins.

Table 4. Mode selection for the TDA8933B

| Mode      | Pin        |              |           |
|-----------|------------|--------------|-----------|
|           | POWERUP[1] | ENGAGE[1]    | DIAG      |
| Sleep     | < 0.8 V    | < 0.8 V      | undefined |
| Mute      | 2 V to 6 V | < 0.8 V      | > 2 V     |
| Operating | 2 V to 6 V | 2.4 V to 6 V | > 2 V     |
| Fault     | 2 V to 6 V | undefined    | < 0.8 V   |

<sup>[1]</sup> When there are symmetrical supply conditions, the voltage applied to pins POWERUP and ENGAGE must never exceed the supply voltage (V<sub>DDA</sub>, V<sub>DDP1</sub> or V<sub>DDP2</sub>).

If the transition between Mute mode and Operating mode is controlled via a time constant, the start-up will be pop-free since the DC output offset voltage is applied gradually to the output. The bias current setting of the V/I-converters is related to the voltage on pin ENGAGE.

- Mute mode: the bias current setting of the V/I-converters is zero (V/I-converters disabled).
- Operating mode: the bias current is at maximum.

The time constant required to apply the DC output offset voltage gradually between Mute mode and Operating mode can be generated by applying a capacitor on pin ENGAGE. The value of the capacitor on pin ENGAGE should be 470 nF.



#### 8.3 Pulse Width Modulation (PWM) frequency

The output signal of the amplifier is a PWM signal with a carrier frequency of approximately 320 kHz. Using a  $2^{nd}$ -order low-pass filter in the application results in an analog audio signal across the loudspeaker. The PWM switching frequency can be set by an external resistor  $R_{osc}$  connected between pin OSCREF and  $V_{SSD(HW)}$ . The carrier frequency can be set between 300 kHz and 500 kHz. Using an external resistor of 39 k $\Omega$ , the carrier frequency is set to a typical value of 320 kHz (see Figure 4).

If two or more TDA8933B devices are used in the same audio application, it is recommended to synchronize the switching frequency of all devices. See <u>Section 14.6</u> for more information.

The value of the resistor also sets the frequency of the carrier and can be calculated with Equation 1:

$$f_{osc} = \frac{12.45 \times 10^9}{R_{osc}} \tag{1}$$

Where:

f<sub>osc</sub> = oscillator frequency (Hz)



 $R_{osc}(k\Omega)$ 

 $R_{osc}$  = oscillator resistor ( $\Omega$ ) (on pin OSCREF)

Fig 4. Oscillation frequency as a function of Rosc

<u>Table 5</u> summarizes how to configure the TDA8933B in master or slave configuration.

For device synchronization see Section 14.6.

Table 5. Master or slave configuration

| Configuration | Pin                                                            |        |  |  |
|---------------|----------------------------------------------------------------|--------|--|--|
|               | OSCREF                                                         | OSCIO  |  |  |
| Master        | $R_{\rm osc} > 25 \text{ k}\Omega \text{ to } V_{\rm SSD(HW)}$ | output |  |  |
| Slave         | $R_{osc} = 0 \Omega$ ; shorted to $V_{SSD(HW)}$                | input  |  |  |

#### 8.4 Protections

The following protections are implemented in the TDA8933B:

- Thermal Foldback (TF)
- OverTemperature Protection (OTP)
- OverCurrent Protection (OCP)
- Window Protection (WP)
- Supply voltage protections
  - UnderVoltage Protection (UVP)
  - OverVoltage Protection (OVP)
  - UnBalance Protection (UBP)
- Electro Static Discharge (ESD)

The behavior of the device under the different fault conditions differs according to the protection activated and is described in the following sections.

#### 8.4.1 Thermal Foldback (FT)

If the junction temperature of the TDA8933B exceeds the threshold level ( $T_j > 140\,^{\circ}\text{C}$ ), the gain of the amplifier is decreased gradually to a level where the combination of dissipation (P) and the thermal resistance from junction to ambient ( $R_{th(j-a)}$ ) results in a junction temperature of around the threshold level.

Class D audio amplifier

This means that the device will not switch off completely, but remains operational at lower output power levels. With music output signals, this feature enables high peak output powers while still operating without any external heat sink other than the copper area on the Printed-Circuit Board (PCB).

If the junction temperature still increases due to external causes the OTP shuts down the amplifier completely.

#### 8.4.2 OverTemperature Protection (OTP)

If the junction temperature  $T_i > 155$  °C the power stage will shut down immediately.

#### 8.4.3 OverCurrent Protection (OCP)

The OCP can distinguish between an impedance drop of the loudspeaker and a low-ohmic short circuit.

If an impedance drop causes the output current to exceed 2 A, e.g. due to dynamic behavior of the loudspeaker, the amplifier will start limiting the current above 2 A. Therefore the current limiting feature will avoid audio interruption (audio holes) due to a loudspeaker impedance drop.

If a fault condition causes the output current to exceed 2 A, like a short circuit between the loudspeaker terminals or from the loudspeaker terminal to the supply lines or ground, the amplifier is switched off and a timer of 100 ms is started. The DIAG is set low for the first 50 ms of the timer. The timer will keep the power stage disabled for at least 100 ms.

Every 100 ms the amplifier will try to restart as long as the short circuit between the loudspeaker terminals remains. The average power dissipation in the TDA8933B will be low because the short circuit current will flow only during a very short time every 100 ms. If a short circuit occurs between a loudspeaker terminal and the supply lines or ground, the activated WP will keep the power stage disabled (no restart every 100 ms). Restart will take place after removing this short.

#### 8.4.4 Window Protection (WP)

The window protection protects the amplifier against the following fault conditions:

- During the start-up sequence, when pin POWERUP is switched from Sleep mode to
  Mute mode. In the event of a short circuit at one of the output terminals to V<sub>DDP1</sub>,
  V<sub>SSP1</sub>, V<sub>DDP2</sub> or V<sub>SSP2</sub> the start-up procedure is interrupted and the TDA8933B waits
  for open circuit outputs. Because the check is done before enabling the power stages
  no large currents will flow in the event of a short circuit.
- When the amplifier is shut down completely due to activation of the OCP or because
  of a short circuit to one of the supply lines, then during restart (i.e. after 100 ms) the
  window protection will be activated. As a result the amplifier will not start up until the
  short circuit to the supply lines has been removed.

#### 8.4.5 Supply voltage protection

If the supply voltage drops below 10 V the UnderVoltage Protection (UVP) circuit is activated and the system will shut down directly. This switch-off will be silent and without pop noise. When the supply voltage rises above the threshold level the power stage is restarted after 100 ms.

If the supply voltage exceeds 36 V the OVP circuit is activated and the power stages will shut down. It is enabled again as soon as the supply voltage drops below the threshold level. The power stage is restarted after 100 ms.

Supply voltages > 40 V may damage the TDA8933B. Two conditions should be distinguished here:

- If the supply voltage is pumped to higher values by the TDA8933B application itself (see also <u>Section 14.8</u>), the OVP is triggered and the TDA8933B is shut down. The supply voltage will decrease and the TDA8933B is thus protected against any overstress.
- If a supply voltage > 40 V is caused by other or by external causes the TDA8933B will shut down, but the device can still be damaged since the supply voltage in this case will remain > 40 V. The OVP protection is not a supply clamp.

An additional UnBalance Protection (UBP) circuit compares the positive analog supply voltage  $V_{DDA}$  with the negative analog supply voltage  $V_{SSA}$  and is triggered if the difference between them exceeds a certain level. This level depends on the sum of both supply voltages. The UBP threshold levels can be defined as follows:

- LOW-level threshold:  $V_{P(th)(ubp)I} < 8/5 \times V_{HVPREF}$
- HIGH-level threshold:  $V_{P(th)(ubp)h} > 8/3 \times V_{HVPREF}$

In a symmetrical supply the UBP is released when the unbalance of the supply voltage is within 6 % of its starting value.

Table 6 shows an overview of all protections and their effect on the output signal.

Table 6. Overview of protections for the TDA8933B

| Protection | Restart               |              |  |  |  |
|------------|-----------------------|--------------|--|--|--|
|            | When fault is removed | Every 100 ms |  |  |  |
| OTP        | no                    | yes          |  |  |  |
| OCP        | yes                   | no           |  |  |  |
| WP         | yes                   | no           |  |  |  |
| UVP        | no                    | yes          |  |  |  |
| OVP        | no                    | yes          |  |  |  |
| UBP        | no                    | yes          |  |  |  |

Class D audio amplifier

#### 8.5 Diagnostic input and output

Except for TF, whenever one of the protections is triggered pin DIAG is activated to LOW level (see <u>Table 6</u>). An internal current source will pull up the open-drain DIAG output to approximately 2.5 V. This current source can deliver approximately 50  $\mu$ A. The DIAG pin refers to pin CGND. The diagnostic output signal during different short circuit conditions is illustrated in <u>Figure 5</u>. Using pin DIAG as input, a voltage < 0.8 V will put the device into Fault mode.



#### 8.6 Differential inputs

For a high common-mode rejection ratio and for maximum flexibility in the application the audio inputs are fully differential. By connecting the inputs anti-parallel the phase of one of the two channels can be inverted so that the amplifier can then operate as a mono BTL amplifier. The input configuration for a mono BTL application is illustrated in Figure 6.

In the SE configuration it is also recommended to connect the two differential inputs in anti-phase. This has advantages for the current handling of the power supply at low signal frequencies and minimizes supply pumping (see also <a href="Section 14.8">Section 14.8</a>).



#### 8.7 Output voltage buffers

When pin POWERUP is set HIGH the half-supply output voltage buffers are switched on in asymmetrical configuration. The start-up will then be pop-free because the device starts switching when the capacitor on pin HVPREF and the SE capacitors are completely charged.

Output voltage buffer pins:

- Pins HVP1 and HVP2: The time required for charging the SE capacitor depends on its value. The half-supply voltage output is disabled when the TDA8933B is used in a symmetrical supply application.
- Pin HVPREF: This output voltage reference buffer charges the capacitor on pin HVPREF.
- Pin INREF: This output voltage reference buffer charges the input reference capacitor on pin INREF, which applies the bias voltage for the inputs.

### 9. Internal circuitry

Table 7. Internal circuitry

| Tubic 1. | internal circuit | u y                   |
|----------|------------------|-----------------------|
| Pin      | Symbol           | Equivalent circuit    |
| 1        | $V_{SSD(HW)}$    |                       |
| 16       |                  | 1, 16, VDDA<br>17, 32 |
| 17       |                  | 4 ¥ 4                 |
| 32       |                  | 本                     |
|          |                  | V <sub>SSA</sub>      |
|          |                  | 001aad784             |



Table 7. Internal circuitry



Table 7. Internal circuitry



14 of 42

Table 7. Internal circuitry

| Pin | Symbol            | Equivalent circuit                                                                                       |
|-----|-------------------|----------------------------------------------------------------------------------------------------------|
| 18  | DREF              | _q                                                                                                       |
| 10  | DREF              | V <sub>DD</sub> 18  V <sub>SSD</sub> 001aag025                                                           |
| 19  | HVP2              |                                                                                                          |
| 30  | HVP1              | 19, 30 VDDA VSSA 001aag026                                                                               |
| 20  | $V_{DDP2}$        |                                                                                                          |
| 23  | $V_{SSP2}$        | 20, 29 ——                                                                                                |
| 26  | V <sub>SSP1</sub> | —<br>本                                                                                                   |
| 29  | V <sub>DDP1</sub> | 23, 26 ———————————————————————————————————                                                               |
| 21  | BOOT2             |                                                                                                          |
| 28  | BOOT1             | 21, 28<br>OUT1, OUT2<br>001aad799                                                                        |
| 22  | OUT2              |                                                                                                          |
| 27  | OUT1              | V <sub>DDP1</sub> ,<br>V <sub>DDP2</sub><br>22, 27<br>V <sub>SSP1</sub> ,<br>V <sub>SSP2</sub> 001aag027 |

Table 7. Internal circuitry



# 10. Limiting values

Table 8. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                       | Conditions                      |            | Min                 | Max            | Unit |
|------------------|---------------------------------|---------------------------------|------------|---------------------|----------------|------|
| $V_P$            | supply voltage                  | asymmetrical supply[1]          |            | -0.3                | +40.1          | V    |
| $V_x$            | voltage on pin x                |                                 |            |                     |                |      |
|                  | IN1P, IN1N, IN2P, IN2N          |                                 | [2]        | <b>-5</b>           | +5             | V    |
|                  | OSCREF, OSCIO, TEST             |                                 | [3]        | $V_{SSD(HW)} - 0.3$ | 5              | V    |
|                  | POWERUP, ENGAGE,<br>DIAG        |                                 | <u>[4]</u> | $V_{CGND} - 0.3$    | 6              | V    |
|                  | all other pins                  |                                 | <u>[5]</u> | $V_{SS}-0.3$        | $V_{DD} + 0.3$ | V    |
| I <sub>ORM</sub> | repetitive peak output current  | maximum output current limiting | [6]        | 2                   | -              | Α    |
| Tj               | junction temperature            |                                 |            | -                   | 150            | °C   |
| T <sub>stg</sub> | storage temperature             |                                 |            | <b>–55</b>          | +150           | °C   |
| T <sub>amb</sub> | ambient temperature             |                                 |            | -40                 | +85            | °C   |
| Р                | power dissipation               |                                 |            | -                   | 5              | W    |
| V <sub>esd</sub> | electrostatic discharge voltage | human body<br>model             | <u>[7]</u> | -2000               | +2000          | V    |
|                  |                                 | machine model                   | [8]        | -200                | +200           | V    |

<sup>[1]</sup>  $V_P = V_{DDP1} - V_{SSP1} = V_{DDP2} - V_{SSP2}$ 

[7] Human Body Model (HBM);  $R_s$  = 1500  $\Omega$ ; C = 100 pF. For pins 2, 3, 11, 14 and 15  $V_{esd}$  = 1800V.

<sup>[2]</sup> Measured with respect to pin INREF;  $V_x < V_{DD} + 0.3 V$ .

<sup>[3]</sup> Measured with respect to pin  $V_{SSD(HW)}$ ;  $V_x < V_{DD} + 0.3 \text{ V}$ .

<sup>[4]</sup> Measured with respect to pin CGND;  $V_x < V_{DD} + 0.3 V$ .

 $<sup>[5] \</sup>quad \mathsf{V}_{\mathsf{SS}} = \mathsf{V}_{\mathsf{SSP1}} = \mathsf{V}_{\mathsf{SSP2}}; \, \mathsf{V}_{\mathsf{DD}} = \mathsf{V}_{\mathsf{DDP1}} = \mathsf{V}_{\mathsf{DDP2}}.$ 

<sup>[6]</sup> Current limiting concept.

[8] Machine Model (MM);  $R_s = 0 \Omega$ ; C = 200 pF;  $L = 0.75 \mu H$ .

#### 11. Thermal characteristics

Table 9. Thermal characteristics

| Symbol                 | Parameter                                                          | Conditions                    | Min          | Тур | Max | Unit |
|------------------------|--------------------------------------------------------------------|-------------------------------|--------------|-----|-----|------|
| $R_{th(j-a)}$          | thermal resistance from                                            | free air natural convection   |              |     |     |      |
|                        | junction to ambient                                                | JEDEC test board              | <u>[1]</u> _ | 47  | 50  | K/W  |
|                        |                                                                    | Two-layer application board   | [2] _        | 48  | -   | K/W  |
|                        |                                                                    | Three-layer application board | [3] -        | 30  | -   | K/W  |
| $\Psi_{\text{j-lead}}$ | thermal characterization parameter from junction to lead           |                               | -            | -   | 30  | K/W  |
| $\Psi_{	extsf{j-top}}$ | thermal characterization parameter from junction to top of package |                               | [4] -        | -   | 2   | K/W  |
| R <sub>th(j-c)</sub>   | thermal resistance from junction to case                           | free-air natural convection   | -            | 4.0 | -   | K/W  |

<sup>[1]</sup> Measured on a JEDEC high K-factor test board (standard EIA/JESO 51-7) in free air with natural convection.

#### 12. Static characteristics

Table 10. Characteristics

 $V_P$  = 25 V,  $f_{\rm osc}$  = 320 kHz and  $T_{\rm amb}$  = 25 °C; unless specified otherwise.

| Symbol            | Parameter                        | Conditions                                               | Min | Тур   | Max | Unit |
|-------------------|----------------------------------|----------------------------------------------------------|-----|-------|-----|------|
| Supply            |                                  |                                                          |     |       |     |      |
| $V_P$             | supply voltage                   | asymmetrical supply                                      | 10  | 25    | 36  | V    |
|                   |                                  | symmetrical supply                                       | ±5  | ±12.5 | ±18 | V    |
| I <sub>P</sub>    | supply current                   | Sleep mode                                               | -   | 0.6   | 1.0 | mA   |
| $I_{q(tot)}$      | total quiescent current          | Operating mode; no load, no snubbers or filter connected | -   | 40    | 50  | mA   |
| Series resis      | stance output switches           |                                                          |     |       |     |      |
| R <sub>DSon</sub> | drain-source on-state resistance | T <sub>j</sub> = 25 °C                                   | -   | 380   | -   | mΩ   |
|                   |                                  | T <sub>j</sub> = 125 °C                                  | -   | 545   | -   | mΩ   |
| Power-up in       | nput: pin POWERUP[1]             |                                                          |     |       |     |      |
| VI                | input voltage                    |                                                          | 0   | -     | 6.0 | V    |
| I <sub>I</sub>    | input current                    | $V_I = 3 V$                                              | -   | 1     | 20  | μΑ   |
| $V_{IL}$          | LOW-level input voltage          |                                                          | 0   | -     | 0.8 | V    |
| $V_{IH}$          | HIGH-level input voltage         |                                                          | 2   | -     | 6.0 | V    |

<sup>[2]</sup> Measured on a two-layer application board (55 mm  $\times$  40 mm), 35  $\mu$ m copper, FR4 base material in free air with natural convection.

 $<sup>[3] \</sup>qquad \text{Measured on a three-layer application board (70 mm} \times 50 \text{ mm}), 35 \ \mu\text{m copper, FR4 base material in free air with natural convection.}$ 

<sup>[4]</sup> Strongly dependent on where the measurement is taken on the package.

18 of 42

Preliminary data sheet

Class D audio amplifier

 Table 10.
 Characteristics ...continued

 $V_P$  = 25 V,  $f_{osc}$  = 320 kHz and  $T_{amb}$  = 25 °C; unless specified otherwise.

| Symbol                 | Parameter                                    | Conditions                                                                                 | Min               | Тур               | Max              | Unit |
|------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------|-------------------|-------------------|------------------|------|
| Engage in              | put: pin ENGAGE[1]                           |                                                                                            |                   |                   |                  |      |
| Vo                     | output voltage                               |                                                                                            | 2.4               | 2.8               | 3.1              | V    |
| V <sub>I</sub>         | input voltage                                |                                                                                            | 0                 | -                 | 6.0              | V    |
| I <sub>O</sub>         | output current                               | V <sub>I</sub> = 3 V                                                                       | -                 | 50                | 60               | μΑ   |
| $V_{IL}$               | LOW-level input voltage                      |                                                                                            | 0                 | -                 | 0.8              | V    |
| V <sub>IH</sub>        | HIGH-level input voltage                     |                                                                                            | 2.4               | -                 | 6.0              | V    |
| Diagnostic             | output: pin DIAG[1]                          |                                                                                            |                   |                   |                  |      |
| V <sub>O</sub>         | output voltage                               | protection activated; see Table 6                                                          | -                 | -                 | 0.8              | V    |
|                        |                                              | Operating mode                                                                             | 2                 | 2.5               | 3.3              | V    |
| Bias volta             | ge for inputs: pin INREF                     | •                                                                                          |                   |                   |                  |      |
| V <sub>O(bias)</sub>   | bias output voltage                          | Reference to V <sub>SSA</sub>                                                              | -                 | 2.1               | -                | V    |
| Half-suppl             | y voltage                                    |                                                                                            |                   |                   |                  |      |
| Pins HVP1              | and HVP2                                     |                                                                                            |                   |                   |                  |      |
| Vo                     | output voltage                               | half-supply voltage to charge SE capacitor                                                 | $0.5V_P - 0.2 V$  | 0.5V <sub>P</sub> | $0.5V_P + 0.2 V$ | V    |
| lo                     | output current                               | $V_{HVP1} = V_{HVP2} = V_O - 1 V$                                                          | -                 | 50                | -                | mΑ   |
| Pin HVPRE              | F                                            |                                                                                            |                   |                   |                  |      |
| Vo                     | output voltage                               | half-supply reference voltage in Mute mode                                                 | $0.5V_P - 0.2\ V$ | 0.5V <sub>P</sub> | $0.5V_P + 0.2 V$ | V    |
| Reference              | voltage for internal logi                    | c: pin DREF                                                                                |                   |                   |                  |      |
| Vo                     | output voltage                               | reference to V <sub>SSA</sub>                                                              | 4.5               | 4.8               | 5.1              | V    |
| Amplifier of           | outputs: pins OUT1 and                       | OUT2                                                                                       |                   |                   |                  |      |
| V <sub>O(offset)</sub> | output offset voltage                        | SE; with respect to HVPREF                                                                 |                   |                   |                  |      |
|                        |                                              | Mute mode                                                                                  | -                 | -                 | 15               | mV   |
|                        |                                              | Operating mode BTL                                                                         | -                 | -                 | 100              | mV   |
|                        |                                              | Mute mode                                                                                  | -                 | -                 | 20               | mV   |
|                        |                                              | Operating mode                                                                             | -                 | -                 | 150              | mV   |
| Stabilizer (           | output: pins STAB1, STA                      |                                                                                            |                   |                   |                  |      |
| V <sub>O</sub>         | output voltage                               | Mute mode and Operating mode; with respect to pins V <sub>SSP1</sub> and V <sub>SSP2</sub> | 10                | 11                | 12               | V    |
| Voltage pr             | otections                                    |                                                                                            |                   |                   |                  |      |
| V <sub>P(uvp)</sub>    | undervoltage<br>protection supply<br>voltage |                                                                                            | 8.0               | 9.5               | 9.9              | V    |
| V <sub>P(ovp)</sub>    | overvoltage protection supply voltage        |                                                                                            | 36.1              | 38.5              | 40               | V    |

Table 10. Characteristics ... continued

 $V_P$  = 25 V,  $f_{osc}$  = 320 kHz and  $T_{amb}$  = 25 °C; unless specified otherwise.

| Symbol                    | Parameter                                                | Conditions                           | Min | Тур | Max | Unit |
|---------------------------|----------------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| V <sub>P(th)(ubp)I</sub>  | low unbalance<br>protection threshold<br>supply voltage  | $V_P = 22 V;$<br>$V_{HVPREF} = 11 V$ | -   | -   | 18  | V    |
| $V_{P(th)(ubp)h}$         | high unbalance<br>protection threshold<br>supply voltage | $V_P = 22 V;$<br>$V_{HVPREF} = 11 V$ | 29  | -   | -   | V    |
| Current pro               | otections                                                |                                      |     |     |     |      |
| I <sub>O(ocp)</sub>       | overcurrent protection output current                    | current limiting                     | 2.0 | 2.5 | -   | Α    |
| Temperatu                 | re protection                                            |                                      |     |     |     |      |
| T <sub>act(th_prot)</sub> | thermal protection activation temperature                |                                      | 155 | -   | 160 | °C   |
| $T_{act(th\_fold)}$       | thermal foldback activation temperature                  |                                      | 140 | -   | 150 | °C   |
| Oscillator r              | reference: pin OSCIO[2]                                  |                                      |     |     |     |      |
| V <sub>IH</sub>           | HIGH-level input voltage                                 |                                      | 4.0 | -   | 5.0 | V    |
| V <sub>IL</sub>           | LOW-level input voltage                                  |                                      | 0   | -   | 0.8 | V    |
| V <sub>OH</sub>           | HIGH-level output voltage                                |                                      | 4.0 | -   | 5.0 | V    |
| V <sub>OL</sub>           | LOW-level output voltage                                 |                                      | 0   | -   | 0.8 | V    |
| N <sub>slave(max)</sub>   | maximum number of slaves                                 | driven by one master                 | 12  | -   | -   | -    |

<sup>[1]</sup> Measured with respect to pin CGND.

## 13. Dynamic characteristics

Table 11. Switching characteristics

 $V_P = 25 \text{ V}$ ;  $T_{amb} = 25 \degree \text{C}$ ; unless otherwise specified.

| Symbol           | Parameter               | Conditions                         | Min | Тур | Max | Unit |
|------------------|-------------------------|------------------------------------|-----|-----|-----|------|
| Internal os      | cillator                |                                    |     |     |     |      |
| f <sub>osc</sub> | oscillator frequency    | $R_{\rm osc} = 39 \text{ k}\Omega$ | -   | 320 | -   | kHz  |
|                  |                         | range                              | 300 | -   | 500 | kHz  |
| Timing PW        | M output: pins OUT1 and | OUT2                               |     |     |     |      |
| t <sub>r</sub>   | rise time               | $I_O = 0 A$                        | -   | 10  | -   | ns   |
| t <sub>f</sub>   | fall time               | $I_O = 0 A$                        | -   | 10  | -   | ns   |
| $t_{w(min)}$     | minimum pulse width     | I <sub>O</sub> = 0 A               | -   | 80  | -   | ns   |

<sup>[2]</sup> Measured with respect to pin V<sub>SSD(HW)</sub>.

Table 12. SE characteristics

 $V_P = 25 \text{ V}, R_L = 2 \times 8 \Omega, f_i = 1 \text{ kHz}, f_{osc} = 320 \text{ kHz}, R_S < 0.1 \Omega$  11 and  $T_{amb} = 25 \,^{\circ}C$ ; unless otherwise specified.

| Symbol               | Parameter                               | Conditions                                                            | Min          | Тур   | Max | Unit |  |  |
|----------------------|-----------------------------------------|-----------------------------------------------------------------------|--------------|-------|-----|------|--|--|
| $P_{o(RMS)}$         | RMS output power                        | continuous time output power per channel[2]                           |              |       |     |      |  |  |
|                      |                                         | $R_L = 4 \Omega$ ; $V_P = 17 V$                                       |              |       |     |      |  |  |
|                      |                                         | THD+N = 0.5 %, $f_i = 1 \text{ kHz}$                                  | 5.9          | 6.8   | -   | W    |  |  |
|                      |                                         | THD+N = 0.5 %, $f_i$ = 100 Hz                                         | -            | 6.8   | -   | W    |  |  |
|                      |                                         | THD+N = 10 %, $f_i = 1 \text{ kHz}$                                   | 7.5          | 8.5   | -   | W    |  |  |
|                      |                                         | THD+N = 10 %, $f_i$ = 100 Hz                                          | -            | 8.5   | -   | W    |  |  |
|                      |                                         | $R_L = 8 \Omega$ ; $V_P = 25 V$                                       |              |       |     |      |  |  |
|                      |                                         | THD+N = 0.5 %, $f_i = 1 \text{ kHz}$                                  | 7.3          | 8.2   | -   | W    |  |  |
|                      |                                         | THD+N = $0.5 \%$ , $f_i = 100 Hz$                                     | -            | 8.2   | -   | W    |  |  |
|                      |                                         | THD+N = 10 %, $f_i = 1 \text{ kHz}$                                   | 9.3          | 10.3  | -   | W    |  |  |
|                      |                                         | THD+N = 10 %, $f_i$ = 100 Hz                                          | -            | 10.3  | -   | W    |  |  |
| THD+N                | total harmonic<br>distortion-plus-noise | P <sub>o</sub> = 1 W                                                  | [3]          |       |     |      |  |  |
|                      |                                         | $f_i = 1 \text{ kHz}$                                                 | -            | 0.014 | 0.1 | %    |  |  |
|                      |                                         | $f_i = 6 \text{ kHz}$                                                 | -            | 0.05  | 0.1 | %    |  |  |
| G <sub>v(cl)</sub>   | closed-loop voltage gain                | V <sub>i</sub> =100 mV; no load                                       | 29           | 30    | 31  | dB   |  |  |
| $ \Delta G_V $       | voltage gain difference                 |                                                                       | -            | 0.5   | 1   | dB   |  |  |
| $\alpha_{\text{cs}}$ | channel separation                      | $P_0 = 1 W; f_i = 1 kHz$                                              | 70           | 80    | -   | dB   |  |  |
| SVRR                 | supply voltage ripple rejection         | Operating mode                                                        | <u>[4]</u>   |       |     |      |  |  |
|                      |                                         | f <sub>i</sub> = 100 Hz                                               | -            | 60    | -   | dB   |  |  |
|                      |                                         | $f_i = 1 \text{ kHz}$                                                 | 40           | 50    | -   | dB   |  |  |
| Z <sub>i</sub>       | input impedance                         | differential                                                          | 70           | 100   | -   | kΩ   |  |  |
| V <sub>n(o)</sub>    | output noise voltage                    | Operating mode; $R_i = 0 \Omega$                                      | <u>[5]</u> _ | 100   | 150 | μV   |  |  |
|                      |                                         | Mute mode                                                             | <u>[5]</u> _ | 70    | 100 | μV   |  |  |
| V <sub>O(mute)</sub> | mute output voltage                     | Mute mode; $V_i = 1 \text{ V (RMS)}$                                  | -            | 100   | -   | μV   |  |  |
| CMRR                 | common mode rejection ratio             | $V_{i(cm)} = 1 V (RMS)$                                               | -            | 75    | -   | dB   |  |  |
| $\eta_{po}$          | output power efficiency                 | $V_P = 17 \text{ V}; R_L = 4 \Omega;$<br>$P_o = 8 \text{ W/channel}$  | 86           | 89    | -   | %    |  |  |
|                      |                                         | $V_P = 25 \text{ V}; R_L = 8 \Omega;$<br>$P_0 = 10 \text{ W/channel}$ | 89           | 92    | -   | %    |  |  |

<sup>[1]</sup> R<sub>S</sub> is the total series resistance of an inductor and a ESR single ended capacitor in the application.

<sup>[2]</sup> Output power is measured indirectly; based on R<sub>DSon</sub> measurement.

<sup>[3]</sup> THD+N is measured in a bandwidth of 20 Hz to 20 kHz, AES17 brick wall.

<sup>[4]</sup>  $V_{ripple} = 2 V (p-p); R_i = 0 \Omega.$ 

<sup>[5]</sup> B = 20 Hz to 20 kHz, AES17 brick wall.

Table 13. BTL characteristics

 $V_P$  = 25 V,  $R_L$  = 16  $\Omega$ ,  $f_i$  = 1 kHz,  $f_{osc}$  = 320 kHz,  $R_S$  < 0.1  $\Omega$  11 and  $T_{amb}$  = 25 °C; unless otherwise specified.

| Symbol               | Parameter                                  | Conditions                                                | Min           | Тур  | Max | Unit      |
|----------------------|--------------------------------------------|-----------------------------------------------------------|---------------|------|-----|-----------|
| P <sub>o(RMS)</sub>  | RMS output power                           | continuous time output power[2]                           |               |      |     |           |
|                      |                                            | $R_L = 8 \Omega$ ; $V_P = 17 V$                           |               |      |     |           |
|                      |                                            | THD+N = 0.5 %, $f_i = 1 \text{ kHz}$                      | 11.9          | 13.7 | -   | W         |
|                      |                                            | THD+N = 0.5 %, $f_i$ = 100 Hz                             | -             | 13.7 | -   | W         |
|                      |                                            | THD+N = 10 %, $f_i = 1 \text{ kHz}$                       | 15.4          | 17.1 | -   | W         |
|                      |                                            | THD+N = 10 %, $f_i$ = 100 Hz                              | -             | 17.1 | -   | W         |
|                      |                                            | $R_L = 16 \Omega$ ; $V_P = 25 V$                          |               |      |     |           |
|                      |                                            | THD+N = 0.5 %, $f_i$ = 1 kHz                              | 14.9          | 16.5 | -   | W         |
|                      |                                            | THD+N = 0.5 %, $f_i$ = 100 Hz                             | -             | 16.5 | -   | W         |
|                      |                                            | THD+N = 10 %, $f_i = 1 \text{ kHz}$                       | 18.9          | 20.6 | -   | W         |
|                      |                                            | THD+N = 10 %, $f_i$ = 100 Hz                              | -             | 20.6 | -   | W         |
| THD+N                | ΓHD+N total harmonic distortion-plus-noise | $P_0 = 1 W$                                               | [3]           |      |     |           |
|                      |                                            | $f_i = 1 \text{ kHz}$                                     | -             | 0.01 | 0.1 | %         |
|                      |                                            | $f_i = 6 \text{ kHz}$                                     | -             | 0.04 | 0.1 | %         |
| G <sub>v(cl)</sub>   | closed-loop voltage gain                   |                                                           | 35            | 36   | 37  | dB        |
| $ Z_i $              | input impedance                            | differential                                              | 35            | 50   | -   | $k\Omega$ |
| $V_{n(o)}$           | output noise voltage                       | $R_i = 0 \Omega$                                          |               |      |     |           |
|                      |                                            | Operating mode                                            | <u>[4]</u> _  | 100  | 150 | $\mu V$   |
|                      |                                            | Mute mode                                                 | <u>[4]</u> _  | 70   | 100 | μV        |
| V <sub>O(mute)</sub> | mute output voltage                        | Mute mode; $V_i = 1 V (RMS)$                              | -             | 100  | -   | μV        |
| CMRR                 | common mode rejection ratio                | $V_{i(cm)} = 1 V (RMS)$                                   | -             | 75   | -   | dB        |
| ηρο                  | output power efficiency                    | $P_0 = 17 \text{ W}; V_P = 17 \text{ V}; R_L = 8 \Omega$  | <u>[5]</u> 89 | 91   | -   | %         |
|                      |                                            | $P_0 = 21 \text{ W}; V_P = 25 \text{ V}; R_L = 16 \Omega$ | 92            | 94   | -   | %         |

<sup>[1]</sup> R<sub>S</sub> is the total series resistance of an inductor and a ESR single ended capacitor in the application.

[5] 
$$\eta_{po} = \frac{2 \cdot P_o}{2 \cdot P_o + P}$$

## 14. Application information

#### 14.1 Output power estimation

The output power  $P_0$  at THD+N = 0.5 %, just before clipping, for the SE and the BTL configurations can be estimated using Equation 2 and Equation 3.

<sup>[2]</sup> Output power is measured indirectly; based on  $\ensuremath{R_{DSon}}$  measurement.

<sup>[3]</sup> THD+N is measured in a bandwidth of 20 Hz to 20 kHz, AES17 brick wall.

<sup>[4]</sup> B = 22 Hz to 20 kHz, AES17 brick wall.

SE configuration:

$$P_{o(0.5\%)} = \frac{\left[\left(\frac{R_L}{R_L + R_{DSon} + R_s + R_{ESR}}\right) \times (1 - t_{w(min)} \times f_{osc}) \times V_P\right]^2}{8 \times R_L} \tag{2}$$

BTL configuration:

$$P_{o(0.5\%)} = \frac{\left[ \left( \frac{R_L}{R_L + 2 \times (R_{DSon} + R_s)} \right) \times (1 - t_{w(min)} \times f_{osc}) \times V_P \right]^2}{2 \times R_I}$$
(3)

Where:

- V<sub>P</sub> = supply voltage V<sub>DDP1</sub> V<sub>SSP1</sub> (V) or V<sub>DDP2</sub> V<sub>SSP2</sub> (V)
- R<sub>L</sub> = load resistance (Ω)
- $R_{DSon}$  = drain-source on-state resistance ( $\Omega$ )
- R<sub>s</sub> = series resistance output inductor (Ω)
- R<sub>ESR</sub> = Equivalent Series Resistance SE capacitance (Ω)
- $t_{w(min)}$  = minimum pulse width(s); 80 ns typical
- $f_{osc}$  = oscillator frequency (Hz); 320 kHz typical with  $R_{osc}$  = 39 k $\Omega$

The output power  $P_0$  at THD+N = 10 % can be estimated by:

$$P_{a(10\%)} = 1.25 \times P_{a(0.5\%)} \tag{4}$$

Figure 7 and Figure 8 show the estimated output power at THD+N = 0.5 % and THD+N = 10 % as a function of the supply voltage for SE and BTL configurations at different load impedances. The output power is calculated with:  $R_{DSon}$  = 0.38 Ω (at  $T_i$  = 25 °C),  $R_s$  = 0.05 Ω,  $R_{ESR}$  = 0.05 Ω and  $I_{O(ocp)}$  = 2 A (minimum).

Class D audio amplifier





- a. THD+N = 0.5 %
- (1)  $R_L = 4 \Omega$
- (2)  $R_L = 6 \Omega$
- (3)  $R_L = 8 \Omega$

When the maximum current of 2 A is reached, the current limitation feature becomes active. See also Section 8.4.3 for OCP details

Fig 7. SE output power as a function of supply voltage





- a. THD+N = 0.5 %
- (1)  $R_L = 6 \Omega$
- (2)  $R_L = 8 \Omega$
- (3)  $R_L = 16 \Omega$

When the maximum current of 2 A is reached, the current limitation feature becomes active. See also Section 8.4.3 for OCP details

Fig 8. BTL output power as a function of supply voltage

#### 14.2 Output current limitation

The peak output current  $I_{O(max)}$  is internally limited to a minimum value of 2 A. During normal operation the output current should not exceed this threshold level, otherwise the signal will be distorted. The peak output current in SE or BTL configurations can be calculated using Equation 5 and Equation 6.

SE configuration:

$$I_{O(max)} \le \frac{0.5 \times V_P}{R_L + R_{DSon} + R_s + R_{ESR}} \le 2A$$
 (5)

BTL configuration:

$$I_{O(max)} \le \frac{V_P}{R_I + 2 \times (R_{DSon} + R_s)} \le 2A$$
 (6)

Where:

- V<sub>P</sub> = supply voltage V<sub>DDP1</sub> V<sub>SSP1</sub> (V) or V<sub>DDP2</sub> V<sub>SSP2</sub> (V)
- R<sub>L</sub> = load resistance (Ω)
- R<sub>DSon</sub> = drain-source on-state resistance (Ω)
- $R_s$  = series resistance output inductor ( $\Omega$ )
- R<sub>ESR</sub> = Equivalent Series Resistance SE capacitance (Ω)

#### Example:

An 8  $\Omega$  speaker in the BTL configuration can be used up to a supply voltage of 18 V without running into current limiting. Current limiting (clipping) will avoid audio holes but produces a similar distortion to voltage clipping.

#### 14.3 Speaker configuration and impedance

For a flat frequency response (second-order Butterworth filter with an output frequency of 40 kHz) it is necessary to change the low-pass filter components  $L_{LC}$  and  $C_{LC}$  according to the speaker configuration and impedance. Table 14 shows the values required in practice.

Table 14. Filter component values

| Configuration | $R_L(\Omega)$ | L <sub>LC</sub> (μH) | C <sub>LC</sub> (nF) |
|---------------|---------------|----------------------|----------------------|
| SE            | 4             | 22                   | 680                  |
|               | 6             | 33                   | 470                  |
|               | 8             | 47                   | 330                  |
| BTL           | 8             | 22                   | 680                  |
|               | 16            | 47                   | 330                  |

#### 14.4 Single-ended capacitor

The SE capacitor forms a high-pass filter with the speaker impedance. This means that the frequency response will roll off with 20 dB per decade below  $f_{-3dB}$  and a cut-off frequency of 3 dB.

The 3 dB cut-off frequency is equal to:

$$f_{-3dB} = \frac{1}{2\pi \times R_I \times C_{SE}} \tag{7}$$

Where:

- f<sub>-3dB</sub> = 3 dB cut-off frequency (Hz)
- R<sub>L</sub> = load resistance (W)
- C<sub>SE</sub> = single-ended capacitance (F); see Figure 32

<u>Table 15</u> shows an overview of the required SE capacitor values in the case of a 60 Hz, 40 Hz or 20 Hz 3 dB cut-off frequency.

Table 15. SE capacitor values

| Impedance ( $\Omega$ ) | C <sub>SE</sub> (μF)      |                           |                           |  |  |  |
|------------------------|---------------------------|---------------------------|---------------------------|--|--|--|
|                        | f <sub>-3dB</sub> = 60 Hz | f <sub>-3dB</sub> = 40 Hz | f <sub>-3dB</sub> = 20 Hz |  |  |  |
| 4                      | 680                       | 1000                      | 2200                      |  |  |  |
| 6                      | 470                       | 680                       | 1500                      |  |  |  |
| 8                      | 330                       | 470                       | 1000                      |  |  |  |

#### 14.5 Gain reduction

The gain of the TDA8933B is internally fixed at 30 dB for SE and 36 dB for BTL. The gain can be reduced by a resistive voltage divider at the input (see Figure 9).



Fig 9. Input configuration for reducing gain

When applying a resistive divider, the total voltage gain  $G_{v(tot)}$  can be calculated using Equation 8 and Equation 9:

$$G_{v(tot)} = G_{v(cl)} + 20log \left[ \frac{R_{EQ}}{R_{EQ} + (RI + R2)} \right]$$
 (8)

Where:

- G<sub>v(tot)</sub> = total voltage gain (dB)
- G<sub>v(cl)</sub> = closed-loop voltage gain, fixed at 30 dB for SE (dB)
- $R_{EQ}$  = equivalent resistance, R3 and  $Z_i$  ( $\Omega$ )

- R1 = series resistors (Ω)
- R2 = series resistors ( $\Omega$ )

$$R_{EQ} = \frac{R3 \times Z_i}{R3 + Z_i} \tag{9}$$

#### Where:

- $R_{EQ}$  = equivalent resistance ( $\Omega$ )
- R3 = parallel resistor (Ω)
- Z<sub>i</sub> = internal input impedance (Ω)

#### **Example:**

Substituting R1 = R2 = 4.7 k $\Omega$ ,  $Z_i$  = 100 k $\Omega$  and R3 = 22 k $\Omega$  in Equation 8 and Equation 9 results in a gain of  $G_{v(tot)}$  = 26.3 dB.

#### 14.6 Device synchronization

If two or more TDA8933B devices are used in one application it is recommended that all the devices are synchronized at the same switching frequency to avoid beat tones. This can be done by connecting all OSCIO pins together and configuring one of the devices as master while the others are configured as slaves (see <u>Figure 10</u>).

A device is configured as master when a resistor  $R_{\rm osc}$  is connected between pin OSCREF and pin  $V_{\rm SSD(HW)}$ , thus setting the carrier frequency. Pin OSCIO of the master is then configured as an oscillator output for synchronization. The OSCREF pins of the slave devices should be shorted to pin  $V_{\rm SSD(HW)}$ , configuring pin OSCIO as an input.



#### 14.7 Thermal behavior (PCB considerations)

The TDA8933B is available in a thermally enhanced HTSSOP32 (SOT549-1) package for reflow soldering.

The HTSSOP32 package has an exposed die pad that reduces significantly the overall Rth(j-a). Therefore it is required to solder the exposed die pad (at VSSD level) to a copper plane for cooling. A low thermal-resistance can be achieved when using a multilayer PCB with sufficient space for two or three thermal planes. Increasing the area of the thermal plane, the number of planes or the copper thickness can reduce further the thermal resistance  $R_{th(j-a)}$  of both packages.

Find below the typical thermal resistance (free air and natural convection) of two practical PCB implementations:

- $R_{th(j-a)}$  = 48 K/W for a small two-layer application board (55 mm  $\times$  40 mm,  $\mu$ m copper, FR4 base material).
- $R_{th(j-a)}$  = 30 K/W for a three-layer application board (70 mm  $\times$  50 mm, 35  $\mu$ m copper, FR4 base material).

<u>Equation 10</u> shows the relation between the maximum allowable power dissipation P and the thermal resistance from junction to ambient.

$$R_{th(j-a)} = \frac{T_{j(max)} - T_{amb}}{P} \tag{10}$$

Where:

- R<sub>th(i-a)</sub> = thermal resistance from junction to ambient (K/W)
- T<sub>i(max)</sub> = maximum junction temperature (°C)
- T<sub>amb</sub> = ambient temperature (°C)
- P = power dissipation, which is determined by the efficiency of the TDA8933B

The power dissipation is shown in Figure 19 (SE) and Figure 27 (BTL).

Thermal foldback will limit the maximum junction temperature to 140 °C.

#### 14.8 Pumping effects

When the amplifier is used in an SE configuration a so-called 'pumping effect' can occur. During one switching interval, energy is taken from one supply (e.g. V<sub>DDP1</sub>), while a part of that energy is delivered back to the other supply line (e.g. V<sub>SSP1</sub>) and vice versa. When the power supply cannot sink energy the voltage across output capacitors that power supply will increase.

The voltage increase caused by the pumping effect depends on:

- Speaker impedance
- Supply voltage
- · Audio signal frequency
- Value of decoupling capacitors on supply lines
- Source and sink currents of other channels

Class D audio amplifier

The pumping effect should not cause a malfunction of either the audio amplifier or the power supply, which can also be caused by triggering of the undervoltage or overvoltage protection of the amplifier.

Pumping effects in an SE configuration can be minimized by connecting audio inputs in anti-phase and changing the polarity of one speaker as shown in Figure 11.



#### 14.9 SE curves measured in the reference design



#### Class D audio amplifier





- a.  $V_P = 25 \text{ V}$ ;  $R_L = 2 \times 8 \Omega \text{ SE}$
- (1)  $P_0 = 7 \text{ W}$
- (2)  $P_0 = 1 W$

b.  $V_P = 17 \text{ V}$ ;  $R_L = 2 \times 4 \Omega \text{ SE}$ 





 $R_i$  = 0  $\Omega;\,V_i$  = 100 mV (RMS);  $C_{se}$  = 1000  $\mu F$ 

- (1)  $R_L = 2 \times 4 \Omega$  SE at  $V_P = 17 V$
- (2)  $R_L = 2 \times 8 \Omega SE at V_P = 25 V$

Fig 14. Gain as a function of frequency



 $V_{ripple}$  = 500 mV (RMS) referenced to ground; Shorted input;  $C_{HVPREF}$  = 47  $\mu F$ 

- (1)  $V_P = 17 \text{ V}; R_L = 2 \times 4 \Omega \text{ SE}$
- (2)  $V_P = 25 \text{ V}; R_L = 2 \times 8 \Omega \text{ SE}$

Fig 15. Supply voltage ripple rejection as a function of frequency



 $R_i = 0 \Omega$ ; 20 kHz brick wall filter AES17

- (1)  $R_L = 2 \times 4 \Omega SE at V_P = 17 V$
- (2)  $R_L = 2 \times 8 \Omega$  SE at  $V_P = 25 V$

Fig 16. Signal-to-noise ratio as a function of output power



- $P_0 = 1 W$
- (1)  $R_L = 2 \times 4 \Omega$  SE at  $V_P = 17 V$
- (2)  $R_L = 2 \times 8 \Omega$  SE at  $V_P = 25 \text{ V}$

Fig 17. Channel separation as a function of frequency



 $\mathrm{f_{i}=1~kHz;~} \eta_{po}=\frac{2\times P_{o}}{2\times P_{o}+P}$ 

- (1)  $R_L = 2 \times 4 \Omega$  SE at 17 V
- (2)  $R_L = 2 \times 8 \Omega$  SE at 25 V

Fig 18. Output power efficiency as a function of output power



f<sub>i</sub> = 1 kHz; Power dissipation in junction only

- (1)  $R_L = 2 \times 4 \Omega$  SE at 17 V
- (2)  $R_L = 2 \times 8 \Omega SE at 25 V$

Fig 19. Power dissipation as a function of output power per channel (two channels driven)

Class D audio amplifier



f<sub>i</sub> = 1 kHz; Short time P<sub>o</sub>

- (1)  $R_L = 2 \times 8 \Omega$  SE at THD = 10 %
- (2)  $R_L = 2 \times 8 \Omega$  SE at THD = 0.5 %
- (3)  $R_L = 2 \times 4 \Omega$  SE at THD = 10 %
- (4)  $R_L = 2 \times 4 \Omega$  SE at THD = 0.5 %

Fig 20. Maximum output power per channel as a function of supply voltage



 $f_i$  = 1 kHz;  $P_o$  at THD+N = 10 %; Power dissipation in junction only

- (1)  $R_L = 2 \times 4 \Omega SE$
- (2)  $R_L = 2 \times 8 \Omega SE$

Fig 21. Power dissipation as a function of supply voltage



 $V_{ENGAGE} > 2 \text{ V; } f_i = 1 \text{ kHz; } V_i = 100 \text{ mV (RMS)}$ 

Fig 22. Output voltage as a function of voltage on pin POWERUP



 $V_{POWERUP} = 2 \text{ V}; f_i = 1 \text{ kHz}; V_i = 100 \text{ mV (RMS)}$ 

Fig 23. Output voltage as a function of voltage on pin ENGAGE

## 14.10 BTL curves measured in the reference design





- a.  $V_P = 17 \text{ V}$ ;  $R_L = 8 \Omega \text{ BTL}$
- (1)  $f_i = 6 \text{ kHz}$
- (2)  $f_i = 1 \text{ kHz}$
- (3)  $f_i = 1 \text{ kHz}$

b.  $V_P = 25 \text{ V}; R_L = 16 \Omega \text{ BTL}$ 

Fig 24. Total harmonic distortion-plus-noise as a function of output power





- (1)  $P_0 = 12 \text{ W}$
- (2)  $P_0 = 1 W$



- b.  $V_P = 25 \text{ V}$ ;  $R_L = 16 \Omega \text{ BTL}$
- (1)  $P_0 = 10 \text{ W}$
- (2)  $P_0 = 1 W$

Fig 25. Total harmonic distortion-plus-noise as a function of frequency

#### Class D audio amplifier



 $f_i = 1 \text{ kHz}$ 

- (1)  $8 \Omega$  BTL at 17 V
- (2)  $16 \Omega$  BTL at 25 V

Fig 26. Output power efficiency as a function of output power



 $V_i = 100 \text{ mV (RMS)}$ 

- (1)  $R_L = 8 \Omega BTL at V_P = 17 V$
- (2)  $R_L = 16 \Omega BTL at V_P = 25 V$

Fig 27. Gain as a function of frequency



f<sub>i</sub> = 1 kHz; Power dissipation in junction only

- (1) 8 Ω BTL at 17 V
- (2) 16 Ω BTL at 25 V

Fig 28. Power dissipation as a function of output power



 $f_i$  = 1 kHz;  $P_o$  at THD+N = 10 %; Power dissipation in junction only

- (1)  $R_L = 8 \Omega BTL$
- (2)  $R_L = 16 \Omega BTL$

Fig 29. Power dissipation as a function of supply voltage

Class D audio amplifier



 $f_i = 1 \text{ kHz}$ 

- (1)  $16 \Omega$  BTL at THD+N = 10 %
- (2)  $16 \Omega$  BTL at THD+N = 0.5 %
- (3)  $8 \Omega$  BTL at THD+N = 10 %
- (4)  $8 \Omega$  BTL at THD+N = 0.5 %

Fig 30. Output power as a function of supply voltage



 $V_{ripple}$  = 500 mV (RMS) with relation to ground; Shorted inputs;  $C_{HVP}$  = 100 nF

- (1)  $V_P = 17 V$ ;  $R_L = 8 \Omega BTL$
- (2)  $V_P = 25 \text{ V}; R_L = 16 \Omega \text{ BTL}$

Fig 31. Supply voltage ripple rejection as a function of frequency

### 14.11 Typical application schematics (simplified)









### 15. Package outline

HTSSOP32: plastic thermal enhanced thin shrink small outline package; 32 leads; body width 6.1 mm; lead pitch 0.65 mm; exposed die pad

SOT549-1



#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                  |  |
|----------|------------|--------|-------|----------|------------|----------------------------------|--|
| VERSION  | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                       |  |
| SOT549-1 |            | MO-153 |       |          |            | <del>-03-04-07</del><br>05-11-02 |  |
|          |            |        |       |          |            |                                  |  |

Fig 36. Package outline SOT549-1 (HTSSOP32)

**TDA8933B** 

Class D audio amplifier

## 16. Revision history

#### Table 16. Revision history

| Document ID | Release date | Data sheet status      | Change notice | Supersedes |
|-------------|--------------|------------------------|---------------|------------|
| TDA8933B_1  | 20081023     | Preliminary data sheet | -             | -          |

### 17. Legal information

#### 17.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 17.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 17.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 18. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

# **TDA8933B**

#### Class D audio amplifier

### 19. Contents

| 1            | General description                                        | . 1 |
|--------------|------------------------------------------------------------|-----|
| 2            | Features                                                   |     |
| 3            | Applications                                               | . 1 |
| 4            | Quick reference data                                       | . 2 |
| 5            | Ordering information                                       | . 2 |
| 6            | Block diagram                                              | . 3 |
| 7            | Pinning information                                        | . 4 |
| 7.1          | Pinning                                                    |     |
| 7.2          | Pin description                                            |     |
| 8            | Functional description                                     |     |
| 8.1          | General                                                    |     |
| 8.2          | Mode selection and interfacing                             |     |
| 8.3<br>8.4   | Pulse Width Modulation (PWM) frequency                     |     |
| 8.4.1        | Protections                                                |     |
| 8.4.2        | OverTemperature Protection (OTP)                           |     |
| 8.4.3        | OverCurrent Protection (OCP)                               |     |
| 8.4.4        | Window Protection (WP)                                     |     |
| 8.4.5        | Supply voltage protection                                  | . 9 |
| 8.5          | Diagnostic input and output                                | 11  |
| 8.6          | Differential inputs                                        |     |
| 8.7          | Output voltage buffers                                     |     |
| 9            | Internal circuitry                                         |     |
| 10           | Limiting values                                            |     |
| 11           | Thermal characteristics                                    |     |
| 12           | Static characteristics                                     |     |
| 13           | Dynamic characteristics                                    |     |
| 14           | Application information                                    |     |
| 14.1         | Output power estimation                                    |     |
| 14.2         | Output current limitation                                  |     |
| 14.3<br>14.4 | Speaker configuration and impedance Single-ended capacitor |     |
| 14.4         | Gain reduction                                             |     |
| 14.6         | Device synchronization                                     |     |
| 14.7         | Thermal behavior (PCB considerations)                      |     |
| 14.8         | Pumping effects                                            | 27  |
| 14.9         | SE curves measured in the reference design.                |     |
| 14.10        | BTL curves measured in the reference design                |     |
| 14.11        | Typical application schematics (simplified)                | 35  |
| 15           | Package outline                                            | 39  |
| 16           | Revision history                                           | 40  |
| 4-           | •                                                          |     |
| 17           | Legal information                                          | 41  |
| 17.1         | Legal information                                          | 41  |
|              | Legal information                                          |     |

| 17.4 | Trademarks          | 41 |
|------|---------------------|----|
| 18   | Contact information | 41 |
| 19   | Contents            | 42 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## NXP:

TDA8933BTW/N2,112 TDA8933BTW/N2,118