

## FEATURES

- Inputs Are TTL-Voltage Compatible
- 4.5-V to 5.5-V  $V_{CC}$  Operation
- Typical  $t_{pd}$  of 3.8 ns at 5 V
- Typical  $V_{OLP}$  (Output Ground Bounce) <0.8 V at  $V_{CC}$  = 5 V,  $T_A$  = 25°C
- Typical  $V_{OHV}$  (Output  $V_{OH}$  Undershoot) >2.3 V at  $V_{CC}$  = 5 V,  $T_A$  = 25°C
- Support Mixed-Mode Voltage Operation on All Ports
- $I_{off}$  Supports Partial-Power-Down Mode Operation
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

**D, DB, NS, OR PW PACKAGE  
(TOP VIEW)**



**RGY PACKAGE  
(TOP VIEW)**



## DESCRIPTION/ORDERING INFORMATION

The SN74LV125AT is a quadruple bus buffer gate. This device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable ( $\overline{OE}$ ) input is high.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

## ORDERING INFORMATION

| $T_A$                                         | PACKAGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|-----------------------------------------------|------------------------|-----------------------|------------------|
| $-40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ | QFN – RGY              | Reel of 1000          | SN74LV125ATRGYR  |
|                                               | SOIC – D               | Tube of 50            | SN74LV125ATD     |
|                                               |                        | Reel of 2500          | SN74LV125ATDR    |
|                                               | SOP – NS               | Tube of 50            | SN74LV125ATNS    |
|                                               |                        | Reel of 2000          | SN74LV125ATNSR   |
|                                               | SSOP – DB              | Tube of 80            | SN74LV125ATDB    |
|                                               |                        | Reel of 2000          | SN74LV125ATDBR   |
|                                               | TSSOP – PW             | Tube of 90            | SN74LV125ATPW    |
|                                               |                        | Reel of 2000          | SN74LV125ATPWR   |
|                                               |                        | Reel of 250           | SN74LV125ATPWT   |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at [www.ti.com/sc/package](http://www.ti.com/sc/package).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

**SN74LV125AT**  
**QUADRUPLE BUS BUFFER GATE**  
**WITH 3-STATE OUTPUTS**

SCES629A—MAY 2005—REVISED AUGUST 2005

 **TEXAS**  
**INSTRUMENTS**  
[www.ti.com](http://www.ti.com)

**FUNCTION TABLE  
(EACH BUFFER)**

| INPUTS          |   | OUTPUT<br>Y |
|-----------------|---|-------------|
| $\overline{OE}$ | A |             |
| L               | H | H           |
| L               | L | L           |
| H               | X | Z           |

**LOGIC DIAGRAM (POSITIVE LOGIC)**



**Absolute Maximum Ratings<sup>(1)</sup>**

over operating free-air temperature range (unless otherwise noted)

|                                            |                                                                                             | MIN                         | MAX            | UNIT |
|--------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------|----------------|------|
| $V_{CC}$                                   | Supply voltage range                                                                        | -0.5                        | 7              | V    |
| $V_I$                                      | Input voltage range <sup>(2)</sup>                                                          | -0.5                        | 7              | V    |
| $V_O$                                      | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> | -0.5                        | 7              | V    |
| $V_O$                                      | Output voltage range <sup>(2)(3)</sup>                                                      | -0.5                        | $V_{CC} + 0.5$ | V    |
| $I_{IK}$                                   | Input clamp current                                                                         | $V_I < 0$                   | -20            | mA   |
| $I_{OK}$                                   | Output clamp current                                                                        | $V_O < 0$ or $V_O > V_{CC}$ | $\pm 50$       | mA   |
| $I_O$                                      | Continuous output current                                                                   | $V_O = 0$ to $V_{CC}$       | $\pm 35$       | mA   |
| Continuous current through $V_{CC}$ or GND |                                                                                             |                             | $\pm 70$       | mA   |
| $\theta_{JA}$                              | Package thermal impedance                                                                   | D package <sup>(4)</sup>    | 86             | °C/W |
|                                            |                                                                                             | DB package <sup>(4)</sup>   | 96             |      |
|                                            |                                                                                             | NS package <sup>(4)</sup>   | 76             |      |
|                                            |                                                                                             | PW package <sup>(4)</sup>   | 113            |      |
|                                            |                                                                                             | RGY package <sup>(5)</sup>  | 47             |      |
| $T_{stg}$                                  | Storage temperature range                                                                   | -65                         | 150            | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
- (3) This value is limited to 5.5 V maximum.
- (4) The package thermal impedance is calculated in accordance with JESD 51-7.
- (5) The package thermal impedance is calculated in accordance with JESD 51-5.

**Recommended Operating Conditions<sup>(1)</sup>**

|                     |                                    |                                            | MIN    | MAX             | UNIT |
|---------------------|------------------------------------|--------------------------------------------|--------|-----------------|------|
| $V_{CC}$            | Supply voltage                     |                                            | 4.5    | 5.5             | V    |
| $V_{IH}$            | High-level input voltage           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 2      |                 | V    |
| $V_{IL}$            | Low-level input voltage            | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |        | 0.8             | V    |
| $V_I$               | Input voltage                      |                                            | 0      | 5.5             | V    |
| $V_O$               | Output voltage                     | High or low state<br>3-state               | 0<br>0 | $V_{CC}$<br>5.5 | V    |
| $I_{OH}$            | High-level output current          | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |        | -16             | mA   |
| $I_{OL}$            | Low-level output current           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |        | 16              | mA   |
| $\Delta t/\Delta V$ | Input transition rise or fall rate | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |        | 20              | ns/V |
| $T_A$               | Operating free-air temperature     |                                            | -40    | 125             | °C   |

(1) All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

**Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER             | TEST CONDITIONS                                        | $V_{CC}$   | $T_A = 25^\circ\text{C}$ |     |       | $T_A = -40^\circ\text{C}$ to $85^\circ\text{C}$ |      | $T_A = -40^\circ\text{C}$ to $125^\circ\text{C}$ |      | UNIT |
|-----------------------|--------------------------------------------------------|------------|--------------------------|-----|-------|-------------------------------------------------|------|--------------------------------------------------|------|------|
|                       |                                                        |            | MIN                      | TYP | MAX   | MIN                                             | MAX  | MIN                                              | MAX  |      |
| $V_{OH}$              | $I_{OH} = -50 \mu\text{A}$                             | 4.5 V      | 4.4                      | 4.5 |       | 4.4                                             |      | 4.4                                              |      | V    |
|                       | $I_{OH} = -16 \text{ mA}$                              | 4.5 V      | 3.8                      |     |       | 3.8                                             |      | 3.8                                              |      |      |
| $V_{OL}$              | $I_{OL} = 50 \mu\text{A}$                              | 4.5 V      |                          | 0   | 0.1   |                                                 | 0.1  |                                                  | 0.1  | V    |
|                       | $I_{OL} = 16 \text{ mA}$                               | 4.5 V      |                          |     | 0.55  |                                                 | 0.55 |                                                  | 0.55 |      |
| $I_I$                 | $V_I = 5.5 \text{ V or GND}$                           | 0 to 5.5 V |                          |     | ±0.1  |                                                 | ±1   |                                                  | ±1   | μA   |
| $I_{OZ}$              | $V_O = V_{CC}$ or GND                                  | 5.5 V      |                          |     | ±0.25 |                                                 | ±2.5 |                                                  | ±2.5 | μA   |
| $I_{CC}$              | $V_I = V_{CC}$ or GND, $I_O = 0$                       | 5.5 V      |                          |     | 2     |                                                 | 20   |                                                  | 20   | μA   |
| $\Delta I_{CC}^{(1)}$ | One input at 3.4 V,<br>Other inputs at $V_{CC}$ or GND | 5.5 V      |                          |     | 1.35  |                                                 | 1.5  |                                                  | 1.5  | mA   |
| $I_{off}$             | $V_I$ or $V_O = 0$ to 5.5 V                            | 0          |                          |     | 0.5   |                                                 | 5    |                                                  | 5    | μA   |
| $C_i$                 | $V_I = V_{CC}$ or GND                                  |            |                          |     | 2     |                                                 |      |                                                  |      | pF   |

(1) This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or  $V_{CC}$ .

**Switching Characteristics**

over recommended operating free-air temperature range,  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$  (unless otherwise noted) (see [Figure 1](#))

| PARAMETER   | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE   | $T_A = 25^\circ\text{C}$ |     |     | $T_A = -40^\circ\text{C}$ to $85^\circ\text{C}$ |     | $T_A = -40^\circ\text{C}$ to $125^\circ\text{C}$ |      | UNIT |
|-------------|-----------------|----------------|-----------------------|--------------------------|-----|-----|-------------------------------------------------|-----|--------------------------------------------------|------|------|
|             |                 |                |                       | MIN                      | TYP | MAX | MIN                                             | MAX | MIN                                              | MAX  |      |
| $t_{pd}$    | A               | Y              | $C_L = 15 \text{ pF}$ | 1.9                      | 3.8 | 5.5 | 1                                               | 6.5 | 1                                                | 8.5  | ns   |
| $t_{en}$    | $\overline{OE}$ | Y              | $C_L = 15 \text{ pF}$ | 2                        | 3.6 | 5.1 | 1                                               | 6   | 1                                                | 7.5  | ns   |
| $t_{dis}$   | $\overline{OE}$ | Y              | $C_L = 15 \text{ pF}$ | 1.5                      | 3.2 | 6.8 | 1                                               | 8   | 1                                                | 10   | ns   |
| $t_{pd}$    | A               | Y              | $C_L = 50 \text{ pF}$ | 2.9                      | 5.3 | 7.5 | 1                                               | 8.5 | 1                                                | 10.5 | ns   |
| $t_{en}$    | $\overline{OE}$ | Y              | $C_L = 50 \text{ pF}$ | 2.8                      | 5.1 | 7.1 | 1                                               | 8   | 1                                                | 9.5  | ns   |
| $t_{dis}$   | $\overline{OE}$ | Y              | $C_L = 50 \text{ pF}$ | 2.8                      | 6.1 | 8.8 | 1                                               | 10  | 1                                                | 10   | ns   |
| $t_{sk(o)}$ |                 |                | $C_L = 50 \text{ pF}$ |                          |     | 1   |                                                 | 1   |                                                  | 1    | ns   |

**SN74LV125AT**  
**QUADRUPLE BUS BUFFER GATE**  
**WITH 3-STATE OUTPUTS**

SCES629A—MAY 2005—REVISED AUGUST 2005



**Noise Characteristics<sup>(1)</sup>**

$V_{CC} = 5 \text{ V}$ ,  $C_L = 50 \text{ pF}$ ,  $T_A = 25^\circ\text{C}$

|             |                                        | MIN | TYP  | MAX  | UNIT |
|-------------|----------------------------------------|-----|------|------|------|
| $V_{OL(P)}$ | Quiet output, maximum dynamic $V_{OL}$ |     | 1.1  | 1.5  | V    |
| $V_{OL(V)}$ | Quiet output, minimum dynamic $V_{OL}$ |     | -0.3 | -0.8 | V    |
| $V_{OH(V)}$ | Quiet output, minimum dynamic $V_{OH}$ |     | 3    |      | V    |
| $V_{IH(D)}$ | High-level dynamic input voltage       |     | 2    |      | V    |
| $V_{IL(D)}$ | Low-level dynamic input voltage        |     |      | 0.8  | V    |

(1) Characteristics are for surface-mount packages only.

**Operating Characteristics**

$V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$

| PARAMETER                              | TEST CONDITIONS | TYP                                          | UNIT  |
|----------------------------------------|-----------------|----------------------------------------------|-------|
| $C_{pd}$ Power dissipation capacitance | Outputs enabled | $C_L = 50 \text{ pF}$ , $f = 10 \text{ MHz}$ | 16 pF |

PARAMETER MEASUREMENT INFORMATION



LOAD CIRCUIT FOR  
TOTEM-POLE OUTPUTS



LOAD CIRCUIT FOR  
3-STATE AND OPEN-DRAIN OUTPUTS

| TEST              | S1       |
|-------------------|----------|
| $t_{PLH}/t_{PHL}$ | Open     |
| $t_{PLZ}/t_{PZL}$ | $V_{CC}$ |
| $t_{PHZ}/t_{PZH}$ | GND      |
| Open Drain        | $V_{CC}$ |



VOLTAGE WAVEFORMS  
PULSE DURATION



VOLTAGE WAVEFORMS  
PROPAGATION DELAY TIMES  
INVERTING AND NONINVERTING OUTPUTS



VOLTAGE WAVEFORMS  
SETUP AND HOLD TIMES



VOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES  
LOW- AND HIGH-LEVEL ENABLING

NOTES:

- $C_L$  includes probe and jig capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics:  $PRR \leq 1 \text{ MHz}$ ,  $Z_O = 50 \Omega$ ,  $t_r \leq 3 \text{ ns}$ ,  $t_f \leq 3 \text{ ns}$ .
- The outputs are measured one at a time, with one input transition per measurement.
- $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- $t_{PHL}$  and  $t_{PLH}$  are the same as  $t_{pd}$ .
- All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuits and Voltage Waveforms

## PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|-------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| SN74LV125ATD      | ACTIVE        | SOIC         | D               | 14   | 50          | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | LV125AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV125ATDBR    | ACTIVE        | SSOP         | DB              | 14   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | LV125AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV125ATDR     | ACTIVE        | SOIC         | D               | 14   | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | LV125AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV125ATNSR    | ACTIVE        | SO           | NS              | 14   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | LV125AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV125ATPWR    | ACTIVE        | TSSOP        | PW              | 14   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | LV125AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV125ATPWT    | ACTIVE        | TSSOP        | PW              | 14   | 250         | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | LV125AT                 | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV125ATRGYR   | ACTIVE        | VQFN         | RGY             | 14   | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 85    | VV125                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74LV125ATRGYRG4 | ACTIVE        | VQFN         | RGY             | 14   | 3000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-2-260C-1 YEAR  | -40 to 85    | VV125                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

---

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION

### REEL DIMENSIONS



### TAPE DIMENSIONS



|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |



### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-----------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74LV125ATDBR  | SSOP         | DB              | 14   | 2000 | 330.0              | 16.4               | 8.2     | 6.6     | 2.5     | 12.0    | 16.0   | Q1            |
| SN74LV125ATDR   | SOIC         | D               | 14   | 2500 | 330.0              | 16.4               | 6.5     | 9.0     | 2.1     | 8.0     | 16.0   | Q1            |
| SN74LV125ATNSR  | SO           | NS              | 14   | 2000 | 330.0              | 16.4               | 8.2     | 10.5    | 2.5     | 12.0    | 16.0   | Q1            |
| SN74LV125ATPWR  | TSSOP        | PW              | 14   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |
| SN74LV125ATPWT  | TSSOP        | PW              | 14   | 250  | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |
| SN74LV125ATRGYR | VQFN         | RGY             | 14   | 3000 | 330.0              | 12.4               | 3.75    | 3.75    | 1.15    | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LV125ATDBR  | SSOP         | DB              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LV125ATDR   | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74LV125ATNSR  | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74LV125ATPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74LV125ATPWT  | TSSOP        | PW              | 14   | 250  | 367.0       | 367.0      | 35.0        |
| SN74LV125ATRGYR | VQFN         | RGY             | 14   | 3000 | 367.0       | 367.0      | 35.0        |

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.

D Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.

E Reference JEDEC MS-012 variation AB.

D (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-3/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

 C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

 D. Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153

4040064-3/G 02/11

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211284-2/F 12/12

NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## MECHANICAL DATA

RGY (S-PVQFN-N14)

PLASTIC QUAD FLATPACK NO-LEAD



Bottom View

4203539-2/l 06/2011

NOTES:

- All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- This drawing is subject to change without notice.
- QFN (Quad Flatpack No-Lead) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance.
- See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- Package complies to JEDEC MO-241 variation BA.

# THERMAL PAD MECHANICAL DATA

RGY (S-PVQFN-N14)

PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at [www.ti.com](http://www.ti.com).

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206353-2/P 03/14

NOTE: All linear dimensions are in millimeters

## LAND PATTERN DATA

RGY (S-PVQFN-N14)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at [www.ti.com](http://www.ti.com) <<http://www.ti.com>>.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.

## MECHANICAL DATA

NS (R-PDSO-G\*\*)

14-PINS SHOWN

PLASTIC SMALL-OUTLINE PACKAGE



4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.  
 D. Falls within JEDEC MO-150

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     | Applications                                                                         |
|------------------------------|--------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |
|                              | <b>TI E2E Community</b>                                                              |
|                              | <a href="http://e2e.ti.com">e2e.ti.com</a>                                           |