

## Single channel IGBT gate driver IC with clamp in wide body package

### **Features**

- Single channel isolated gate driver
- For 600 V/650 V/1200 V IGBTs, MOSFETs, and SiC MOSFETs
- Up to 6 A typical peak current at rail-to-rail output
- Active Miller clamp
- Galvanically isolated coreless transformer driver
- Wide input voltage operating range
- Suitable for operation at high ambient temperature and in fast switching applications
- Recognized under UL 1577 with an insulation test voltage of  $V_{\rm ISO}$  = 3000 V (rms) for 1 s

## **Potential applications**

- AC and brushless DC motor drives
- High voltage DC/DC-converter and DC/AC-inverter
- Induction heating resonant application
- UPS-systems
- Welding
- Solar



| Product type | Minimum output current and configuration | Package     |
|--------------|------------------------------------------|-------------|
| 1EDC10I12MH  | ±1.0 A with 1.0 A Miller clamp           | PG-DSO-8-59 |
| 1EDC20I12MH  | ±2.0 A with 2.0 A Miller clamp           | PG-DSO-8-59 |
| 1EDC30I12MH  | ±3.0 A with 3.0 A Miller clamp           | PG-DSO-8-59 |

## **Product validation**

Qualified for industrial applications according to the relevant tests of JEDEC47/20/22.

### Single channel IGBT gate driver IC with clamp in wide body package



**Description** 

# **Description**

The 1EDCxxI12MH are galvanically isolated single channel IGBT driver in a PG-DSO-8-59 package that provide output currents up to 3 A and an integrated active Miller clamp circuit with the same current rating to protect against parasitic turn on.

The input logic pins operate on a wide input voltage range from 3 V to 15 V using scaled CMOS threshold levels to support even 3.3 V microcontrollers.

Data transfer across the isolation barrier is realized by the coreless transformer technology.

Every driver family member comes with logic input and driver output undervoltage lockout (UVLO) and active shutdown.



Figure 1 Typical application



## Table of contents

## **Table of contents**

|       | Table of contents                       | 3  |
|-------|-----------------------------------------|----|
| 1     | Block diagram                           |    |
| 2     | Pin configuration and functionality     |    |
| 2.1   | Pin configuration                       |    |
| 2.2   | Pin functionality                       |    |
| 3     | Functional description                  | 7  |
| 3.1   | Supply                                  |    |
| 3.2   | Protection features                     | 8  |
| 3.2.1 | Undervoltage lockout (UVLO)             | 8  |
| 3.2.2 | Active shut-down                        | 8  |
| 3.2.3 | Short circuit clamping                  | 8  |
| 3.2.4 | Active Miller clamp                     | 8  |
| 3.3   | Non-inverting and inverting inputs      |    |
| 3.4   | Driver output                           | 9  |
| 4     | Electrical parameters                   | 10 |
| 4.1   | Absolute maximum ratings                | 10 |
| 4.2   | Operating parameters                    | 11 |
| 4.3   | Electrical characteristics              | 11 |
| 4.3.1 | Voltage supply                          |    |
| 4.3.2 | Logic input                             | 12 |
| 4.3.3 | Gate driver                             | 13 |
| 4.3.4 | Short circuit clamping                  | 14 |
| 4.3.5 | Active Miller clamp                     | 14 |
| 4.3.6 | Dynamic characteristics                 | 15 |
| 4.3.7 | Active shut down                        | 15 |
| 5     | Recognized under UL 1577 (File E311313) | 16 |
| 6     | Package outline                         | 17 |
| 7     | Application notes                       | 18 |
| 7.1   | Reference layout for thermal data       | 18 |
| 7.2   | Printed circuit board guidelines        | 18 |
|       | Revision history                        | 18 |
|       | Trademarks                              | 19 |



Block diagram

# 1 Block diagram



Figure 2 Block diagram

Single channel IGBT gate driver IC with clamp in wide body package



Pin configuration and functionality

## 2 Pin configuration and functionality

#### 2.1 Pin configuration

Table 1Pin configuration

| Pin No. | Name  | Function                                |
|---------|-------|-----------------------------------------|
| 1       | VCC1  | Positive logic supply                   |
| 2       | IN+   | Non-inverted driver input (active high) |
| 3       | IN-   | Inverted driver input (active low)      |
| 4       | GND1  | Logic ground                            |
| 5       | GND2  | Power ground                            |
| 6       | VCC2  | Positive power supply voltage           |
| 7       | OUT   | Driver output                           |
| 8       | CLAMP | Active Miller clamp                     |



Figure 3 PG-DSO-8-59 (top view)

## 2.2 Pin functionality

#### VCC1

Logic input supply voltage of 3.3 V up to 15 V wide operating range.

#### IN+ non inverting driver input

*IN*+ non-inverted control signal for driver output if *IN*- is set to low. (Output sourcing active at *IN*+ = high and *IN*- = low)

Due to internal filtering a minimum pulse width is defined to ensure robustness against noise at *IN*+. An internal weak pull-down-resistor favors off-state.

#### **IN-** inverting driver input

*IN*- inverted control signal for driver output if *IN*+ is set to high. (Output sourcing active at *IN*- = low and *IN*+ = high)

Due to internal filtering a minimum pulse width is defined to ensure robustness against noise at *IN*-. An internal weak pull-up-resistor favors off-state.

#### Single channel IGBT gate driver IC with clamp in wide body package



#### Pin configuration and functionality

#### GND1

Ground connection of input circuit.

#### **GND2** reference ground

Reference ground of the output driving circuit.

#### VCC2

Positive power supply pin of output driving circuit. A proper blocking capacitor has to be placed close to this supply pin.

#### **OUT** driver output

Combined source and sink output pin to external IGBT. The output voltage will be switched between *VCC2* and *GND2* and is controlled by *IN*+ and *IN*-. In case of an UVLO event this output will be switched off and an active shut down keeps the output voltage at a low level.

#### **CLAMP** active Miller clamp

Connect gate of external IGBT directly to this pin. As soon as the gate voltage has dropped below 2 V referred to *GND2* during turn off state the Miller clamp function ties its output to *GND2* to avoid parasitic turn on of the connected IGBT.

#### Single channel IGBT gate driver IC with clamp in wide body package



**Functional description** 

## 3 Functional description

The 1EDCxxI12MH is a general purpose IGBT gate driver. Basic control and protection features support fast and easy design of highly reliable systems.

The integrated galvanic isolation between control input logic and driving output stage grants additional safety. Its wide input voltage supply range supports the direct connection of various signal sources like DSPs and microcontrollers.

With the rail-to-rail output and the additional active Miller clamp, dynamic turn on due to Miller capacitance is suppressed.

### 3.1 Supply

The driver can operate over a wide supply voltage range.



Figure 4 Application example

The typical positive supply voltage for the driver is 15 V at VCC2. Erratical dynamic turn on of the IGBT can be prevented with the active Miller clamp function, in which the CLAMP output is directly connected to the IGBT gate.

#### Single channel IGBT gate driver IC with clamp in wide body package



**Functional description** 

#### 3.2 Protection features

## 3.2.1 Undervoltage lockout (UVLO)



Figure 5 UVLO behavior

To ensure correct switching of IGBTs the device is equipped with an undervoltage lockout for input and output independently. Operation starts only after both VCC levels have increased beyond the respective V<sub>UVI OH</sub> levels

If the power supply voltage  $V_{\text{VCC1}}$  of the input chip drops below  $V_{\text{UVLOL1}}$  a turn-off signal is sent to the output chip before power-down. The IGBT is switched off and the signals at IN+ and IN- are ignored until  $V_{\text{VCC1}}$  reaches the power-up voltage  $V_{\text{UVLOH1}}$  again.

If the power supply voltage  $V_{VCC2}$  of the output chip goes down below  $V_{UVLOL2}$  the IGBT is switched off and signals from the input chip are ignored until  $V_{VCC2}$  reaches the power-up voltage  $V_{UVLOH2}$  again.

#### 3.2.2 Active shut-down

The active shut-down feature ensures a safe IGBT off-state if the output chip is not connected to the power supply or an undervoltage lockout is in effect. The IGBT gate is clamped at *OUT* to *GND2*.

## 3.2.3 Short circuit clamping

During short circuit the IGBT's gate voltage tends to rise because of the feedback via the Miller capacitance. An additional protection circuit connected to *OUT* and *CLAMP* limits this voltage to a value slightly higher than the supply voltage. A maximum current of 500 mA may be fed back to the supply through one of these paths for 10 µs. If higher currents are expected or tighter clamping is desired external Schottky diodes may be added.

### 3.2.4 Active Miller clamp

In a half bridge configuration the switched off IGBT tends to dynamically turn on during turn on phase of the opposite IGBT. A Miller clamp allows sinking the Miller current across a low impedance path in this high dV/dt situation. Therefore in many applications, the use of a negative supply voltage can be avoided. During turn-off, the gate voltage is monitored and the clamp output is activated when the gate voltage drops below typical 2 V (referred to *GND2*). The clamp is designed for a Miller current in the same range as the nominal output current.



**Functional description** 

## 3.3 Non-inverting and inverting inputs



Figure 6 Logic input to output switching behavior

There are two possible input modes to control the IGBT. At non-inverting mode *IN*+ controls the driver output while *IN*- is set to low. At inverting mode *IN*- controls the driver output while *IN*+ is set to high. A minimum input pulse width is defined to filter occasional glitches.

### 3.4 Driver output

The output driver section uses MOSFETs to provide a rail-to-rail output. This feature permits that tight control of gate voltage during on-state and short circuit can be maintained as long as the driver's supply is stable. Due to the low internal voltage drop, switching behavior of the IGBT is predominantly governed by the gate resistor. Furthermore, it reduces the power to be dissipated by the driver.



**Electrical parameters** 

## 4 Electrical parameters

## 4.1 Absolute maximum ratings

Note:

Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. Unless otherwise noted all parameters refer to GND1

Table 2 Absolute maximum ratings

| Parameter                           | Symbol                | Va                     | lues                                 | Unit | Note or                                 |
|-------------------------------------|-----------------------|------------------------|--------------------------------------|------|-----------------------------------------|
|                                     |                       | Min.                   | Max.                                 |      | Test Condition                          |
| Power supply output side            | V <sub>VCC2</sub>     | -0.3                   | 20 <sup>1)</sup>                     | V    | 2)                                      |
| Gate driver output                  | V <sub>OUT</sub>      | V <sub>GND2</sub> -0.3 | V <sub>VCC2</sub> +0.3               | V    | 2)                                      |
| Maximum short circuit clamping time | $t_{CLP}$             | _                      | 10                                   | μs   | $I_{\text{CLAMP/OUT}} = 500 \text{ mA}$ |
| Positive power supply input side    | V <sub>VCC1</sub>     | -0.3                   | 18.0                                 | V    | -                                       |
| Logic input voltages (IN+,IN-)      | $V_{LogicIN}$         | -0.3                   | 18.0                                 | V    | -                                       |
| Pin CLAMP voltage                   | $V_{CLAMP}$           | -0.3                   | V <sub>VCC2</sub> +0.3 <sup>1)</sup> | V    | 2)                                      |
| Junction temperature                | TJ                    | -40                    | 150                                  | °C   | -                                       |
| Storage temperature                 | T <sub>S</sub>        | -55                    | 150                                  | °C   | -                                       |
| Comparative tracking index          | CTI                   | 400                    | _                                    |      | IEC 60601-1: Material group II          |
| Power dissipation (Input side)      | P <sub>D, IN</sub>    | _                      | 25                                   | mW   | 3) @T <sub>A</sub> = 25°C               |
| Power dissipation (Output side)     | $P_{D,OUT}$           | _                      | 400                                  | mW   | 3) @T <sub>A</sub> = 25°C               |
| Thermal resistance (Input side)     | R <sub>THJA,IN</sub>  | _                      | 145                                  | K/W  | 3) @T <sub>A</sub> = 85°C               |
| Thermal resistance (Output side)    | R <sub>THJA,OUT</sub> | _                      | 165                                  | K/W  | 3) @T <sub>A</sub> = 85°C               |
| ESD capability                      | V <sub>ESD,HBM</sub>  | _                      | 2                                    | kV   | Human body model <sup>4)</sup>          |
|                                     | V <sub>ESD,CDM</sub>  | _                      | 1                                    | kV   | Charged device model <sup>5)</sup>      |

<sup>&</sup>lt;sup>1</sup> May be exceeded during short circuit clamping.

With respect to GND2.

See *Figure 10* for reference layouts for these thermal data. Thermal performance may change significantly with layout and heat dissipation of components in close proximity.

<sup>&</sup>lt;sup>4</sup> According to EIA/JESD22-A114-C (discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor).

<sup>&</sup>lt;sup>5</sup> According to EIA/JESD22-C101 (specified waveform characteristics)



#### **Electrical parameters**

## 4.2 Operating parameters

Note:

Within the operating range the IC operates as described in the functional description. Unless otherwise noted all parameters refer to GND1.

**Table 3** Operating parameters

| Parameter                         | Symbol              | Values                 |                                 | Unit  | Note or                 |
|-----------------------------------|---------------------|------------------------|---------------------------------|-------|-------------------------|
|                                   |                     | Min.                   | Max.                            |       | Test Condition          |
| Power supply output side          | V <sub>VCC2</sub>   | 13                     | 18                              | ٧     | 6)                      |
| Power supply input side           | V <sub>VCC1</sub>   | 3.1                    | 17                              | V     | _                       |
| Logic input voltages (IN+,IN-)    | $V_{LogicIN}$       | -0.3                   | 17                              | ٧     | _                       |
| Pin CLAMP voltage                 | $V_{CLAMP}$         | V <sub>GND2</sub> -0.3 | V <sub>VCC2</sub> <sup>7)</sup> | V     | 6)                      |
| Switching frequency               | $f_{\sf SW}$        | _                      | 1.0                             | MHz   | 8)9)                    |
| Ambient temperature               | T <sub>A</sub>      | -40                    | 125                             | °C    | _                       |
| Thermal coefficient, junction-top | $\psi_{th,jt}$      | _                      | 4.8                             | K/W   | $^{9)}$ @ $T_A = 85$ °C |
| Common mode transient immunity    | $ dV_{\rm ISO}/dt $ | _                      | 100                             | kV/μs | <sup>9)</sup> @ 1000 V  |

#### 4.3 Electrical characteristics

Note:

The electrical characteristics include the spread of values in supply voltages, load and junction temperatures given below. Typical values represent the median values at  $T_A = 25$ °C. Unless otherwise noted all voltages are given with respect to their respective GND (GND1 for pins 1 to 3, GND2 for pins 6 to 8).

## 4.3.1 Voltage supply

Table 4 Voltage supply

| Parameter                                                               | Symbol              | Values |      |      | Unit | Note or Test |
|-------------------------------------------------------------------------|---------------------|--------|------|------|------|--------------|
|                                                                         |                     | Min.   | Тур. | Max. |      | Condition    |
| UVLO threshold input chip                                               | V <sub>UVLOH1</sub> | _      | 2.85 | 3.1  | V    | _            |
|                                                                         | $V_{UVLOL1}$        | 2.55   | 2.75 | _    | V    | _            |
| UVLO hysteresis input chip (V <sub>UVLOH1</sub> - V <sub>UVLOL1</sub> ) | V <sub>HYS1</sub>   | 0.09   | 0.10 | _    | V    | -            |

<sup>&</sup>lt;sup>6</sup> With respect to *GND2*.

<sup>&</sup>lt;sup>7</sup> May be exceeded during short circuit clamping.

<sup>&</sup>lt;sup>8</sup> do not exceed max. power dissipation

<sup>&</sup>lt;sup>9</sup> Parameter is not subject to production test - verified by design/characterization





**Electrical parameters** 

Table 4 Voltage supply (continued)

| Parameter                                                                | Symbol Values       |      |      |      | Unit | Note or Test                                                       |
|--------------------------------------------------------------------------|---------------------|------|------|------|------|--------------------------------------------------------------------|
|                                                                          |                     | Min. | Тур. | Max. |      | Condition                                                          |
| UVLO threshold output chip (IGBT                                         | V <sub>UVLOH2</sub> | -    | 11.9 | 12.7 | V    | 10)                                                                |
| supply)                                                                  | V <sub>UVLOL2</sub> | 10.5 | 11.0 | _    | V    | 10)                                                                |
| UVLO hysteresis output chip (V <sub>UVLOH1</sub> - V <sub>UVLOL1</sub> ) | V <sub>HYS2</sub>   | 0.7  | 0.85 | -    | V    | -                                                                  |
| Quiescent current input chip                                             | $I_{\mathrm{Q1}}$   | -    | 0.6  | 1    | mA   | $V_{VCC1} = 5 \text{ V}$<br>IN+ = High, IN- = Low<br>=>OUT = High  |
| Quiescent current output chip                                            | I <sub>Q2</sub>     | -    | 1.2  | 2    | mA   | $V_{VCC2} = 15 \text{ V}$<br>IN+ = High, IN- = Low<br>=>OUT = High |

## 4.3.2 Logic input



Figure 7 VCC1 scaled input threshold voltage of IN+ and IN-

Beginning from the input undervoltage lockout level, threshold levels for IN+ and IN- are scaled to  $V_{VCC1}$ . The high input threshold is 70% of  $V_{VCC1}$  and the low input threshold is at 30% of  $V_{VCC1}$ .

2.1

With respect to *GND2*.



### **Electrical parameters**

Table 5 Logic input

| Parameter                  | Symbol                                   |                         | Values |                         | Unit | Note or Test                                               |
|----------------------------|------------------------------------------|-------------------------|--------|-------------------------|------|------------------------------------------------------------|
|                            |                                          | Min.                    | Тур.   | Max.                    |      | Condition                                                  |
| IN+,IN- low input voltage  | V <sub>IN+L</sub> ,<br>V <sub>IN-L</sub> | -                       | -      | 0.3 × V <sub>VCC1</sub> |      | $^{11)}3.1 \text{ V} \le V_{\text{VCC1}} \le 17 \text{ V}$ |
| IN+,IN- high input voltage | V <sub>IN+H</sub> ,<br>V <sub>IN-H</sub> | 0.7 × V <sub>VCC1</sub> | _      | -                       |      |                                                            |
| IN+,IN- low input voltage  | V <sub>IN+L</sub> ,<br>V <sub>IN-L</sub> | _                       | _      | 1.5                     | V    | V <sub>VCC1</sub> = 5.0 V                                  |
| IN+,IN- high input voltage | V <sub>IN+H</sub> ,<br>V <sub>IN-H</sub> | 3.5                     | -      | -                       | V    |                                                            |
| IN- input current          | I <sub>IN-</sub>                         | _                       | 70     | 200                     | μΑ   | V <sub>VCC1</sub> = 5.0 V, V <sub>IN-</sub> = GND1         |
| IN+ input current          | I <sub>IN+</sub>                         | _                       | 70     | 200                     | μΑ   | $V_{VCC1} = 5.0 \text{ V}, V_{IN+} = V_{VCC1}$             |

### 4.3.3 Gate driver

Note: minimum Peak current rating valid over temperature range!

Table 6 Gate driver

| Parameter                               | Symbol                  |      | Values | Unit | Note or Test |                          |
|-----------------------------------------|-------------------------|------|--------|------|--------------|--------------------------|
|                                         |                         | Min. | Тур.   | Max. |              | Condition                |
| High level output peak current (source) | I <sub>OUT,H,PEAK</sub> |      |        | -    | А            | 12)  IN+ = High,         |
| 1EDC10I12MH                             |                         | 1.0  | 2.2    |      |              | /N- = Low,               |
| 1EDC20I12MH                             |                         | 2.0  | 4.4    |      |              | V <sub>VCC2</sub> = 15 V |
| 1EDC30I12MH                             |                         | 3.0  | 5.9    |      |              | VCC2                     |
| Low level output peak current (sink)    | I <sub>OUT,L,PEAK</sub> |      |        | -    | А            | 12)  /N+ = Low,          |
| 1EDC10I12MH                             |                         | 1.0  | 2.3    |      |              | /N- = Low,               |
| 1EDC20I12MH                             |                         | 2.0  | 4.1    |      |              | V <sub>VCC2</sub> = 15 V |
| 1EDC30I12MH                             |                         | 3.0  | 6.2    |      |              |                          |

<sup>&</sup>lt;sup>11</sup> Parameter is not subject to production test - verified by design/characterization

specified min. output current is forced; voltage across the device  $V_{(VCC2-OUT)}$  or  $V_{(OUT-GND2)} < V_{VCC2}$ .

## Single channel IGBT gate driver IC with clamp in wide body package



**Electrical parameters** 

# 4.3.4 Short circuit clamping

Table 7 Short circuit clamping

| Parameter                                                                                      | Symbol                 | Symbol Values |      |      |   | Note or Test                                                                                              |
|------------------------------------------------------------------------------------------------|------------------------|---------------|------|------|---|-----------------------------------------------------------------------------------------------------------|
|                                                                                                |                        | Min.          | Тур. | Max. |   | Condition                                                                                                 |
| Clamping voltage ( <i>OUT</i> )<br>( <i>V</i> <sub>OUT</sub> - <i>V</i> <sub>VCC2</sub> )      | $V_{CLPout}$           | -             | 0.9  | 1.3  | V | 13) $IN+ = High$ , $IN- = Low$ , $I_{OUT} = 500 \text{ mA}$ (pulse test $t_{CLPmax} = 10  \mu \text{s}$ ) |
| Clamping voltage ( <i>CLAMP</i> )<br>( <i>V</i> <sub>VCLAMP</sub> - <i>V</i> <sub>VCC2</sub> ) | V <sub>CLPclamp1</sub> | -             | 1.3  | -    | V | $I_{CLAMP} = High, IN = Low,$ $I_{CLAMP} = 500 \text{ mA}$ (pulse test $t_{CLPmax} = 10 \text{ µs}$ )     |
| Clamping voltage (CLAMP)                                                                       | V <sub>CLPclamp2</sub> | -             | 0.7  | 1.1  | V | 13) /N+ = High, /N- =<br>Low,<br>/ <sub>CLAMP</sub> = 20 mA                                               |

## 4.3.5 Active Miller clamp

Table 8 Active Miller clamp

| Parameter               | Symbol                  | l Values |      |      |   | Note or Test                                |
|-------------------------|-------------------------|----------|------|------|---|---------------------------------------------|
|                         |                         | Min.     | Тур. | Max. |   | Condition                                   |
|                         | I <sub>CLAMP,PEAK</sub> |          | _    | _    | Α | 14)                                         |
| Low level clamp current |                         |          |      |      |   | <i>IN</i> + = Low,                          |
| 1EDC10I12MH             |                         | 1.0      |      |      |   | <i>IN-</i> = Low,                           |
| 1EDC20I12MH             |                         | 2.0      |      |      |   | <i>V</i> <sub>CLAMP</sub> = 15 V            |
| 1EDC30I12MH             |                         | 3.0      |      |      |   | pulsed $t_{\text{pulse}} = 2  \mu \text{s}$ |
| Clamp threshold voltage | $V_{CLAMP}$             | 1.6      | 2.0  | 2.4  | V | 15)                                         |

With respect to *GND2*.

Parameter is not subject to production test - verified by design/characterization

With respect to GND2.

## Single channel IGBT gate driver IC with clamp in wide body package



**Electrical parameters** 

## 4.3.6 Dynamic characteristics

Dynamic characteristics are measured with  $V_{VCC1}$  = 5 V and  $V_{VCC2}$  = 15 V.



Figure 8 Propagation delay, rise and fall time

#### Table 9 Dynamic characteristics

| Parameter                                                                                                | Symbol                                   | Values |      |      | Unit | Note or Test                                                   |
|----------------------------------------------------------------------------------------------------------|------------------------------------------|--------|------|------|------|----------------------------------------------------------------|
|                                                                                                          |                                          | Min.   | Тур. | Max. |      | Condition                                                      |
| Input IN to output propagation delay ON                                                                  | $t_{PDON}$                               | 270    | 300  | 330  | ns   | $C_{LOAD} = 100 \text{ pF}$<br>$V_{IN+} = 50\%$ ,              |
| Input IN to output propagation delay OFF                                                                 | $t_{PDOFF}$                              | 270    | 300  | 330  | ns   | V <sub>OUT</sub> =50% @ 25°C                                   |
| Input IN to output propagation delay distortion ( <i>t</i> <sub>PDOFF</sub> - <i>t</i> <sub>PDON</sub> ) | t <sub>PDISTO</sub>                      | -30    | 5    | 40   | ns   |                                                                |
| Input pulse suppression time <i>IN</i> +, <i>IN</i> -                                                    | $t_{\text{MININ+}},$ $t_{\text{MININ-}}$ | 230    | 240  | _    | ns   |                                                                |
| IN input to output propagation delay ON variation due to temp                                            | $t_{PDONt}$                              | _      | -    | 14   | ns   | $t_{\text{LOAD}} = 100 \text{ pF}$<br>$t_{\text{IN+}} = 50\%,$ |
| IN input to output propagation delay OFF variation due to temp                                           | t <sub>PDOFFt</sub>                      | _      | -    | 14   | ns   | V <sub>OUT</sub> =50%                                          |
| IN input to output propagation delay distortion variation due to temp $(t_{PDOFF}$ - $t_{PDON})$         | $t_{PDISTOt}$                            | _      | -    | 8    | ns   |                                                                |
| Rise time                                                                                                | t <sub>RISE</sub>                        | 5      | 10   | 20   | ns   | $C_{LOAD} = 1 \text{ nF}$<br>$V_L 20\%, V_H 80\%$              |
| Fall time                                                                                                | $t_{FALL}$                               | 3      | 9    | 19   | ns   |                                                                |

### 4.3.7 Active shut down

Table 10 Active shut down

| Parameter                | Symbol             | Values |      |      | Unit | Note or Test                                                                    |
|--------------------------|--------------------|--------|------|------|------|---------------------------------------------------------------------------------|
|                          |                    | Min.   | Тур. | Max. |      | Condition                                                                       |
| Active shut down voltage | V <sub>ACTSD</sub> | -      | 2.0  | 2.3  | V    | 17) <sub>I<sub>OUT-</sub>/I<sub>OUT-,PEAK</sub>=0.1,<br/><i>VCC2</i> open</sub> |

Parameter is not subject to production test - verified by design/characterization

With respect to GND2.

Single channel IGBT gate driver IC with clamp in wide body package



Recognized under UL 1577 (File E311313)

# 5 Recognized under UL 1577 (File E311313)

Table 11 Recognized under UL 1577

| Description                          | Symbol           | Characteristic | Unit    |
|--------------------------------------|------------------|----------------|---------|
| Insulation Withstand Voltage / 1 min | V <sub>ISO</sub> | 2500           | V (rms) |
| Insulation Test Voltage / 1 s        | V <sub>ISO</sub> | 3000           | V (rms) |



Package outline

#### **Package outline** 6



PG-DSO-8-59 (Plastic (green) dual small outline package) Figure 9



**Application notes** 

## 7 Application notes

## 7.1 Reference layout for thermal data



Figure 10 Reference layout for thermal data (Copper thickness 35 μm)

This PCB layout represents the reference layout used for the thermal characterization.

Pin 4 (*GND1*) and pin 5 (*GND2*) require each a ground plane of 100 mm<sup>2</sup> for achieving maximum power dissipation. The package is built to dissipate most of the heat generated through these pins.

The thermal coefficient junction-top ( $\Psi_{th,jt}$ ) can be used to calculate the junction temperature at a given top case temperature and driver power dissipation:

$$T_j = \Psi_{\text{th,jt}} \cdot P_D + T_{\text{top}}$$

## 7.2 Printed circuit board guidelines

The following factors should be taken into account for an optimum PCB layout.

- Sufficient spacing should be kept between high voltage isolated side and low voltage side circuits.
- The same minimum distance between two adjacent high-side isolated parts of the PCB should be maintained to increase the effective isolation and to reduce parasitic coupling.
- In order to ensure low supply ripple and clean switching signals, bypass capacitor trace lengths should be kept as short as possible.

# **Revision history**

| Document version | Date of release | Description of changes                                                                                       |
|------------------|-----------------|--------------------------------------------------------------------------------------------------------------|
| 2.1              | 2017-09-04      | Increase of typical gate driver output current values; formatting updated for electrical parameters and pins |
| 2.0              | 2017-07-17      | UL file number added                                                                                         |
| 1.0              | 2017-03-28      | Comparative tracking index added                                                                             |
| 0.5              | 2016-10-04      | initial version                                                                                              |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2017-09-04 Published by Infineon Technologies AG 81726 Munich, Germany

© 2017 Infineon Technologies AG All Rights Reserved.

Do you have a question about any aspect of this document?

 ${\bf Email: erratum@infineon.com}$ 

Document reference IFX-wsq1467702399192

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury