

### 1.1W AUDIO POWER AMPLIFIER WITH ACTIVE-LOW SHUTDOWN MODE

May 2013

### **GENERAL DESCRIPTION**

The IS31AP4991A has been designed for demanding audio applications such as mobile phones and permits the reduction of the number of external components.

It is capable of delivering 1.1W of continuous RMS output power into an  $8\Omega$  load @ 5V.

An externally-controlled standby mode reduces the supply current to much less than  $1\mu A$ . It also includes internal thermal shutdown protection.

The unity-gain stable amplifier can be configured by external gain setting resistors.

### **FEATURES**

- Operating from V<sub>CC</sub> = 2.7V ~ 5.5V
- 1.1W output power @ V<sub>CC</sub> = 5V, THD+N= 1%,
   f = 1kHz, with 8Ω load
- Ultra-low consumption in standby mode (much less than 1µA)
- 56dB PSRR @217Hz in grounded mode
- Near-zero click-and-pop
- Ultra-low distortion (0.074%@0.5W, 1kHz)
- SOP-8 and MSOP-8 package

### **APPLICATIONS**

- Mobile phones
- PDAs
- Portable electronic devices
- Notebook computer

### TYPICAL APPLICATION CIRCUIT



Figure 1 Typical Application Circuit (Single-ended input)





Figure 2 Typical Application Circuit (Differential input)

## IS31AP4991A



## PIN CONFIGURATION

| Package | Pin Configuration (Top View) |        |  |
|---------|------------------------------|--------|--|
|         | SDB 1                        | 8 OUT+ |  |
| SOP-8   | BYPASS 2                     | 7 GND  |  |
| MSOP-8  | IN+ 3                        | 6 VCC  |  |
|         | IN 4                         | 5 OUT- |  |
|         |                              |        |  |

### **PIN DESCRIPTION**

| No. | Pin    | Description                                                                                                                                                           |
|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | SDB    | The device enters shutdown mode when a low level is applied on this pin.                                                                                              |
| 2   | BYPASS | Bypass capacitor pin which provides the common mode voltage $(V_{\text{CC}}/2)$ .                                                                                     |
| 3   | IN+    | Positive input of the first amplifier.                                                                                                                                |
| 4   | IN-    | Negative input of the first amplifier, receives the audio input signal. Connected to the feedback resistor $R_{\text{F}}$ and to the input resistor $R_{\text{IN}}$ . |
| 5   | OUT-   | Negative output of the IS31AP4991A. Connected to the load and to the feedback resistor $R_{\text{F}}$ .                                                               |
| 6   | VCC    | Positive analog supply of the chip.                                                                                                                                   |
| 7   | GND    | Ground.                                                                                                                                                               |
| 8   | OUT+   | Positive output of the IS31AP4991A. Connected to the load.                                                                                                            |





# ORDERING INFORMATION Industrial Range: -40°C to +85°C

| Order Part No.       | Package           | QTY/Reel |
|----------------------|-------------------|----------|
| IS31AP4991A-GRLS2-TR | SOP-8, Lead-free  | 2500     |
| IS31AP4991A-SLS2-TR  | MSOP-8, Lead-free | 2500     |

Copyright © 2013 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:

a.) the risk of injury or damage has been minimized;

b.) the user assume all such risks; and

c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances

## IS31AP4991A



**ABSOLUTE MAXIMUM RATINGS (Note 1)** 

| Supply voltage, V <sub>CC</sub>                      | -0.3V ~ +6.0V                 |
|------------------------------------------------------|-------------------------------|
| Voltage at any input pin                             | -0.3V ~ V <sub>CC</sub> +0.3V |
| Maximum junction temperature, T <sub>JMAX</sub>      | 150°C                         |
| Storage temperature range, T <sub>STG</sub>          | −65°C ~ +150°C                |
| Operating temperature range, T <sub>A</sub>          | −40°C ~ +85°C                 |
| Maximum power dissipation, SOP-8(25°C/85°C) (Note 2) | 720mW/380mW                   |
| MSOP-8(25°C/85°C)                                    | 590mW/310mW                   |

**Note 1:** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: Thermal simulation @ 25°C /85°C ambient temperature, still air convection, 2s2p boards according to JESD51. The Pd (max by package) is evaluated by (Tjmax-Ta)/Theta-Ja.

### **ELECTRICAL CHARACTERISTICS**

The following specifications apply for  $C_{IN}$  = 0.1 $\mu$ F,  $R_{IN}$  =  $R_F$  = 20 $k\Omega$ ,  $C_{BYPASS}$  = 0.47 $\mu$ F, unless otherwise specified. Limits apply for  $T_A$  = 25°C.  $V_{CC}$ =5 $V_{CC}$ =6 $V_{CC}$ 9 $V_{CC}$ =6 $V_{CC}$ 0 $V_{C$ 

| Symbol            | Parameter                                | Condition                                  |           | Min. | Тур.  | Max. | Unit |
|-------------------|------------------------------------------|--------------------------------------------|-----------|------|-------|------|------|
| I <sub>cc</sub>   | Quiescent power supply current           | V <sub>CC</sub> = 0V, Io = 0A, no Load     |           |      | 3.0   |      | mA   |
| I <sub>SDB</sub>  | Shutdown current                         | V <sub>SDB</sub> = GND, R <sub>L</sub> = ∝ | )         |      |       | 1    | μΑ   |
| V <sub>SD_H</sub> | Shutdown voltage input high              | V <sub>CC</sub> = 5.5V                     |           | 1.4  |       |      | V    |
| $V_{SD\_L}$       | Shutdown voltage input low               | V <sub>CC</sub> = 2.7V                     |           |      |       | 0.4  | V    |
| Vos               | Output offset voltage                    |                                            |           |      |       | 15   | mV   |
| D 0 1 1 (20)      |                                          | THD+N = 1%; f = 1                          | kHz       |      | 1.15  |      | W    |
| Po                | Output power (8Ω)                        | THD+N = 10%; f =                           | 1kHz      |      | 1.40  |      | VV   |
| t <sub>WU</sub>   | Wake-up time (Note 4)                    | $C_{BYPASS} = 0.47 \mu F$                  |           |      | 100   | 250  | ms   |
| THD+N             | Total harmonic distortion+noise (Note 4) | Po = 0.5Wrms; f = 1kHz                     |           |      | 0.074 |      | %    |
| DCDD              | Power supply rejection ratio (Note 4)    | V <sub>ripple p-p</sub> = 200mV            | f = 217Hz |      | 56    |      | ٩D   |
| PSRR              |                                          | Input Grounded                             | f = 1kHz  |      | 68    |      | dB   |

The following specifications apply for  $C_{IN}$  = 0.1 $\mu$ F,  $R_{IN}$  =  $R_F$  = 20 $k\Omega$ ,  $C_{BYPASS}$  = 0.47 $\mu$ F, unless otherwise specified. Limits apply for  $T_A$  = 25°C.  $V_{CC}$  =3 $V_{CC}$  (Note 3 or specified)

| Symbol               | Parameter                                | Condition                                  | Min. | Тур.  | Max. | Unit |  |
|----------------------|------------------------------------------|--------------------------------------------|------|-------|------|------|--|
| I <sub>cc</sub>      | Quiescent power supply current           | $V_{CC}$ = 0V, Io = 0A, no Load            |      | 2.2   |      | mA   |  |
| I <sub>SDB</sub>     | Shutdown current                         | V <sub>SDB</sub> = GND, R <sub>L</sub> = ∞ |      |       | 1    | μA   |  |
| Po Output power (8Ω) | Output names (20)                        | THD+N = 1%; f = 1kHz                       |      | 380   |      | mW   |  |
|                      | THD+N = 10%; f = 1kHz                    |                                            | 490  |       | mvv  |      |  |
| t <sub>wu</sub>      | Wake-up time (Note 4)                    | C <sub>BYPASS</sub> = 0.47µF               |      | 90    | 200  | ms   |  |
| THD+N                | Total harmonic distortion+noise (Note 4) | Po = 0.3Wrms; f = 1kHz                     |      | 0.076 |      | %    |  |

**Note 3:** Production testing of the device is performed at 25°C. Functional operation of the device and parameters specified over other temperature range, are guaranteed by design, characterization and process control.

Note 4: Guaranteed by design.



### TYPICAL PERFORMANCE CHARACTERISTIC



Figure 3 THD+N vs. Output Power



Figure 5 THD+N vs. Frequency

Frequency(Hz)



Figure 7 PSRR vs. Frequency



Figure 4 THD+N vs. Output Power



Figure 6 THD+N vs. Frequency



Figure 8 Noise Floor

## IS31AP4991A





Figure 9 Output Power vs. Power Supply

# ISSI

### **APPLICATION INFORMATION**

### **BTL CONFIGURATION PRINCIPLE**

The IS31AP4991A is a monolithic power amplifier with a BTL output type. BTL (bridge tied load) means that each end of the load is connected to two single-ended output amplifiers. Thus, we have:

Single-ended output  $1 = V_{OUT+} = V_{OUT}(V)$ 

Single ended output  $2 = V_{OUT} = -V_{OUT} (V)$ 

and

 $V_{OUT}$ + -  $V_{OUT}$ - =  $2V_{OUT}$  (V)

The output power is:

$$P_{OUT} = \frac{(2V_{OUT_{RMS}})^2}{R_I}$$

For the same power supply voltage, the output power in BTL configuration is four times higher than the output power in single ended configuration.

### **GAIN IN A TYPICAL APPLICATION SCHEMATIC**

The typical application schematic is shown in Figure 1 on page 1.

In the flat region (no  $C_{IN}$  effect), the output voltage of the first stage is (in Volts):

$$V_{OUT-} = (-V_{IN}) \frac{R_F}{R_{IN}}$$

For the second stage:  $V_{OUT+} = -V_{OUT-}(V)$ 

The differential output voltage is (in Volts):

$$V_{OUT+} - V_{OUT-} = 2V_{IN} \frac{R_F}{R_{IN}}$$

The differential gain, G<sub>V</sub>, is given by:

$$G_{v} = \frac{V_{OUT+} - V_{OUT-}}{V_{IN}} = 2 \frac{R_{F}}{R_{IN}}$$

 $V_{\text{OUT-}}$  is in phase with  $V_{\text{IN}}$  and  $V_{\text{OUT+}}$  is phased 180° with  $V_{\text{IN}}.$  This means that the positive terminal of the loudspeaker should be connected to  $V_{\text{OUT+}}$  and the negative to  $V_{\text{OUT-}}.$ 

### LOW AND HIGH FREQUENCY RESPONSE

In the low frequency region,  $C_{\text{IN}}$  starts to have an effect.  $C_{\text{IN}}$  forms with  $R_{\text{IN}}$  a high-pass filter with a -3dB cut-off frequency.  $f_{\text{CL}}$  is in Hz.

$$f_{CL} = \frac{1}{2\pi R_{IN} C_{IN}}$$

In the high frequency region, you can limit the bandwidth by adding a capacitor ( $C_F$ ) in parallel with  $R_F$ . It forms a low-pass filter with a -3dB cut-off frequency.  $f_{CH}$  is in Hz.

$$f_{CH} = \frac{1}{2\pi R_F C_F}$$

### **DECOUPLING OF THE CIRCUIT**

Two capacitors are needed to correctly bypass the IS31AP4991A: a power supply bypass capacitor  $C_S$  and a bias voltage bypass capacitor  $C_{BYPASS}$ .

 $C_{\rm S}$  has particular influence on the THD+N in the high frequency region (above 7kHz) and an indirect influence on power supply disturbances. With a value for  $C_{\rm S}$  of 1µF, you can expect THD+N levels similar to those shown in the datasheet.

In the high frequency region, if  $C_S$  is lower than  $1\mu F$ , it increases THD+N and disturbances on the power supply rail are less filtered.

On the other hand, if  $C_S$  is higher than  $1\mu F$ , those disturbances on the power supply rail are more filtered.

C<sub>BYPASS</sub> has an influence on THD+N at lower frequencies, but its function is critical to the final result of PSRR (with input grounded and in the lower frequency region).

If  $C_{\text{BYPASS}}$  is lower than 0.47 $\mu$ F, THD+N increases at lower frequencies and PSRR worsens.

If  $C_{\text{BYPASS}}$  is higher than 0.47µF, the benefit on THD+N at lower frequencies is small, but the benefit to PSRR is substantial.

Note that  $C_{\text{IN}}$  has a non-negligible effect on PSRR at lower frequencies. The lower the value of  $C_{\text{IN}}$ , the higher the PSRR is.

### WAKE-UP TIME (twu)

When the standby is released to put the device on, the bypass capacitor  $C_{\text{BYPASS}}$  will not be charged immediately. As  $C_{\text{BYPASS}}$  is directly linked to the bias of the amplifier, the bias will not work properly until the  $C_{\text{BYPASS}}$  voltage is correct. The time to reach this voltage is called wake-up time or  $t_{\text{WU}}$  and specified in the electrical characteristics table with  $C_{\text{BYPASS}}$  =  $0.47\mu\text{F}.$ 

### POP PERFORMANCE

Pop performance is intimately linked with the size of the input capacitor  $C_{\text{IN}}$  and the bias voltage bypass capacitor  $C_{\text{BYPASS}}$ .

The size of  $C_{\text{IN}}$  is dependent on the lower cut-off frequency and PSRR values requested. The size of  $C_{\text{BYPASS}}$  is dependent on THD+N and PSRR values requested at lower frequencies.

Moreover,  $C_{\mbox{\scriptsize BYPASS}}$  determines the speed with which the amplifier turns on.



### **CLASSIFICATION REFLOW PROFILES**

| Profile Feature                                                                           | Pb-Free Assembly                 |  |  |
|-------------------------------------------------------------------------------------------|----------------------------------|--|--|
| Preheat & Soak Temperature min (Tsmin) Temperature max (Tsmax) Time (Tsmin to Tsmax) (ts) | 150°C<br>200°C<br>60-120 seconds |  |  |
| Average ramp-up rate (Tsmax to Tp)                                                        | 3°C/second max.                  |  |  |
| Liquidous temperature (TL) Time at liquidous (tL)                                         | 217°C<br>60-150 seconds          |  |  |
| Peak package body temperature (Tp)*                                                       | Max 260°C                        |  |  |
| Time (tp)** within 5°C of the specified classification temperature (Tc)                   | Max 30 seconds                   |  |  |
| Average ramp-down rate (Tp to Tsmax)                                                      | 6°C/second max.                  |  |  |
| Time 25°C to peak temperature                                                             | 8 minutes max.                   |  |  |



Figure 10 Classification Profile



### **PACKAGE INFORMATION**

### SOP-8





### MSOP-8

