

## FEATURES

- Member of the Texas Instruments Widebus+™ Family
- EPIC™ (Enhanced-Performance Implanted CMOS) Submicron Process
- B-Port Outputs Have Equivalent  $26\text{-}\Omega$  Series Resistors, So No External Resistors Are Required
- UBE™ (Universal Bus Exchanger) Allows Synchronous Data Exchange
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model ( $C = 200 \text{ pF}$ ,  $R = 0$ )
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages

NOTE: For tape-and-reel order entry, the DGGR package is abbreviated to GR, and the DLR package is abbreviated to LR.

## DESCRIPTION

This 9-bit, 4-port universal bus exchanger is designed for 1.65-V to 3.6-V  $V_{CC}$  operation.

The SN74ALVCHR16409 allows synchronous data exchange between four different buses. Data flow is controlled by the select (SEL0-SEL4) inputs. A data-flow state is stored on the rising edge of the clock (CLK) input if the select-enable (SELEN) input is low. Once a data-flow state has been established, data is stored in the flip-flop on the rising edge of CLK if SELEN is high.

The data-flow control logic is designed to allow glitch-free data transmission.

The B outputs, which are designed to sink up to 12 mA, include equivalent  $26\text{-}\Omega$  series resistors to reduce overshoot and undershoot.

When preset ( $\overline{PRE}$ ) transitions high, the outputs are disabled immediately, without waiting for a clock pulse. To leave the high-impedance state, both PRE and SELEN must be low, and a clock pulse must be applied.

To ensure the high-impedance state during power up or power down,  $\overline{PRE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCHR16409 is characterized for operation from -40°C to 85°C.

DGG OR DL PACKAGE  
(TOP VIEW)

|                  |    |    |          |
|------------------|----|----|----------|
| $\overline{PRE}$ | 1  | 56 | CLK      |
| SEL0             | 2  | 55 | SELEN    |
| 1A1              | 3  | 54 | 1B1      |
| GND              | 4  | 53 | GND      |
| 1A2              | 5  | 52 | 1B2      |
| 1A3              | 6  | 51 | 1B3      |
| $V_{CC}$         | 7  | 50 | $V_{CC}$ |
| 1A4              | 8  | 49 | 1B4      |
| 1A5              | 9  | 48 | 1B5      |
| 1A6              | 10 | 47 | 1B6      |
| GND              | 11 | 46 | GND      |
| 1A7              | 12 | 45 | 1B7      |
| 1A8              | 13 | 44 | 1B8      |
| 1A9              | 14 | 43 | 1B9      |
| 2A1              | 15 | 42 | 2B1      |
| 2A2              | 16 | 41 | 2B2      |
| 2A3              | 17 | 40 | 2B3      |
| GND              | 18 | 39 | GND      |
| 2A4              | 19 | 38 | 2B4      |
| 2A5              | 20 | 37 | 2B5      |
| 2A6              | 21 | 36 | 2B6      |
| $V_{CC}$         | 22 | 35 | $V_{CC}$ |
| 2A7              | 23 | 34 | 2B7      |
| 2A8              | 24 | 33 | 2B8      |
| GND              | 25 | 32 | GND      |
| 2A9              | 26 | 31 | 2B9      |
| SEL1             | 27 | 30 | SEL4     |
| SEL2             | 28 | 29 | SEL3     |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus+, EPIC, UBE are trademarks of Texas Instruments.

**SN74ALVCHR16409**  
**9-BIT, 4-PORT UNIVERSAL BUS EXCHANGER**  
**WITH 3-STATE OUTPUTS**

SCES056H—SEPTEMBER 1995—REVISED OCTOBER 2004



**FUNCTION TABLES**

| INPUTS |           | OUTPUT<br>RECEIVE PORT |
|--------|-----------|------------------------|
| CLK    | SEND PORT |                        |
| X      | X         | $B_0^{(1)}$            |
| X      | L         | L                      |
| X      | H         | H                      |
| ↑      | L         | L                      |
| ↑      | H         | H                      |
| H      | X         | $B_0^{(1)}$            |
| L      | X         | $B_0^{(1)}$            |

(1) Output level before the indicated steady-state input conditions were established

## DATA-FLOW CONTROL

| INPUTS |       |     |      |      |      |      |      | DATA FLOW             |
|--------|-------|-----|------|------|------|------|------|-----------------------|
| PRE    | SELEN | CLK | SEL0 | SEL1 | SEL2 | SEL3 | SEL4 |                       |
| H      | X     | X   | X    | X    | X    | X    | X    | All outputs disabled  |
| L      | H     | ↑   | X    | X    | X    | X    | X    | No change             |
| L      | L     | ↑   | 0    | 0    | 0    | 0    | 0    | None, all I/Os off    |
| L      | L     | ↑   | 0    | 0    | 0    | 0    | 1    | Not used              |
| L      | L     | ↑   | 0    | 0    | 0    | 1    | 0    | Not used              |
| L      | L     | ↑   | 0    | 0    | 0    | 1    | 1    | Not used              |
| L      | L     | ↑   | 0    | 0    | 1    | 0    | 0    | Not used              |
| L      | L     | ↑   | 0    | 0    | 1    | 0    | 1    | Not used              |
| L      | L     | ↑   | 0    | 1    | 0    | 0    | 0    | 2A to 1A and 1B to 2B |
| L      | L     | ↑   | 0    | 1    | 0    | 0    | 1    | 2A to 1A              |
| L      | L     | ↑   | 0    | 1    | 0    | 1    | 0    | 2B to 1B              |
| L      | L     | ↑   | 0    | 1    | 0    | 1    | 1    | 2A to 1A and 2B to 1B |
| L      | L     | ↑   | 0    | 1    | 1    | 0    | 0    | 1A to 2A and 1B to 2B |
| L      | L     | ↑   | 0    | 1    | 1    | 0    | 1    | 1A to 2A              |
| L      | L     | ↑   | 0    | 1    | 1    | 1    | 0    | 1B to 2B              |
| L      | L     | ↑   | 0    | 1    | 1    | 1    | 1    | 1A to 2A and 2B to 1B |
| L      | L     | ↑   | 1    | 0    | 0    | 0    | 0    | 1A to 1B and 2B to 2A |
| L      | L     | ↑   | 1    | 0    | 0    | 0    | 1    | 1A to 1B              |
| L      | L     | ↑   | 1    | 0    | 0    | 1    | 0    | 2A to 2B              |
| L      | L     | ↑   | 1    | 0    | 0    | 1    | 1    | 1A to 1B and 2A to 2B |
| L      | L     | ↑   | 1    | 0    | 1    | 0    | 0    | 1B to 1A and 2A to 2B |
| L      | L     | ↑   | 1    | 0    | 1    | 0    | 1    | 1B to 1A              |
| L      | L     | ↑   | 1    | 0    | 1    | 1    | 0    | 2B to 2A              |
| L      | L     | ↑   | 1    | 0    | 1    | 1    | 1    | 1B to 1A and 2B to 2A |
| L      | L     | ↑   | 1    | 1    | 0    | 0    | 0    | 2B to 1A and 2A to 1B |
| L      | L     | ↑   | 1    | 1    | 0    | 0    | 1    | 1B to 2A              |
| L      | L     | ↑   | 1    | 1    | 0    | 1    | 0    | 2B to 1A              |
| L      | L     | ↑   | 1    | 1    | 0    | 1    | 1    | 2B to 1A and 1B to 2A |
| L      | L     | ↑   | 1    | 1    | 1    | 0    | 0    | 1A to 2B and 1B to 2A |
| L      | L     | ↑   | 1    | 1    | 1    | 0    | 1    | 1A to 2B              |
| L      | L     | ↑   | 1    | 1    | 1    | 1    | 0    | 2A to 1B              |
| L      | L     | ↑   | 1    | 1    | 1    | 1    | 1    | 1A to 2B and 2A to 1B |

**SN74ALVCHR16409**  
**9-BIT, 4-PORT UNIVERSAL BUS EXCHANGER**  
**WITH 3-STATE OUTPUTS**

SCES056H—SEPTEMBER 1995—REVISED OCTOBER 2004

**TEXAS**  
**INSTRUMENTS**  
[www.ti.com](http://www.ti.com)

**LOGIC DIAGRAM (POSITIVE LOGIC)**



**ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

over operating free-air temperature range (unless otherwise noted)

|               |                                                 | MIN                             | MAX            | UNIT                        |
|---------------|-------------------------------------------------|---------------------------------|----------------|-----------------------------|
| $V_{CC}$      | Supply voltage range                            | -0.5                            | 4.6            | V                           |
| $V_I$         | Input voltage range                             | Except I/O ports <sup>(2)</sup> | -0.5           | 4.6                         |
|               | I/O ports <sup>(2)(3)</sup>                     | -0.5                            | $V_{CC} + 0.5$ | V                           |
| $V_O$         | Output voltage range <sup>(2)(3)</sup>          | -0.5                            | $V_{CC} + 0.5$ | V                           |
| $I_{IK}$      | Input clamp current                             | $V_I < 0$                       | -50            | mA                          |
| $I_{OK}$      | Output clamp current                            | $V_O < 0$                       | -50            | mA                          |
| $I_O$         | Continuous output current                       |                                 | $\pm 50$       | mA                          |
|               | Continuous current through each $V_{CC}$ or GND |                                 | $\pm 100$      | mA                          |
| $\theta_{JA}$ | Package thermal impedance <sup>(4)</sup>        | DGG package                     | 81             | $^{\circ}\text{C}/\text{W}$ |
|               |                                                 | DL package                      | 74             | $^{\circ}\text{C}/\text{W}$ |
| $T_{stg}$     | Storage temperature range                       | -65                             | 150            | $^{\circ}\text{C}$          |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

(3) This value is limited to 4.6 V maximum.

(4) The package thermal impedance is calculated in accordance with JESD 51.

**RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>**

|                     |                                    | MIN                                          | MAX                  | UNIT |
|---------------------|------------------------------------|----------------------------------------------|----------------------|------|
| $V_{CC}$            | Supply voltage                     | 1.65                                         | 3.6                  | V    |
| $V_{IH}$            | High-level input voltage           | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | $0.65 \times V_{CC}$ | V    |
|                     |                                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   | 1.7                  |      |
|                     |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$   | 2                    |      |
| $V_{IL}$            | Low-level input voltage            | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | $0.35 \times V_{CC}$ | V    |
|                     |                                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   | 0.7                  |      |
|                     |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$   | 0.8                  |      |
| $V_I$               | Input voltage                      | 0                                            | $V_{CC}$             | V    |
| $V_O$               | Output voltage                     | 0                                            | $V_{CC}$             | V    |
| $I_{OH}$            | High-level output current          | $V_{CC} = 1.65 \text{ V}$                    | -2                   | mA   |
|                     |                                    | $V_{CC} = 2.3 \text{ V}$                     | -6                   |      |
|                     |                                    | $V_{CC} = 2.7 \text{ V}$                     | -8                   |      |
|                     |                                    | $V_{CC} = 3 \text{ V}$                       | -12                  |      |
| $I_{OL}$            | Low-level output current           | $V_{CC} = 1.65 \text{ V}$                    | 2                    | mA   |
|                     |                                    | $V_{CC} = 2.3 \text{ V}$                     | 6                    |      |
|                     |                                    | $V_{CC} = 2.7 \text{ V}$                     | 8                    |      |
|                     |                                    | $V_{CC} = 3 \text{ V}$                       | 12                   |      |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |                                              | 10                   | ns/V |
| $T_A$               | Operating free-air temperature     | -40                                          | 85                   | °C   |

(1) All unused control inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

SN74ALVCHR16409

9-BIT, 4-PORT UNIVERSAL BUS EXCHANGER  
WITH 3-STATE OUTPUTS

SCES056H—SEPTEMBER 1995—REVISED OCTOBER 2004

## ELECTRICAL CHARACTERISTICS

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                      | TEST CONDITIONS                                                              | V <sub>CC</sub>                         | MIN             | TYP <sup>(1)</sup> | MAX     | UNIT    |
|--------------------------------|------------------------------------------------------------------------------|-----------------------------------------|-----------------|--------------------|---------|---------|
| V <sub>OH</sub>                | I <sub>OH</sub> = -100 $\mu$ A                                               | 1.65 V to 3.6 V                         | V <sub>CC</sub> | -0.2               |         | V       |
|                                | I <sub>OH</sub> = -2 mA                                                      | 1.65 V                                  |                 | 1.2                |         |         |
|                                | I <sub>OH</sub> = -4 mA                                                      | 2.3 V                                   |                 | 1.9                |         |         |
|                                | I <sub>OH</sub> = -6 mA                                                      | 2.3 V                                   |                 | 1.7                |         |         |
|                                | I <sub>OH</sub> = -8 mA                                                      | 2.7 V                                   |                 | 2                  |         |         |
|                                | I <sub>OH</sub> = -12 mA                                                     | 3 V                                     |                 | 2                  |         |         |
| V <sub>OL</sub>                | I <sub>OL</sub> = 100 $\mu$ A                                                | 1.65 V to 3.6 V                         |                 | 0.2                |         | V       |
|                                | I <sub>OL</sub> = 2 mA                                                       | 1.65 V                                  |                 | 0.45               |         |         |
|                                | I <sub>OL</sub> = 4 mA                                                       | 2.3 V                                   |                 | 0.4                |         |         |
|                                | I <sub>OL</sub> = 6 mA                                                       | 2.3 V                                   |                 | 0.55               |         |         |
|                                | I <sub>OL</sub> = 8 mA                                                       | 3 V                                     |                 | 0.55               |         |         |
|                                | I <sub>OL</sub> = 12 mA                                                      | 2.7 V                                   |                 | 0.6                |         |         |
| I <sub>I</sub>                 | V <sub>I</sub> = V <sub>CC</sub> or GND                                      | 3.6 V                                   |                 | $\pm 5$            | $\mu$ A |         |
| I <sub>I(hold)</sub>           | V <sub>I</sub> = 0.58 V                                                      | 1.65 V                                  | 25              |                    |         | $\mu$ A |
|                                | V <sub>I</sub> = 1.07 V                                                      |                                         | -25             |                    |         |         |
|                                | V <sub>I</sub> = 0.7 V                                                       | 2.3 V                                   | 45              |                    |         |         |
|                                | V <sub>I</sub> = 1.7 V                                                       |                                         | -45             |                    |         |         |
|                                | V <sub>I</sub> = 0.8 V                                                       | 3 V                                     | 75              |                    |         |         |
|                                | V <sub>I</sub> = 2 V                                                         |                                         | -75             |                    |         |         |
|                                | V <sub>I</sub> = 0 to 3.6 V <sup>(2)</sup>                                   | 3.6 V                                   |                 | $\pm 500$          |         |         |
| I <sub>OZ</sub> <sup>(3)</sup> | V <sub>O</sub> = V <sub>CC</sub> or GND                                      | 3.6 V                                   |                 | $\pm 10$           | $\mu$ A |         |
| I <sub>CC</sub>                | V <sub>I</sub> = V <sub>CC</sub> or GND, I <sub>O</sub> = 0                  | 3.6 V                                   |                 | 40                 | $\mu$ A |         |
| $\Delta I_{CC}$                | One input at V <sub>CC</sub> - 0.6 V, Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V                            |                 | 750                | $\mu$ A |         |
| C <sub>i</sub>                 | Control inputs                                                               | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V           | 4                  | pF      |         |
| C <sub>io</sub>                | A or B ports                                                                 | V <sub>O</sub> = V <sub>CC</sub> or GND | 3.3 V           | 8                  | pF      |         |

(1) All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C.

(2) This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another.

(3) For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.

## TIMING REQUIREMENTS

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1 through Figure 3)

|             |                                 | $V_{CC} = 1.8 \text{ V}$ |     | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ |     | $V_{CC} = 2.7 \text{ V}$ |     | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |     | UNIT |
|-------------|---------------------------------|--------------------------|-----|--------------------------------------------|-----|--------------------------|-----|--------------------------------------------|-----|------|
|             |                                 | MIN                      | MAX | MIN                                        | MAX | MIN                      | MAX | MIN                                        | MAX |      |
| $f_{clock}$ | Clock frequency                 |                          |     | (1)                                        |     | 120                      |     | 120                                        |     | MHz  |
| $t_w$       | Pulse duration, CLK high or low |                          |     | (1)                                        |     | 4.2                      |     | 4.2                                        |     | ns   |
| $t_{su}$    | A or B before CLK↑              |                          |     | (1)                                        |     | 1.9                      |     | 1.9                                        |     | ns   |
|             | SEL before CLK↑                 |                          |     | (1)                                        |     | 5.1                      |     | 4.2                                        |     |      |
|             | $\overline{SELEN}$ before CLK↑  |                          |     | (1)                                        |     | 2.5                      |     | 2.5                                        |     |      |
|             | PRE before CLK↑                 |                          |     | (1)                                        |     | 1                        |     | 1                                          |     |      |
| $t_h$       | A or B after CLK↑               |                          |     | (1)                                        |     | 0.8                      |     | 0.8                                        |     | ns   |
|             | SEL after CLK↑                  |                          |     | (1)                                        |     | 0                        |     | 0                                          |     |      |
|             | $\overline{SELEN}$ after CLK↑   |                          |     | (1)                                        |     | 0.5                      |     | 0.5                                        |     |      |

(1) This information was not available at the time of publication.

**TIMING DIAGRAM**



SN74ALVCHR16409

**9-BIT, 4-PORT UNIVERSAL BUS EXCHANGER  
WITH 3-STATE OUTPUTS**

SCES056H—SEPTEMBER 1995—REVISED OCTOBER 2004

**SWITCHING CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1 through Figure 3)

| PARAMETER | FROM<br>(INPUT)  | TO<br>(OUTPUT) | $V_{CC} = 1.8\text{ V}$ |     | $V_{CC} = 2.5\text{ V} \pm 0.2\text{ V}$ |     | $V_{CC} = 2.7\text{ V}$ |     | $V_{CC} = 3.3\text{ V} \pm 0.3\text{ V}$ |     |     |
|-----------|------------------|----------------|-------------------------|-----|------------------------------------------|-----|-------------------------|-----|------------------------------------------|-----|-----|
|           |                  |                | MIN                     | TYP | MIN                                      | MAX | MIN                     | MAX | MIN                                      | MAX |     |
| $f_{max}$ |                  |                | (1)                     |     | 120                                      |     | 120                     |     | 120                                      |     | MHz |
| $t_{pd}$  | CLK              | A or B         |                         | (1) | 1.5                                      | 6.9 |                         | 7   | 1.5                                      | 6.2 | ns  |
| $t_{en}$  | CLK              | A or B         |                         | (1) | 2.4                                      | 7.8 |                         | 7.6 | 2                                        | 6.8 | ns  |
| $t_{dis}$ | CLK              | A or B         |                         | (1) | 2.3                                      | 7.1 |                         | 6.4 | 2                                        | 6.1 | ns  |
|           | $\overline{PRE}$ |                |                         | (1) | 2.8                                      | 7.7 |                         | 7   | 2.5                                      | 6.4 |     |

(1) This information was not available at the time of publication.

**OPERATING CHARACTERISTICS**
 $T_A = 25^\circ\text{C}$ 

| PARAMETER                                    | TEST CONDITIONS      | $V_{CC} = 1.8\text{ V}$                 | $V_{CC} = 2.5\text{ V}$ | $V_{CC} = 3.3\text{ V}$ | UNIT |
|----------------------------------------------|----------------------|-----------------------------------------|-------------------------|-------------------------|------|
|                                              |                      | TYP                                     | TYP                     | TYP                     |      |
| $C_{pd}$<br>Power dissipation<br>capacitance | All outputs enabled  |                                         | (1)                     | 60                      | 60   |
|                                              | All outputs disabled | $C_L = 50\text{ pF}, f = 10\text{ MHz}$ | (1)                     | 60                      | 60   |

(1) This information was not available at the time of publication.

**PARAMETER MEASUREMENT INFORMATION**

$V_{CC} = 1.8 \text{ V}$



| TEST              | S1                |
|-------------------|-------------------|
| $t_{pd}$          | Open              |
| $t_{PLZ}/t_{PZL}$ | $2 \times V_{CC}$ |
| $t_{PHZ}/t_{PZH}$ | GND               |

**LOAD CIRCUIT**



NOTES:

- $C_L$  includes probe and jig capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics: PRR  $\leq 10 \text{ MHz}$ ,  $Z_O = 50 \Omega$ ,  $t_r \leq 2 \text{ ns}$ ,  $t_f \leq 2 \text{ ns}$ .
- The outputs are measured one at a time, with one transition per measurement.
- $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

**Figure 1. Load Circuit and Voltage Waveforms**

## PARAMETER MEASUREMENT INFORMATION

 $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ 

| TEST              | S1                |
|-------------------|-------------------|
| $t_{pd}$          | Open              |
| $t_{PLZ}/t_{PZL}$ | $2 \times V_{CC}$ |
| $t_{PHZ}/t_{PZH}$ | GND               |

## LOAD CIRCUIT

VOLTAGE WAVEFORMS  
SETUP AND HOLD TIMESVOLTAGE WAVEFORMS  
PROPAGATION DELAY TIMESVOLTAGE WAVEFORMS  
PULSE DURATIONVOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES

NOTES:

- A.  $C_L$  includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics:  $PRR \leq 10 \text{ MHz}$ ,  $Z_O = 50 \Omega$ ,  $t_r \leq 2 \text{ ns}$ ,  $t_f \leq 2 \text{ ns}$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

Figure 2. Load Circuit and Voltage Waveforms

**PARAMETER MEASUREMENT INFORMATION**

$V_{CC} = 2.7\text{ V AND }3.3\text{ V} \pm 0.3\text{ V}$



NOTES:

- $C_L$  includes probe and jig capacitance.
- Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics:  $PRR \leq 10\text{ MHz}$ ,  $Z_O = 50\text{ }\Omega$ ,  $t_r \leq 2.5\text{ ns}$ ,  $t_f \leq 2.5\text{ ns}$ .
- The outputs are measured one at a time, with one transition per measurement.
- $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .

**Figure 3. Load Circuit and Voltage Waveforms**

## DL (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

48 PINS SHOWN



4040048/E 12/01

NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).  
 D. Falls within JEDEC MO-118

## DGG (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

48 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold protrusion not to exceed 0,15.  
 D. Falls within JEDEC MO-153

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| <b>Products</b>  |                        | <b>Applications</b> |                                                                          |
|------------------|------------------------|---------------------|--------------------------------------------------------------------------|
| Amplifiers       | amplifier.ti.com       | Audio               | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                   |
| Data Converters  | dataconverter.ti.com   | Automotive          | <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>         |
| DSP              | dsp.ti.com             | Broadband           | <a href="http://www.ti.com/broadband">www.ti.com/broadband</a>           |
| Interface        | interface.ti.com       | Digital Control     | <a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a> |
| Logic            | logic.ti.com           | Military            | <a href="http://www.ti.com/military">www.ti.com/military</a>             |
| Power Mgmt       | power.ti.com           | Optical Networking  | <a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a> |
| Microcontrollers | microcontroller.ti.com | Security            | <a href="http://www.ti.com/security">www.ti.com/security</a>             |
|                  |                        | Telephony           | <a href="http://www.ti.com/telephony">www.ti.com/telephony</a>           |
|                  |                        | Video & Imaging     | <a href="http://www.ti.com/video">www.ti.com/video</a>                   |
|                  |                        | Wireless            | <a href="http://www.ti.com/wireless">www.ti.com/wireless</a>             |

Mailing Address: Texas Instruments  
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated