

- Bidirectional Transceiver With Fail-Safe Receiver
- Meets or Exceeds the Requirements of ITU Recommendation V.11
- Electrically Compatible With ANSI Standards TIA/EIA-422-B and TIA/EIA-485-A
- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- 3-State Driver and Receiver Outputs
- Individual Driver and Receiver Enables
- Wide Positive and Negative Input/Output Bus Voltage Ranges
- Driver Output Capability . . .  $\pm 60$  mA Max
- Thermal Shutdown Protection
- Driver Positive and Negative Current Limiting
- Receiver Input Impedance . . . 12 k $\Omega$  Min
- Receiver Input Sensitivity . . . –300 mV/0 mV
- Operates From Single 5-V Supply
- Pin-to-Pin Compatible With SN75176A

D OR P PACKAGE  
(TOP VIEW)



## description

The SN75276 differential bus transceiver is a monolithic, integrated circuit designed for bidirectional data communication on multipoint bus transmission lines. It is designed for balanced transmission lines and is electrically compatible with ANSI Standards TIA/EIA-422-B and TIA/EIA-485-A, and meets ITU Recommendation V.11.

The fail-safe operation ensures a known level on the circuit output under bus fault conditions. The circuit provides a high-level output under floating-line, idle-line, open-circuit, and short-circuit bus conditions (see Function Tables).

The SN75276 combines a 3-state, differential line driver and a differential input line receiver, both of which operate from a single, 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be externally connected together to function as a direction control. The driver differential outputs and the receiver differential inputs are connected internally to form differential input/output (I/O) bus ports that are designed to offer minimum loading to the bus whenever the driver is disabled or  $V_{CC} = 0$ . These ports feature wide positive and negative common-mode voltage ranges making the device suitable for party-line applications.

The driver is designed for up to 60 mA of sink or source current. The driver features positive- and negative-current limiting and thermal shutdown for protection from line fault conditions. Thermal shutdown is designed to occur at a junction temperature of approximately 150°C. The receiver features a minimum input impedance of 12 k $\Omega$ .

The SN75276 can be used in transmission line applications employing the SN75172 and SN75174 quadruple differential line drivers and SN75173 and SN75175 quadruple differential line receivers.

SN75276 is characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SN75276 FAIL-SAFE DIFFERENTIAL BUS TRANSCEIVER

SLLS212B – SEPTEMBER 1995 – REVISED APRIL 1998

## Function Tables

### EACH DRIVER

| INPUT<br>D | ENABLE<br>DE | OUTPUTS |   |
|------------|--------------|---------|---|
|            |              | A       | B |
| H          | H            | H       | L |
| L          | H            | L       | H |
| X          | L            | Z       | Z |

### EACH RECEIVER

| DIFFERENTIAL<br>A – B                   | ENABLE<br>RE | OUTPUT<br>R |
|-----------------------------------------|--------------|-------------|
| $V_{ID} \geq 0 \text{ V}$               | L            | H           |
| $-0.3 \text{ V} < V_{ID} < 0 \text{ V}$ | L            | ?           |
| $V_{ID} \leq -0.3$                      | L            | L           |
| X                                       | H            | Z           |
| Open                                    | L            | H           |

H = high level, L = low level, ? = indeterminate,  
X = irrelevant, Z = high impedance (off)

### logic symbol<sup>†</sup>



### logic diagram (positive logic)



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984  
and IEC Publication 617-12.

schematics of inputs and outputs



absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

|                                                                    |                              |
|--------------------------------------------------------------------|------------------------------|
| Supply voltage, $V_{CC}$ (see Note 1) .....                        | 7 V                          |
| Voltage at any bus terminal .....                                  | -10 V to 15 V                |
| Enable input voltage, $V_I$ .....                                  | 5.5 V                        |
| Continuous total power dissipation .....                           | See Dissipation Rating Table |
| Storage temperature range, $T_{stg}$ .....                         | -65°C to 150°C               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds ..... | 260°C                        |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltage values, except differential input/output bus voltage, are with respect to network ground terminal.

DISSIPATION RATING TABLE

| PACKAGE | $T_A \leq 25^\circ\text{C}$<br>POWER RATING | DERATING FACTOR<br>ABOVE $T_A = 25^\circ\text{C}$ | $T_A = 70^\circ\text{C}$<br>POWER RATING | $T_A = 105^\circ\text{C}$<br>POWER RATING |
|---------|---------------------------------------------|---------------------------------------------------|------------------------------------------|-------------------------------------------|
| D       | 725 mW                                      | 5.8 mW/°C                                         | 464 mW                                   | 261 mW                                    |
| P       | 1100 mW                                     | 8.8 mW/°C                                         | 704 mW                                   | 396 mW                                    |

# SN75276

## FAIL-SAFE DIFFERENTIAL BUS TRANSCEIVER

SLLS212B – SEPTEMBER 1995 – REVISED APRIL 1998

### recommended operating conditions

|                                                                            |                            | MIN  | TYP | MAX      | UNIT        |
|----------------------------------------------------------------------------|----------------------------|------|-----|----------|-------------|
| Supply voltage, $V_{CC}$                                                   |                            | 4.75 | 5   | 5.25     | V           |
| Voltage at any bus terminal (separately or common mode), $V_I$ or $V_{IC}$ |                            |      | 12  |          | V           |
|                                                                            |                            |      | -7  |          |             |
| High-level input voltage, $V_{IH}$                                         | D, DE, and $\overline{RE}$ |      | 2   |          | V           |
| Low-level input voltage, $V_{IL}$                                          | D, DE, and $\overline{RE}$ |      |     | 0.8      | V           |
| Differential input voltage, $V_{ID}$ (see Note 2)                          |                            |      |     | $\pm 12$ | V           |
| High-level output current, $I_{OH}$                                        | Driver                     |      |     | -60      | mA          |
|                                                                            | Receiver                   |      |     | -400     | $\mu A$     |
| Low-level output current, $I_{OL}$                                         | Driver                     |      |     | 60       |             |
|                                                                            | Receiver                   |      |     | 8        | mA          |
| Operating free-air temperature, $T_A$                                      |                            | 0    |     | 70       | $^{\circ}C$ |

NOTE 2: Differential input/output bus voltage is measured at the noninverting terminal A with respect to the inverting terminal B.



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

DRIVER SECTION

electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                                                                        | TEST CONDITIONS <sup>†</sup>                        | MIN                             | TYP <sup>‡</sup> | MAX       | UNIT          |
|----------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------|------------------|-----------|---------------|
| $V_{IK}$ Input clamp voltage                                                     | $I_I = -18 \text{ mA}$                              |                                 |                  | -1.5      | V             |
| $V_O$ Output voltage                                                             | $I_O = 0$                                           | 0                               |                  | 6         | V             |
| $ V_{OD1} $ Differential output voltage                                          | $I_O = 0$                                           | 1.5                             | 3.6              | 6         | V             |
| $ V_{OD2} $ Differential output voltage                                          | $R_L = 100 \Omega$ ,<br>See Figure 1                | 1/2 $V_{OD1}$ or 2 <sup>§</sup> |                  |           | V             |
|                                                                                  | $R_L = 54 \Omega$ ,<br>See Figure 1                 | 1.5                             | 2.5              | 5         | V             |
| $V_{OD3}$ Differential output voltage                                            | See Note 3                                          | 1.5                             |                  | 5         | V             |
| $\Delta V_{OD} $ Change in magnitude of differential output voltage <sup>¶</sup> | $R_L = 54 \Omega$ or $100 \Omega$ ,<br>See Figure 1 |                                 |                  | $\pm 0.2$ | V             |
| $V_{OC}$ Common-mode output voltage                                              |                                                     |                                 |                  | $\pm 3$   | V             |
| $\Delta V_{OC} $ Change in magnitude of common-mode output voltage <sup>¶</sup>  |                                                     |                                 |                  | $\pm 0.2$ | V             |
| $I_O$ Output current                                                             | Output disabled,<br>See Note 4                      | $V_O = 12 \text{ V}$            | 1                |           | mA            |
|                                                                                  |                                                     | $V_O = -7 \text{ V}$            | -0.8             |           |               |
| $I_{IH}$ High-level input current                                                | $V_I = 2.4 \text{ V}$                               |                                 | 20               |           | $\mu\text{A}$ |
| $I_{IL}$ Low-level input current                                                 | $V_I = 0.4 \text{ V}$                               |                                 | -400             |           | $\mu\text{A}$ |
| $I_{OS}$ Short-circuit output current                                            | $V_O = -7 \text{ V}$                                |                                 | -250             |           | mA            |
|                                                                                  | $V_O = 0$                                           |                                 | 150              |           |               |
|                                                                                  | $V_O = V_{CC}$                                      |                                 | 250              |           |               |
|                                                                                  | $V_O = 12 \text{ V}$                                |                                 | 250              |           |               |
| $I_{CC}$ Supply current (total package)                                          | No load                                             | Outputs enabled                 | 42               | 70        | mA            |
|                                                                                  |                                                     | Outputs disabled                | 26               | 35        |               |

<sup>†</sup> The power-off measurement in ANSI Standard TIA/EIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^\circ\text{C}$ .

<sup>§</sup> The minimum  $V_{OD2}$  with a  $100\text{-}\Omega$  load is either  $1/2 V_{OD1}$  or  $2 \text{ V}$ , whichever is greater.

<sup>¶</sup>  $\Delta|V_{OD}|$  and  $\Delta|V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.

NOTES: 3. This applies for both power on and off; refer to TIA/EIA-485-A for exact conditions. The TIA/EIA-422-B limit does not apply for a combined driver and receiver terminal.

4. See TIA/EIA-485-A Figure 3.5, Test Termination Measurement 2.

switching characteristics,  $V_{CC} = 5 \text{ V}$ ,  $R_L = 110 \text{ k}\Omega$ ,  $T_A = 25^\circ\text{C}$  (unless otherwise noted)

| PARAMETER                                       | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
|-------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| $t_{d(OD)}$ Differential-output delay time      | $R_L = 54 \Omega$ ,<br>See Figure 3 |     | 15  | 22  | ns   |
| $t_{t(OD)}$ Differential-output transition time |                                     |     | 20  | 30  | ns   |
| $t_{PZH}$ Output enable time to high level      | See Figure 4                        | 85  | 120 |     | ns   |
| $t_{PZL}$ Output enable time to low level       | See Figure 5                        | 40  | 60  |     | ns   |
| $t_{PHZ}$ Output disable time from high level   | See Figure 4                        | 150 | 250 |     | ns   |
| $t_{PLZ}$ Output disable time from low level    | See Figure 5                        | 20  | 30  |     | ns   |

# SN75276

## FAIL-SAFE DIFFERENTIAL BUS TRANSCEIVER

SLLS212B – SEPTEMBER 1995 – REVISED APRIL 1998

### DRIVER SECTION

#### SYMBOL EQUIVALENTS

| DATA-SHEET PARAMETER | TIA/EIA-422-B             | TIA/EIA-485-A                          |
|----------------------|---------------------------|----------------------------------------|
| $V_O$                | $V_{oa}, V_{ob}$          | $V_{oa}, V_{ob}$                       |
| $ V_{OD1} $          | $V_o$                     | $V_o$                                  |
| $ V_{OD2} $          | $V_t (R_L = 100 \Omega)$  | $V_t (R_L = 54 \Omega)$                |
| $V_{OD3}$            | None                      | $V_t$ (Test Termination Measurement 2) |
| $\Delta V_{OD1} $    | $  V_t  -  \bar{V}_t  $   | $  V_t -  \bar{V}_t  $                 |
| $V_{OC}$             | $ V_{osl} $               | $ V_{osl} $                            |
| $\Delta V_{OC1} $    | $ V_{os} - \bar{V}_{os} $ | $ V_{os} - \bar{V}_{osl} $             |
| $I_{OS}$             | $  s_{al},   s_{bl} $     |                                        |
| $I_O$                | $  x_{al},   x_{bl} $     | $ i_a, i_b $                           |

### RECEIVER SECTION

**electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)**

| PARAMETER                                        | TEST CONDITIONS                                                    | MIN                  | TYP† | MAX      | UNIT             |
|--------------------------------------------------|--------------------------------------------------------------------|----------------------|------|----------|------------------|
| $V_{IT+}$ Positive-going input threshold voltage | $V_O = 2.7 \text{ V}, I_O = -0.4 \text{ mA}$                       |                      | 0    |          | V                |
| $V_{IT-}$ Negative-going input threshold voltage | $V_O = 0.5 \text{ V}, I_O = 8 \text{ mA}$                          | -0.3‡                |      |          | V                |
| $V_{IK}$ Enable clamp voltage                    | $I_I = -18 \text{ mA}$                                             |                      |      | -1.5     | V                |
| $V_{OH}$ High-level output voltage               | $V_{ID} = 0, I_{OH} = -400 \mu\text{A},$<br>See Figure 2           | 2.7                  |      |          | V                |
| $V_{OL}$ Low-level output voltage                | $V_{ID} = -300 \text{ mV}, I_{OL} = 8 \text{ mA},$<br>See Figure 2 |                      | 0.45 |          | V                |
| $I_{OZ}$ High-impedance-state output current     | $V_O = 0.4 \text{ V to } 2.4 \text{ V}$                            |                      |      | $\pm 20$ | $\mu\text{A}$    |
| $I_I$ Line input current                         | Other input = 0 V,<br>See Note 5                                   | $V_I = 12 \text{ V}$ | 1    |          | mA               |
|                                                  |                                                                    | $V_I = -7 \text{ V}$ | -0.8 |          |                  |
| $I_{IH}$ High-level enable input current         | $V_{IH} = 2.7 \text{ V}$                                           |                      | 20   |          | $\mu\text{A}$    |
| $I_{IL}$ Low-level enable input current          | $V_{IL} = 0.4 \text{ V}$                                           |                      | -100 |          | $\mu\text{A}$    |
| $r_I$ Input resistance                           | $V_I = 12 \text{ V}$                                               | 12                   |      |          | $\text{k}\Omega$ |
| $I_{OS}$ Short-circuit output current            |                                                                    |                      | -15  | -85      | mA               |
| $I_{CC}$ Supply current (total package)          | No load                                                            | Outputs enabled      | 42   | 55       | mA               |
|                                                  |                                                                    | Outputs disabled     | 26   | 35       |                  |

† All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

‡ The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for negative-going input threshold voltage levels only.

NOTE 5: This applies for both power on and power off. Refer to TIA/EIA-485-A for exact conditions.

## RECEIVER SECTION

switching characteristics,  $V_{CC} = 5$  V,  $C_L = 15$  pF,  $T_A = 25^\circ\text{C}$

| PARAMETER                                                   | TEST CONDITIONS                   | MIN | TYP | MAX | UNIT |
|-------------------------------------------------------------|-----------------------------------|-----|-----|-----|------|
| $t_{PLH}$ Propagation delay time, low- to high-level output | $V_{ID} = 0$ to 3 V, See Figure 6 | 21  | 35  | ns  |      |
| $t_{PHL}$ Propagation delay time, high- to low-level output |                                   | 23  | 35  | ns  |      |
| $t_{PZH}$ Output enable time to high level                  | See Figure 7                      | 10  | 20  | ns  |      |
| $t_{PZL}$ Output enable time to low level                   |                                   | 12  | 20  | ns  |      |
| $t_{PHZ}$ Output disable time from high level               | See Figure 7                      | 20  | 35  | ns  |      |
| $t_{PLZ}$ Output disable time from low level                |                                   | 17  | 25  | ns  |      |

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver  $V_{OD2}$  and  $V_{OC}$



Figure 2. Receiver  $V_{OH}$  and  $V_{OL}$



TEST CIRCUIT



VOLTAGE WAVEFORMS

NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq 1$  MHz, 50% duty cycle,  $t_r \leq 6$  ns,  $t_f \leq 6$  ns,  $Z_O = 50 \Omega$ .  
B.  $C_L$  includes probe and jig capacitance.

Figure 3. Driver Test Circuit and Voltage Waveforms

# SN75276 FAIL-SAFE DIFFERENTIAL BUS TRANSCEIVER

SLLS212B – SEPTEMBER 1995 – REVISED APRIL 1998

## PARAMETER MEASUREMENT INFORMATION



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq 6$  ns,  $t_f \leq 6$  ns,  $Z_O = 50 \Omega$ .  
B.  $C_L$  includes probe and jig capacitance.

Figure 4. Driver Test Circuit and Voltage Waveforms



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq 6$  ns,  $t_f \leq 6$  ns,  $Z_O = 50 \Omega$ .  
B.  $C_L$  includes probe and jig capacitance.

Figure 5. Driver Test Circuit and Voltage Waveforms



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq 6$  ns,  $t_f \leq 6$  ns,  $Z_O = 50 \Omega$ .  
B.  $C_L$  includes probe and jig capacitance.

Figure 6. Receiver Test Circuit and Voltage Waveforms

PARAMETER MEASUREMENT INFORMATION



NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq 6$  ns,  $t_f \leq 6$  ns,  $Z_O = 50 \Omega$ .  
 B.  $C_L$  includes probe and jig capacitance.

Figure 7. Receiver Test Circuit and Voltage Waveforms

# SN75276 FAIL-SAFE DIFFERENTIAL BUS TRANSCEIVER

SLLS212B – SEPTEMBER 1995 – REVISED APRIL 1998

## TYPICAL CHARACTERISTICS



Figure 8



Figure 9



Figure 10

TYPICAL CHARACTERISTICS<sup>†</sup>



<sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

# SN75276

## FAIL-SAFE DIFFERENTIAL BUS TRANSCEIVER

SLLS212B – SEPTEMBER 1995 – REVISED APRIL 1998

### TYPICAL CHARACTERISTICS



Figure 15



Figure 16

### APPLICATION INFORMATION



NOTE A: The line should be terminated at both ends in its characteristic impedance. Stub lengths off the main line should be kept as short as possible ( $R_T = Z_0$ ).

Figure 17. Typical Application Circuit

**PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|--------------|-----------------|------|-------------|-------------------------|------------------|------------------------------|
| SN75276D         | OBsolete              | SOIC         | D               | 8    |             | TBD                     | Call TI          | Call TI                      |
| SN75276DR        | OBsolete              | SOIC         | D               | 8    |             | TBD                     | Call TI          | Call TI                      |
| SN75276P         | OBsolete              | PDIP         | P               | 8    |             | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

P (R-PDIP-T8)

PLASTIC DUAL-IN-LINE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.  
 C. Falls within JEDEC MS-001

For the latest package information, go to [http://www.ti.com/sc/docs/package/pkg\\_info.htm](http://www.ti.com/sc/docs/package/pkg_info.htm)

## D (R-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



4040047-2/F 07/2004

NOTES:

- All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0.15).
- Falls within JEDEC MS-012 variation AA.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| <b>Products</b>  |                        | <b>Applications</b> |                                                                          |
|------------------|------------------------|---------------------|--------------------------------------------------------------------------|
| Amplifiers       | amplifier.ti.com       | Audio               | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                   |
| Data Converters  | dataconverter.ti.com   | Automotive          | <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>         |
| DSP              | dsp.ti.com             | Broadband           | <a href="http://www.ti.com/broadband">www.ti.com/broadband</a>           |
| Interface        | interface.ti.com       | Digital Control     | <a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a> |
| Logic            | logic.ti.com           | Military            | <a href="http://www.ti.com/military">www.ti.com/military</a>             |
| Power Mgmt       | power.ti.com           | Optical Networking  | <a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a> |
| Microcontrollers | microcontroller.ti.com | Security            | <a href="http://www.ti.com/security">www.ti.com/security</a>             |
|                  |                        | Telephony           | <a href="http://www.ti.com/telephony">www.ti.com/telephony</a>           |
|                  |                        | Video & Imaging     | <a href="http://www.ti.com/video">www.ti.com/video</a>                   |
|                  |                        | Wireless            | <a href="http://www.ti.com/wireless">www.ti.com/wireless</a>             |

Mailing Address: Texas Instruments  
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated