

## MOSFET – Power, Single, N-Channel

**40 V, 3.9 mΩ, 88 A**

### NVD5C454NL

#### Features

- Low  $R_{DS(on)}$  to Minimize Conduction Losses
- Low  $Q_G$  and Capacitance to Minimize Driver Losses
- AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

**MAXIMUM RATINGS** ( $T_J = 25^\circ\text{C}$  unless otherwise noted)

| Parameter                                                                                               | Symbol         | Value      | Unit |
|---------------------------------------------------------------------------------------------------------|----------------|------------|------|
| Drain-to-Source Voltage                                                                                 | $V_{DSS}$      | 40         | V    |
| Gate-to-Source Voltage                                                                                  | $V_{GS}$       | $\pm 20$   | V    |
| Continuous Drain Current $R_{\theta JC}$ (Notes 1 & 3)                                                  | $I_D$          | 84         | A    |
|                                                                                                         |                | 60         |      |
| Power Dissipation $R_{\theta JC}$ (Note 1)                                                              | $P_D$          | 56         | W    |
|                                                                                                         |                | 28         |      |
| Continuous Drain Current $R_{\theta JA}$ (Notes 1, 2 & 3)                                               | $I_D$          | 20         | A    |
|                                                                                                         |                | 14         |      |
| Power Dissipation $R_{\theta JA}$ (Notes 1 & 2)                                                         | $P_D$          | 3.1        | W    |
|                                                                                                         |                | 1.5        |      |
| Pulsed Drain Current                                                                                    | $I_{DM}$       | 463        | A    |
| Operating Junction and Storage Temperature                                                              | $T_J, T_{stg}$ | -55 to 175 | °C   |
| Source Current (Body Diode)                                                                             | $I_S$          | 46         | A    |
| Single Pulse Drain-to-Source Avalanche Energy ( $T_J = 25^\circ\text{C}$ , $I_{L(pk)} = 8.3\text{ A}$ ) | $E_{AS}$       | 205        | mJ   |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s)                                       | $T_L$          | 260        | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol          | Value | Unit |
|---------------------------------------------|-----------------|-------|------|
| Junction-to-Case (Drain) (Note 1)           | $R_{\theta JC}$ | 2.7   | °C/W |
| Junction-to-Ambient – Steady State (Note 2) | $R_{\theta JA}$ | 48.4  |      |

1. The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted.
2. Surface-mounted on FR4 board using a 650 mm<sup>2</sup>, 2 oz. Cu pad.
3. Maximum current for pulses as long as 1 second is higher but is dependent on pulse duration and duty cycle.

| $V_{(BR)DSS}$ | $R_{DS(on)}$   | $I_D$ |
|---------------|----------------|-------|
| 40 V          | 3.9 mΩ @ 10 V  | 88 A  |
|               | 5.7 mΩ @ 4.5 V |       |



#### MARKING DIAGRAM & PIN ASSIGNMENT



A = Assembly Location  
Y = Year  
WW = Work Week  
5C454NL = Device Code  
G = Pb-Free Package

#### ORDERING INFORMATION

See detailed ordering and shipping information on page 5 of this data sheet.

# NVD5C454NL

## ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25 °C unless otherwise noted)

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
|-----------|--------|----------------|-----|-----|-----|------|
|-----------|--------|----------------|-----|-----|-----|------|

### OFF CHARACTERISTICS

|                                                           |                                    |                                                  |                         |    |     |       |
|-----------------------------------------------------------|------------------------------------|--------------------------------------------------|-------------------------|----|-----|-------|
| Drain-to-Source Breakdown Voltage                         | V <sub>(BR)DSS</sub>               | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA   | 40                      |    |     | V     |
| Drain-to-Source Breakdown Voltage Temperature Coefficient | V <sub>(BR)DSS/T<sub>J</sub></sub> |                                                  |                         | 11 |     | mV/°C |
| Zero Gate Voltage Drain Current                           | I <sub>DSS</sub>                   | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 40 V | T <sub>J</sub> = 25 °C  |    | 10  | μA    |
|                                                           |                                    |                                                  | T <sub>J</sub> = 125 °C |    | 250 |       |
| Gate-to-Source Leakage Current                            | I <sub>GSS</sub>                   | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 20 V    |                         |    | 100 | nA    |

### ON CHARACTERISTICS (Note 4)

|                                            |                                   |                                                            |     |     |     |       |
|--------------------------------------------|-----------------------------------|------------------------------------------------------------|-----|-----|-----|-------|
| Gate Threshold Voltage                     | V <sub>GS(TH)</sub>               | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> = 70 μA | 1.2 |     | 2.2 | V     |
| Negative Threshold Temperature Coefficient | V <sub>GS(TH)/T<sub>J</sub></sub> |                                                            |     | 5.2 |     | mV/°C |
| Drain-to-Source On Resistance              | R <sub>DS(on)</sub>               | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 40 A             |     | 4.5 | 5.7 | mΩ    |
| Drain-to-Source On Resistance              | R <sub>DS(on)</sub>               | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 40 A              |     | 3.3 | 3.9 | mΩ    |
| Forward Transconductance                   | g <sub>FS</sub>                   | V <sub>DS</sub> = 3 V, I <sub>D</sub> = 40 A               |     | 106 |     | S     |

### CHARGES, CAPACITANCES AND GATE RESISTANCES

|                              |                     |                                                                           |  |      |  |    |
|------------------------------|---------------------|---------------------------------------------------------------------------|--|------|--|----|
| Input Capacitance            | C <sub>iss</sub>    | V <sub>GS</sub> = 0 V, f = 1.0 MHz,<br>V <sub>DS</sub> = 25 V             |  | 2600 |  | pF |
| Output Capacitance           | C <sub>oss</sub>    |                                                                           |  | 1000 |  |    |
| Reverse Transfer Capacitance | C <sub>rss</sub>    |                                                                           |  | 43   |  |    |
| Total Gate Charge            | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 32 V,<br>I <sub>D</sub> = 40 A |  | 21   |  | nC |
| Total Gate Charge            | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 32 V,<br>I <sub>D</sub> = 40 A  |  | 43   |  | nC |
| Threshold Gate Charge        | Q <sub>G(TH)</sub>  |                                                                           |  | 4.5  |  |    |
| Gate-to-Source Charge        | Q <sub>GS</sub>     |                                                                           |  | 8.4  |  |    |
| Gate-to-Drain Charge         | Q <sub>GD</sub>     |                                                                           |  | 6.9  |  |    |
| Plateau Voltage              | V <sub>GP</sub>     |                                                                           |  | 3.3  |  | V  |

### SWITCHING CHARACTERISTICS (Note 5)

|                     |                     |                                                                                                  |  |    |  |    |
|---------------------|---------------------|--------------------------------------------------------------------------------------------------|--|----|--|----|
| Turn-On Delay Time  | t <sub>d(on)</sub>  | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 32 V,<br>I <sub>D</sub> = 40 A, R <sub>G</sub> = 2.5 Ω |  | 10 |  | ns |
| Rise Time           | t <sub>r</sub>      |                                                                                                  |  | 38 |  |    |
| Turn-Off Delay Time | t <sub>d(off)</sub> |                                                                                                  |  | 33 |  |    |
| Fall Time           | t <sub>f</sub>      |                                                                                                  |  | 7  |  |    |

### DRAIN-SOURCE DIODE CHARACTERISTICS

|                         |                 |                                                                                 |                         |  |      |     |    |
|-------------------------|-----------------|---------------------------------------------------------------------------------|-------------------------|--|------|-----|----|
| Forward Diode Voltage   | V <sub>SD</sub> | V <sub>GS</sub> = 0 V,<br>I <sub>S</sub> = 40 A                                 | T <sub>J</sub> = 25 °C  |  | 0.88 | 1.2 | V  |
|                         |                 |                                                                                 | T <sub>J</sub> = 125 °C |  | 0.78 |     |    |
| Reverse Recovery Time   | t <sub>RR</sub> | V <sub>GS</sub> = 0 V, dI <sub>S</sub> /dt = 100 A/μs,<br>I <sub>S</sub> = 40 A |                         |  | 43   |     | ns |
| Charge Time             | t <sub>a</sub>  |                                                                                 |                         |  | 21   |     |    |
| Discharge Time          | t <sub>b</sub>  |                                                                                 |                         |  | 21   |     |    |
| Reverse Recovery Charge | Q <sub>RR</sub> |                                                                                 |                         |  | 30   |     | nC |

4. Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.

5. Switching characteristics are independent of operating junction temperatures.

## TYPICAL CHARACTERISTICS



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance vs. Gate-to-Source Voltage



Figure 4. On-Resistance vs. Drain Current and Gate Voltage



Figure 5. On-Resistance Variation with Temperature



Figure 6. Drain-to-Source Leakage Current vs. Voltage

TYPICAL CHARACTERISTICS



Figure 7. Capacitance Variation



Figure 8. Gate-to-Source vs. Total Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area



Figure 12. Maximum Drain Current vs. Time in Avalanche

# NVD5C454NL

## TYPICAL CHARACTERISTICS



Figure 13. Thermal Response

## ORDERING INFORMATION

| Order Number  | Package            | Shipping <sup>†</sup> |
|---------------|--------------------|-----------------------|
| NVD5C454NLT4G | DPAK3<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup> For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, [BRD8011/D](#).

**REVISION HISTORY**

| Revision | Description of Changes                      | Date      |
|----------|---------------------------------------------|-----------|
| 1        | Document rebranded to <b>onsemi</b> format. | 10/3/2025 |

This document has undergone updates prior to the inclusion of this revision history table. The changes tracked here only reflect updates made on the noted approval dates.



SCALE 1:1



TOP VIEW

**DPAK3 6.10x6.54x2.28, 2.29P**  
CASE 369C  
ISSUE J

DATE 12 AUG 2025



SIDE VIEW

| MILLIMETERS |      |          |       |
|-------------|------|----------|-------|
| DIM         | MIN  | NOM      | MAX   |
| A           | 2.18 | 2.28     | 2.38  |
| A1          | 0.00 | ---      | 0.13  |
| b           | 0.63 | 0.76     | 0.89  |
| b2          | 0.72 | 0.93     | 1.14  |
| b3          | 4.57 | 5.02     | 5.46  |
| c           | 0.46 | 0.54     | 0.61  |
| c2          | 0.46 | 0.54     | 0.61  |
| D           | 5.97 | 6.10     | 6.22  |
| E           | 6.35 | 6.54     | 6.73  |
| e           | 2.29 | 2.29 BSC |       |
| H           | 9.40 | 9.91     | 10.41 |
| L           | 1.40 | 1.59     | 1.78  |
| L1          | 2.90 | REF      |       |
| L2          | 0.51 | BSC      |       |
| L3          | 0.89 | ---      | 1.27  |
| L4          | ---  | ---      | 1.01  |
| Z           | 3.93 | ---      | ---   |



BOTTOM VIEW

ALTERNATE CONSTRUCTIONS

## NOTES:

1. DIMENSIONING AND TOLERANCING ASME Y14.5M, 2018.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS b3, L3, AND Z.
4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.15mm PER SIDE.
5. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.
6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.
7. OPTIONAL MOLD FEATURE.

DETAIL A  
ROTATED 90° CW

RECOMMENDED MOUNTING FOOTPRINT\*

\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

|                  |                             |                                                                                                                                                                                     |
|------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER: | 98AON10527D                 | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| DESCRIPTION:     | DPAK3 6.10x6.54x2.28, 2.29P | PAGE 1 OF 2                                                                                                                                                                         |

onsemi and Onsemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

**DPAK3 6.10x6.54x2.28, 2.29P**  
**CASE 369C**  
**ISSUE J**

DATE 12 AUG 2025

## GENERIC MARKING DIAGRAM\*



|        |                     |
|--------|---------------------|
| XXXXXX | = Device Code       |
| A      | = Assembly Location |
| L      | = Wafer Lot         |
| Y      | = Year              |
| WW     | = Work Week         |
| G      | = Pb-Free Package   |

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot ">", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1:<br>PIN 1. BASE | STYLE 2:<br>PIN 1. GATE | STYLE 3:<br>PIN 1. ANODE | STYLE 4:<br>PIN 1. CATHODE | STYLE 5:<br>PIN 1. GATE |
|-------------------------|-------------------------|--------------------------|----------------------------|-------------------------|
| 2. COLLECTOR            | 2. DRAIN                | 2. CATHODE               | 2. ANODE                   | 2. ANODE                |
| 3. Emitter              | 3. SOURCE               | 3. ANODE                 | 3. GATE                    | 3. CATHODE              |
| 4. COLLECTOR            | 4. DRAIN                | 4. CATHODE               | 4. ANODE                   | 4. ANODE                |

  

| STYLE 6:<br>PIN 1. MT1 | STYLE 7:<br>PIN 1. GATE | STYLE 8:<br>PIN 1. N/C | STYLE 9:<br>PIN 1. ANODE | STYLE 10:<br>PIN 1. CATHODE |
|------------------------|-------------------------|------------------------|--------------------------|-----------------------------|
| 2. MT2                 | 2. COLLECTOR            | 2. CATHODE             | 2. CATHODE               | 2. ANODE                    |
| 3. GATE                | 3. Emitter              | 3. ANODE               | 3. RESISTOR ADJUST       | 3. CATHODE                  |
| 4. MT2                 | 4. COLLECTOR            | 4. CATHODE             | 4. CATHODE               | 4. ANODE                    |

|                         |                                    |                                                                                                                                                                                     |
|-------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>DOCUMENT NUMBER:</b> | <b>98AON10527D</b>                 | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |
| <b>DESCRIPTION:</b>     | <b>DPAK3 6.10x6.54x2.28, 2.29P</b> | <b>PAGE 2 OF 2</b>                                                                                                                                                                  |

**onsemi** and **ONSEMI** are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

**onsemi**, **ONSEMI**, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "**onsemi**" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent-Marking.pdf](http://www.onsemi.com/site/pdf/Patent-Marking.pdf). **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## ADDITIONAL INFORMATION

### TECHNICAL PUBLICATIONS:

Technical Library: [www.onsemi.com/design/resources/technical-documentation](http://www.onsemi.com/design/resources/technical-documentation)  
onsemi Website: [www.onsemi.com](http://www.onsemi.com)

### ONLINE SUPPORT: [www.onsemi.com/support](http://www.onsemi.com/support)

For additional information, please contact your local Sales Representative at  
[www.onsemi.com/support/sales](http://www.onsemi.com/support/sales)

