

# LMZ22005 5A, SIMPLE SWITCHER® Power Module With 20V Maximum Input Voltage

## 1 Features

- Integrated shielded inductor
- Simple PCB Layout
- Frequency synchronization input (650kHz to 950kHz)
- Flexible start-up sequencing using external soft-start, tracking and precision enable
- Protection against inrush currents and faults such as input UVLO and output short circuit
- Junction temperature range  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$
- Single exposed pad for easy mounting and manufacturing
- Fast transient response for powering FPGAs and ASICs
- Pin compatible with LMZ23605, LMZ23603, LMZ22003
- Electrical specifications
  - 30W maximum total output power
  - Up to 5A output current
  - Input voltage range 6V to 20V
  - Output voltage range 0.8V to 6V
  - Efficiency up to 92%
- Performance benefits
  - High efficiency reduces system heat generation
  - Tested to EN55022 Class B<sup>(1)</sup>
  - Low component count, only five external components
  - Low output voltage ripple
  - Uses PCB as heat sink, no airflow required <sup>1</sup>
- Create a custom design using the LMZ22005 with the **WEBENCH® Power Designer**



**Simplified Application Schematic**

## 2 Applications

- Point-of-load conversions from 12V input rail
- Time-critical projects
- Space constrained, high thermal requirement applications
- Negative output voltage applications (see [SNVA425](#))

## 3 Description

The LMZ22005 SIMPLE SWITCHER® power converter module is an easy-to-use, step-down, DC-DC design capable of driving up to 5A load. The LMZ22005 is available in a remarkable package that enhances thermal performance and allows for hand or machine soldering.

The LMZ22005 can accept an input voltage rail between 6V and 20V and can deliver an adjustable and highly accurate output voltage as low as 0.8V. The LMZ22005 only requires two external resistors and three external capacitors to complete the power design. The LMZ22005 is a reliable and robust design with the following protection features: thermal shutdown, input undervoltage lockout, output overvoltage protection, short-circuit protection, output current limit, and the device allows start-up into a prebiased output. The sync input allows synchronization over the 650 to 950kHz switching frequency range.

## Package Information

| PART NUMBER <sup>(3)</sup> | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|----------------------------|------------------------|-----------------------------|
| LMZ22005                   | NDW (TO-PMOD, 7)       | 10.16mm × 13.77mm           |

(1) For more information, see [Section 10](#).

(2) The package size (length × width) is a nominal value and includes pins, where applicable.

(3) Peak reflow temperature equals  $245^{\circ}\text{C}$ . See [SNAA214](#) for more details.



**Efficiency 5V Output at  $25^{\circ}\text{C}$  Ambient**

<sup>1</sup> EN 55022:2006, +A1:2007, FCC Part 15 Subpart B: 2007. See [AN-2125 LMZ23605/03, LMZ22005/03 Demonstration Board user's guide](#) and layout for information on device under test. Vin = 12V, Vo = 3.3V, Io = 5A



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

## Table of Contents

|                                                |           |                                                                            |           |
|------------------------------------------------|-----------|----------------------------------------------------------------------------|-----------|
| <b>1 Features</b> .....                        | <b>1</b>  | <b>7 Application and Implementation</b> .....                              | <b>18</b> |
| <b>2 Applications</b> .....                    | <b>1</b>  | 7.1 Application Information.....                                           | <b>18</b> |
| <b>3 Description</b> .....                     | <b>1</b>  | 7.2 Typical Application.....                                               | <b>18</b> |
| <b>4 Pin Configuration and Functions</b> ..... | <b>3</b>  | 7.3 Power Supply Recommendations.....                                      | <b>24</b> |
| <b>5 Specifications</b> .....                  | <b>4</b>  | 7.4 Layout.....                                                            | <b>24</b> |
| 5.1 Absolute Maximum Ratings.....              | 4         | <b>8 Device and Documentation Support</b> .....                            | <b>29</b> |
| 5.2 ESD Ratings.....                           | 4         | 8.1 Device Support.....                                                    | <b>29</b> |
| 5.3 Recommended Operating Conditions.....      | 4         | 8.2 Documentation Support.....                                             | <b>29</b> |
| 5.4 Thermal Information.....                   | 4         | 8.3 Receiving Notification of Documentation Updates.....                   | <b>29</b> |
| 5.5 Electrical Characteristics.....            | 5         | 8.4 Support Resources.....                                                 | <b>29</b> |
| 5.6 Typical Characteristics.....               | 7         | 8.5 Trademarks.....                                                        | <b>29</b> |
| <b>6 Detailed Description</b> .....            | <b>15</b> | 8.6 Electrostatic Discharge Caution.....                                   | <b>30</b> |
| 6.1 Overview.....                              | 15        | 8.7 Glossary.....                                                          | <b>30</b> |
| 6.2 Functional Block Diagram.....              | 15        | <b>9 Revision History</b> .....                                            | <b>30</b> |
| 6.3 Feature Description.....                   | 15        | <b>10 Mechanical, Packaging, and Orderable</b><br><b>Information</b> ..... | <b>30</b> |
| 6.4 Device Functional Modes.....               | 17        |                                                                            |           |

## 4 Pin Configuration and Functions



**Figure 4-1. NDW Package TO-PMOD 7-Pin (Top View)**

**Table 4-1. Pin Functions**

| PIN    |     | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                               |
|--------|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO. |        |                                                                                                                                                                                                                                                                                           |
| AGND   | 4   | Ground | Analog Ground — Reference point for all stated voltages. Must be externally connected to EP/PGND.                                                                                                                                                                                         |
| EN     | 3   | Analog | Enable — Input to the precision enable comparator. Rising threshold is 1.279 V typical. Once the module is enabled, a 20- $\mu$ A source current is internally activated to accommodate programmable hysteresis.                                                                          |
| FB     | 5   | Analog | Feedback — Internally connected to the regulation, overvoltage, and short circuit comparators. The regulation reference point is 0.796 V at this input pin. Connect the feedback resistor divider between the output and AGND to set the output voltage.                                  |
| PGND   | —   | Ground | Exposed Pad / Power Ground Electrical path for the power circuits within the module. — NOT Internally connected to AGND / pin 4. Used to dissipate heat from the package during operation. Must be electrically connected to pin 4 external to the package.                               |
| SS/TRK | 6   | Analog | Soft-Start/Track — To extend the 1.6-ms internal soft-start connect an external soft-start capacitor. For tracking connect to an external resistive divider connected to a higher priority supply rail. See <a href="#">Design Steps</a> .                                                |
| SYNC   | 2   | Analog | Sync Input — Apply a CMOS logic level square wave whose frequency is between 650 kHz and 950 kHz to synchronize the PWM operating frequency to an external frequency source. When not using synchronization connect to ground. The module free running PWM frequency is 812 kHz (typical) |
| VIN    | 1   | Power  | Supply input — Nominal operating range is 6 V to 20 V. A small amount of internal capacitance is contained within the package assembly. Additional external input capacitance is required between this pin and exposed pad (PGND).                                                        |
| VOUT   | 7   | Power  | Output Voltage — Output from the internal inductor. Connect the output capacitor between this pin and exposed pad.                                                                                                                                                                        |

## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1) (2) (3)</sup>

|                                       | MIN  | MAX | UNIT |
|---------------------------------------|------|-----|------|
| VIN to PGND                           | -0.3 | 24  | V    |
| EN, SYNC to AGND                      | -0.3 | 5.5 | V    |
| SS/TRK, FB to AGND                    | -0.3 | 2.5 | V    |
| AGND to PGND                          | -0.3 | 0.3 | V    |
| Junction temperature                  |      | 150 | °C   |
| Peak reflow case temperature (20 sec) |      | 245 | °C   |
| Storage temperature, T <sub>stg</sub> | -65  | 150 | °C   |

- (1) Stresses beyond those listed under *Absolute Maximum Ratings* can cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods can affect device reliability.
- (2) If Military, Aerospace specified devices are required, please contact the Texas Instruments Sales Office, Distributors for availability and specifications.
- (3) For soldering specifications, see also *Absolute Maximum Ratings for Soldering* application note.

### 5.2 ESD Ratings

|                                            | VALUE                                                             | UNIT    |
|--------------------------------------------|-------------------------------------------------------------------|---------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 V |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                | MIN | MAX | UNIT |
|--------------------------------|-----|-----|------|
| VIN                            | 6   | 20  | V    |
| EN, SYNC                       | 0   | 5   | V    |
| Operation junction temperature | -40 | 125 | °C   |

### 5.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                                       | LMZ22005                                                          | UNIT     |
|-------------------------------|-------------------------------------------------------|-------------------------------------------------------------------|----------|
|                               |                                                       | NDW (TO-PMOD)                                                     |          |
|                               |                                                       | 7 PINS                                                            |          |
| R <sub>θJA</sub>              | Junction-to-ambient thermal resistance <sup>(2)</sup> | 4-layer Evaluation Printed-Circuit-Board,<br>60 vias, No air flow | 19.3     |
|                               |                                                       | 2-layer JEDEC Printed-Circuit-Board,<br>No air flow               | 21.5     |
| R <sub>θJC(top)</sub>         | Junction-to-case (top) thermal resistance             | No air flow                                                       | 1.9 °C/W |

- (1) For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application note.
- (2) Theta JA measured on a 3.5-in × 3.5-in 4-layer board, with 3-oz. copper on outer layers and 2-oz. copper on inner layers, sixty thermal vias, no air flow, and 1-W power dissipation. Refer to application note layout diagrams.

## 5.5 Electrical Characteristics

Minimum and Maximum limits are ensured through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^\circ\text{C}$ , and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 12\text{ V}$ ,  $V_{OUT} = 3.3\text{ V}$ .

| PARAMETER                                    | TEST CONDITIONS                           | MIN <sup>(1)</sup>                                                                                                                                  | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT             |
|----------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------------------|
| <b>SYSTEM PARAMETERS</b>                     |                                           |                                                                                                                                                     |                    |                    |                  |
| <b>ENABLE CONTROL</b>                        |                                           |                                                                                                                                                     |                    |                    |                  |
| $V_{EN}$                                     | EN threshold trip point                   | $V_{EN}$ rising, $T_J = 25^\circ\text{C}$                                                                                                           | 1.279              |                    | V                |
|                                              |                                           | $V_{EN}$ rising, $T_J = -40^\circ\text{C}$ to $+125^\circ\text{C}$                                                                                  | 1.1                | 1.458              |                  |
| $V_{EN-HYS}$                                 | EN input hysteresis current               | $V_{EN} > 1.279\text{ V}$                                                                                                                           |                    | 21                 | $\mu\text{A}$    |
| <b>SOFT-START</b>                            |                                           |                                                                                                                                                     |                    |                    |                  |
| $I_{SS}$                                     | SS source current                         | $V_{SS} = 0\text{ V}$ , $T_J = 25^\circ\text{C}$                                                                                                    | 50                 |                    | $\mu\text{A}$    |
|                                              |                                           | $V_{SS} = 0\text{ V}$ , $T_J = -40^\circ\text{C}$ to $+125^\circ\text{C}$                                                                           | 40                 | 60                 |                  |
| $t_{SS}$                                     | Internal soft-start interval              |                                                                                                                                                     |                    | 1.6                | ms               |
| <b>CURRENT LIMIT</b>                         |                                           |                                                                                                                                                     |                    |                    |                  |
| $I_{CL}$                                     | Current limit threshold                   | DC average, $T_J = -40^\circ\text{C}$ to $+125^\circ\text{C}$                                                                                       | 5.4                |                    | A                |
| <b>INTERNAL SWITCHING OSCILLATOR</b>         |                                           |                                                                                                                                                     |                    |                    |                  |
| $f_{osc}$                                    | Free-running oscillator frequency         | Sync input connected to ground.                                                                                                                     | 711                | 812                | 914              |
| $f_{sync}$                                   | Synchronization range                     |                                                                                                                                                     | 650                | 950                | kHz              |
| $V_{IL-sync}$                                | Synchronization logic zero amplitude      | Relative to AGND, $T_J = -40^\circ\text{C}$ to $+125^\circ\text{C}$                                                                                 |                    | 0.4                | V                |
| $V_{IH-sync}$                                | Synchronization logic one amplitude       | Relative to AGND, $T_J = -40^\circ\text{C}$ to $+125^\circ\text{C}$                                                                                 | 1.5                |                    | V                |
| $Sync_{dc}$                                  | Synchronization duty cycle range          |                                                                                                                                                     | 15%                | 50%                | 85%              |
| $D_{max}$                                    | Maximum Duty Factor                       |                                                                                                                                                     |                    | 83%                |                  |
| <b>REGULATION AND OVERVOLTAGE COMPARATOR</b> |                                           |                                                                                                                                                     |                    |                    |                  |
| $V_{FB}$                                     | In-regulation feedback voltage            | $V_{SS} >+ 0.8\text{ V}$ , $I_O = 3\text{ A}$ , $T_J = 25^\circ\text{C}$                                                                            | 0.796              |                    | V                |
|                                              |                                           | $V_{SS} >+ 0.8\text{ V}$ , $I_O = 3\text{ A}$ , $T_J = -40^\circ\text{C}$ to $+125^\circ\text{C}$                                                   | 0.776              | 0.816              |                  |
| $V_{FB-OV}$                                  | Feedback overvoltage protection threshold |                                                                                                                                                     | 0.86               |                    | V                |
| $I_{FB}$                                     | Feedback input bias current               |                                                                                                                                                     | 5                  |                    | nA               |
| $I_Q$                                        | Non-switching input current               | $V_{FB} = 0.86\text{ V}$                                                                                                                            | 2.6                |                    | mA               |
| $I_{SD}$                                     | Shutdown quiescent current                | $V_{EN} = 0\text{ V}$                                                                                                                               | 70                 |                    | $\mu\text{A}$    |
| <b>THERMAL CHARACTERISTICS</b>               |                                           |                                                                                                                                                     |                    |                    |                  |
| $T_{SD}$                                     | Thermal shutdown                          | Rising                                                                                                                                              | 165                |                    | °C               |
| $T_{SD-HYST}$                                | Thermal shutdown hysteresis               | Falling                                                                                                                                             | 15                 |                    | °C               |
| <b>PERFORMANCE PARAMETERS <sup>(3)</sup></b> |                                           |                                                                                                                                                     |                    |                    |                  |
| $\Delta V_O$                                 | Output voltage ripple                     | $C_{out} = 220\text{ }\mu\text{F}$ with $7\text{ m}\Omega$ ESR + $100\text{ }\mu\text{F}$<br>$X7R + 2 \times 0.047\text{ }\mu\text{F}$ BW at 20 MHz | 9                  |                    | $\text{mV}_{PP}$ |
| $\Delta V_O/\Delta V_{IN}$                   | Line regulation                           | $V_{IN} = 12\text{ V}$ to $20\text{ V}$ , $I_O = 0.001\text{ A}$                                                                                    |                    | ±0.02%             |                  |
| $\Delta V_O/\Delta I_{OUT}$                  | Load regulation                           | $V_{IN} = 12\text{ V}$ , $I_O = 0.001\text{ A}$ to $3\text{ A}$                                                                                     | 1                  |                    | $\text{mV/A}$    |
| $\eta$                                       | Peak efficiency                           | $V_{IN} = 12\text{ V}$ , $V_O = 3.3\text{ V}$ , $I_O = 1\text{ A}$                                                                                  | 86%                |                    |                  |
| $\eta$                                       | Full load efficiency                      | $V_{IN} = 12\text{ V}$ $V_O = 3.3\text{ V}$ , $I_O = 3\text{ A}$                                                                                    | 81.5%              |                    |                  |

(1) Min and Max limits are 100% production tested at  $25^\circ\text{C}$ . Limits over the operating temperature range are ensured through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

(2) Typical numbers are at  $25^\circ\text{C}$  and represent the most likely parametric norm.

(3) Refer to BOM in [Table 7-1](#).

## 5.6 Typical Characteristics

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12\text{ V}$ ;  $C_{IN} = 2 \times 10\text{ }\mu\text{F} + 1\text{-}\mu\text{F X7R Ceramic}$ ;  $C_O = 220\text{-}\mu\text{F Specialty Polymer} + 10\text{-}\mu\text{F Ceramic}$ ;  $T_A = 25^\circ\text{C}$  for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting in slightly higher output ripple – See [Design Steps](#) section.



Figure 5-1. Efficiency 6-V Output at 25°C Ambient



Figure 5-2. Dissipation 6-V Output at 25°C Ambient



Figure 5-3. Efficiency 5-V Output at 25°C Ambient



Figure 5-4. Dissipation 5-V Output at 25°C Ambient



Figure 5-5. Efficiency 3.3-V Output at 25°C Ambient



Figure 5-6. Dissipation 3.3-V Output at 25°C Ambient

## 5.6 Typical Characteristics (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12$  V;  $C_{IN} = 2 \times 10 \mu\text{F} + 1\text{-}\mu\text{F}$  X7R Ceramic;  $C_O = 220\text{-}\mu\text{F}$  Specialty Polymer +  $10\text{-}\mu\text{F}$  Ceramic;  $T_A = 25^\circ\text{C}$  for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting in slightly higher output ripple – See [Design Steps](#) section.



Figure 5-7. Efficiency 2.5-V Output at 25°C Ambient



Figure 5-8. Dissipation 2.5-V Output at 25°C Ambient



Figure 5-9. Efficiency 1.8-V Output at 25°C Ambient



Figure 5-10. Dissipation 1.8-V Output at 25°C Ambient



Figure 5-11. Efficiency 1.5-V Output at 25°C Ambient



Figure 5-12. Dissipation 1.5-V Output at 25°C Ambient

## 5.6 Typical Characteristics (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12\text{ V}$ ;  $C_{IN} = 2 \times 10\text{ }\mu\text{F} + 1\text{-}\mu\text{F X7R Ceramic}$ ;  $C_O = 220\text{-}\mu\text{F Specialty Polymer} + 10\text{-}\mu\text{F Ceramic}$ ;  $T_A = 25^\circ\text{C}$  for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting in slightly higher output ripple – See [Design Steps](#) section.



Figure 5-13. Efficiency 1.2-V Output at 25°C Ambient



Figure 5-14. Dissipation 1.2-V Output at 25°C Ambient



Figure 5-15. Efficiency 1-V Output at 25°C Ambient



Figure 5-16. Dissipation 1-V Output at 25°C Ambient



Figure 5-17. Efficiency 0.8-V Output at 25°C Ambient



Figure 5-18. Dissipation 0.8-V Output at 25°C Ambient

## 5.6 Typical Characteristics (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12$  V;  $C_{IN} = 2 \times 10 \mu\text{F} + 1\text{-}\mu\text{F}$  X7R Ceramic;  $C_O = 220\text{-}\mu\text{F}$  Specialty Polymer +  $10\text{-}\mu\text{F}$  Ceramic;  $T_A = 25^\circ\text{C}$  for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting in slightly higher output ripple – See [Design Steps](#) section.



Figure 5-19. Efficiency 6-V Output at  $85^\circ\text{C}$  Ambient



Figure 5-20. Dissipation 6-V Output at  $85^\circ\text{C}$  Ambient



Figure 5-21. Efficiency 5-V Output at  $85^\circ\text{C}$  Ambient



Figure 5-22. Dissipation 5-V Output at  $85^\circ\text{C}$  Ambient



Figure 5-23. Efficiency 3.3-V Output at  $85^\circ\text{C}$  Ambient



Figure 5-24. Dissipation 3.3-V Output at  $85^\circ\text{C}$  Ambient

## 5.6 Typical Characteristics (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12$  V;  $C_{IN} = 2 \times 10 \mu\text{F} + 1\text{-}\mu\text{F}$  X7R Ceramic;  $C_O = 220\text{-}\mu\text{F}$  Specialty Polymer +  $10\text{-}\mu\text{F}$  Ceramic;  $T_A = 25^\circ\text{C}$  for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting in slightly higher output ripple – See [Design Steps](#) section.



Figure 5-25. Efficiency 2.5-V Output at  $85^\circ\text{C}$  Ambient



Figure 5-26. Dissipation 2.5-V Output at  $85^\circ\text{C}$  Ambient



Figure 5-27. Efficiency 1.8-V Output at  $85^\circ\text{C}$  Ambient



Figure 5-28. Dissipation 1.8-V Output at  $85^\circ\text{C}$  Ambient



Figure 5-29. Efficiency 1.5-V Output at  $85^\circ\text{C}$  Ambient



Figure 5-30. Dissipation 1.5-V Output at  $85^\circ\text{C}$  Ambient

## 5.6 Typical Characteristics (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12\text{ V}$ ;  $C_{IN} = 2 \times 10\text{ }\mu\text{F} + 1\text{-}\mu\text{F X7R Ceramic}$ ;  $C_O = 220\text{-}\mu\text{F Specialty Polymer} + 10\text{-}\mu\text{F Ceramic}$ ;  $T_A = 25^\circ\text{C}$  for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting in slightly higher output ripple – See [Design Steps](#) section.



Figure 5-31. Efficiency 1.2-V Output at 85°C Ambient



Figure 5-32. Dissipation 1.2-V Output at 85°C Ambient



Figure 5-33. Efficiency 1-V Output at 85°C Ambient



Figure 5-34. Dissipation 1-V Output at 85°C Ambient



Figure 5-35. Efficiency 0.8-V at 85°C Ambient



Figure 5-36. Dissipation 0.8-V Output at 85°C Ambient

## 5.6 Typical Characteristics (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12$  V;  $C_{IN} = 2 \times 10 \mu\text{F} + 1\text{-}\mu\text{F}$  X7R Ceramic;  $C_O = 220\text{-}\mu\text{F}$  Specialty Polymer + 10- $\mu\text{F}$  Ceramic;  $T_A = 25^\circ\text{C}$  for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting in slightly higher output ripple – See [Design Steps](#) section.



$V_{IN} = 12$  V,  $V_{OUT} = 5$  V

**Figure 5-37. Thermal Derating**



$V_{IN} = 12$  V,  $V_{OUT} = 3.3$  V

**Figure 5-38. Thermal Derating**



$V_{OUT} = 3.3$  V

**Figure 5-39. Normalized — Line and Load Regulation**



$12$  V<sub>IN</sub> 3.3 V<sub>O</sub> at 5 A, BW = 20 MHz

**Figure 5-40. Output Ripple**



$12$  V<sub>IN</sub> 3.3 V<sub>O</sub> at 5 A BW = 250 MHz

**Figure 5-41. Output Ripple**



$12$  V<sub>IN</sub> 3.3 V<sub>O</sub> 0.5- to 5-A Step

**Figure 5-42. Transient Response From Evaluation Board**

## 5.6 Typical Characteristics (continued)

Unless otherwise specified, the following conditions apply:  $V_{IN} = 12\text{ V}$ ;  $C_{IN} = 2 \times 10\text{ }\mu\text{F} + 1\text{-}\mu\text{F X7R Ceramic}$ ;  $C_O = 220\text{-}\mu\text{F}$  Specialty Polymer +  $10\text{-}\mu\text{F Ceramic}$ ;  $T_A = 25^\circ\text{C}$  for waveforms. Efficiency and dissipation plots marked with \* have cycle skipping at light loads resulting in slightly higher output ripple – See [Design Steps](#) section.



Figure 5-43. Short-Circuit Current vs Input Voltage

## 6 Detailed Description

## 6.1 Overview

The architecture used is an internally compensated emulated peak current mode control, based on a monolithic synchronous SIMPLE SWITCHER power converter module core capable of supporting high load currents. The output voltage is maintained through feedback compared with an internal 0.8-V reference. For emulated peak current-mode, the valley current is sampled on the down-slope of the inductor current. This is used as the DC value of current to start the next cycle.

The primary application for emulated peak current-mode is high input voltage to low output voltage operating at a narrow duty cycle. By sampling the inductor current at the end of the switching cycle and adding an external ramp, the minimum ON-time can be significantly reduced, without the need for blanking or filtering which is normally required for peak current-mode control.

## 6.2 Functional Block Diagram



## 6.3 Feature Description

### 6.3.1 Synchronization Input

The PWM switching frequency can be synchronized to an external frequency source. If this feature is not used, connect this input either directly to ground, or connect to ground through a resistor of 1.5 kΩ or less. The allowed synchronization frequency range is 650 kHz to 950 kHz. The typical input threshold is 1.4-V transition level. Ideally, the input clock must overdrive the threshold by a factor of 2, so TI recommends direct drive from 3.3-V logic through a 1.5-kΩ Thevenin source resistance.

## Note

Applying a sustained logic 1 corresponds to zero Hz PWM frequency and causes the module to stop switching.

### 6.3.2 Output Overvoltage Protection

If the voltage at FB is greater than the 0.86-V internal reference the output of the error amplifier is pulled toward ground causing  $V_O$  to fall.

### 6.3.3 Current Limit

The LMZ22005 is protected by both low-side (LS) and high-side (HS) current limit circuitry. The LS current limit detection is carried out during the OFF-time by monitoring the current through the LS synchronous MOSFET. Referring to the [Functional Block Diagram](#), when the top MOSFET is turned off, the inductor current flows through the load, the PGND pin and the internal synchronous MOSFET. If this current exceeds 5.4 A (typical) the current limit comparator disables the start of the next switching period. Switching cycles are prohibited until current drops below the limit.

#### Note

DC current limit is dependent on duty cycle as illustrated in the graph in the [Typical Characteristics](#) section.

The HS current limit monitors the current of top side MOSFET. Once HS current limit is detected (7 A typical), the HS MOSFET is shutoff immediately, until the next cycle. Exceeding HS current limit causes  $V_O$  to fall. Typical behavior of exceeding LS current limit is that  $f_{SW}$  drops to 1/2 of the operating frequency.

### 6.3.4 Thermal Protection

The junction temperature of the LMZ22005 must not be allowed to exceed the maximum ratings. Thermal protection is implemented by an internal thermal shutdown circuit which activates at 165°C (typical) causing the device to enter a low power standby state. In this state the main MOSFET remains off causing  $V_O$  to fall, and additionally the  $C_{SS}$  capacitor is discharged to ground. Thermal protection helps prevent catastrophic failures for accidental device overheating. When the junction temperature falls back below 150°C (typical hysteresis = 15°C) the SS pin is released,  $V_O$  rises smoothly, and normal operation resumes.

Applications requiring maximum output current especially those at high input voltage can require additional derating at elevated temperatures.

### 6.3.5 Prebiased Start-Up

The LMZ22005 properly starts up into a prebiased output. This start-up situation is common in multiple rail logic applications where current paths can exist between different power rails during the start-up sequence. [Figure 6-1](#) shows proper behavior in this mode. Trace one is Enable going high. Trace two is 1.5-V prebias rising to 3.3 V. Rise time determined by  $C_{SS}$ , trace three.



**Figure 6-1. Prebiased Start-Up**

## 6.4 Device Functional Modes

### 6.4.1 Discontinuous And Continuous Conduction Modes

At light load the regulator will operate in discontinuous conduction mode (DCM). With load currents above the critical conduction point, it will operate in continuous conduction mode (CCM). In CCM, current flows through the inductor through the entire switching cycle and never falls to zero during the OFF-time. When operating in DCM, inductor current is maintained to an average value equaling  $I_{OUT}$ . Inductor current exhibits normal behavior for the emulated current mode control method used. Output voltage ripple typically increases during this mode of operation.

Figure 6-2 is a comparison pair of waveforms of the showing both CCM (upper) and DCM operating modes.



$V_{IN} = 12 \text{ V}$ ,  $V_O = 3.3 \text{ V}$ ,  $I_O = 3 \text{ A} / 0.3 \text{ A}$  2  $\mu\text{s}/\text{div}$

Figure 6-2. CCM and DCM Operating Modes

## 7 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

The LMZ22005 is a step-down DC-to-DC power module. The device is typically used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 5 A. The following design procedure can be used to select components for the LMZ22005. Alternately, the WEBENCH software can be used to generate complete designs.

When generating a design, the WEBENCH software uses iterative design procedure and accesses comprehensive databases of components. Please go to [www.ti.com](http://www.ti.com) for more details.

### 7.2 Typical Application



Figure 7-1. Typical Application Schematic

#### 7.2.1 Design Requirements

For this example the following application parameters exist:

- V<sub>IN</sub> Range = Up to 20 V
- V<sub>OUT</sub> = 0.8 V to 6 V
- I<sub>OUT</sub> = 5 A

## 7.2.2 Detailed Design Procedure

### 7.2.2.1 Custom Design With WEBENCH® Tools

[Click here](#) to create a custom design using the LMZ22005 device with the WEBENCH® Power Designer.

1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at [www.ti.com/WEBENCH](http://www.ti.com/WEBENCH).

### 7.2.2.2 Design Steps

The LMZ22005 is fully supported by WEBENCH which offers: component selection, electrical and thermal simulations. Additionally there are evaluation and demonstration boards that can be used as a starting point for design. The following list of steps can be used to quickly design the LMZ22005 application.

1. Select minimum operating  $V_{IN}$  with enable divider resistors
2. Program  $V_O$  with resistor divider selection
3. Select  $C_O$
4. Select  $C_{IN}$
5. Determine module power dissipation
6. Layout PCB for required thermal performance

### 7.2.2.3 Enable Divider, $R_{ENT}$ , $R_{ENB}$ , and $R_{ENH}$ Selection

Internal to the module is a  $2\text{-M}\Omega$  pullup resistor connected from  $V_{IN}$  to Enable. For applications not requiring precision undervoltage lockout (UVLO), the Enable input can be left open circuit and the internal resistor always enables the module. In such case, the internal UVLO occurs typically at 4.3 V ( $V_{IN}$  rising).

In applications with separate supervisory circuits Enable can be directly interfaced to a logic source. In the case of sequencing supplies, the divider is connected to a rail that becomes active earlier in the power-up cycle than the LMZ22005 output rail.

Enable provides a precise 1.279-V threshold to allow direct logic drive or connection to a voltage divider from a higher enable voltage such as  $V_{IN}$ . Additionally there is 21  $\mu\text{A}$  (typical) of switched offset current allowing programmable hysteresis. See [Figure 7-2](#).

The function of the enable divider is to allow the designer to choose an input voltage below which the circuit is disabled. This implements the feature of programmable UVLO. The two resistors must be chosen based on the following ratio:

$$R_{ENT} / R_{ENB} = (V_{IN\ UVLO} / 1.279\text{ V}) - 1 \quad (1)$$

The LMZ22005 typical application shows 12.7  $\text{k}\Omega$  for  $R_{ENB}$  and 42.2  $\text{k}\Omega$  for  $R_{ENT}$  resulting in a rising UVLO of 5.46 V.

**Note**

A midpoint 5.1-V Zener clamp is present to allow setting UVLO to cover an extended range of operation. The Zener clamp is not required if the target application prohibits the maximum Enable input voltage from being exceeded.

Additional enable voltage hysteresis can be added with the inclusion of  $R_{ENH}$ . Selecting values for  $R_{ENT}$  and  $R_{ENB}$  such that  $R_{ENH}$  is a value of zero allowing it to be omitted from the design is possible.

Rising threshold can be calculated as follows:

$$V_{EN}(\text{rising}) = 1.279 (1 + R_{ENT} \parallel 2 \text{ meg} / R_{ENB}) \quad (2)$$

Whereas falling threshold level can be calculated using:

$$V_{EN}(\text{falling}) = V_{EN}(\text{rising}) - 21 \mu\text{A} (R_{ENT} \parallel 2 \text{ meg} \parallel R_{ENTB} + R_{ENH}) \quad (3)$$



**Figure 7-2. Enable Input Detail**

#### 7.2.2.4 Output Voltage Selection

Output voltage is determined by a divider of two resistors connected between  $V_O$  and ground. The midpoint of the divider is connected to the FB input.

The regulated output voltage determined by the external divider resistors  $R_{FBT}$  and  $R_{FBB}$  is:

$$V_O = 0.8 \text{ V} \times (1 + R_{FBT} / R_{FBB}) \quad (4)$$

Rearranging terms; the ratio of the feedback resistors for a desired output voltage is:

$$R_{FBT} / R_{FBB} = (V_O / 0.796 \text{ V}) - 1 \quad (5)$$

These resistors must generally be chosen from values in the range of 1.0 kΩ to 10.0 kΩ.

For  $V_O = 0.8 \text{ V}$  the FB pin can be connected to the output directly and  $R_{FBB}$  can be omitted.

Table 7-1 lists the values for  $R_{FBT}$ , and  $R_{FBB}$ .

**Table 7-1. Typical Application Bill of Materials**

| REF DES                 | DESCRIPTION                     | CASE SIZE | MANUFACTURER      | MANUFACTURER P/N  |
|-------------------------|---------------------------------|-----------|-------------------|-------------------|
| U1                      | SIMPLE SWITCHER power converter | PFM-7     | Texas Instruments | LMZ22005TZ        |
| C <sub>in</sub> 1,5     | 0.047 μF, 50 V, X7R             | 1206      | Yageo America     | CC1206KRX7R9BB473 |
| C <sub>in</sub> 2,3     | 10 μF, 50 V, X7R                | 1210      | Taiyo Yuden       | UMK325BJ106MM-T   |
| C <sub>in</sub> 6 (OPT) | CAP, AL, 150 μF, 50 V           | Radial G  | Panasonic         | EEE-FK1H151P      |
| C <sub>O</sub> 1,6      | 0.047 μF, 50 V, X7R             | 1206      | Yageo America     | CC1206KRX7R9BB473 |

**Table 7-1. Typical Application Bill of Materials (continued)**

| REF DES                | DESCRIPTION                       | CASE SIZE | MANUFACTURER | MANUFACTURER P/N |
|------------------------|-----------------------------------|-----------|--------------|------------------|
| C <sub>O2</sub> (OPT)  | 100 $\mu$ F, 6.3 V, X7R           | 1210      | TDK          | C3225X5R0J107M   |
| C <sub>O5</sub>        | 220 $\mu$ F, 6.3 V, SP-Cap        | (7343)    | Panasonic    | EEF-UE0J221LR    |
| R <sub>FBT</sub>       | 3.32 k $\Omega$                   | 0805      | Panasonic    | ERJ-6ENF3321V    |
| R <sub>FBB</sub>       | 1.07 k $\Omega$                   | 0805      | Panasonic    | ERJ-6ENF1071V    |
| R <sub>SN</sub> (OPT)  | 1.50 k $\Omega$                   | 0805      | Vishay Dale  | CRCW08051K50FKEA |
| R <sub>ENT</sub>       | 42.2 k $\Omega$                   | 0805      | Panasonic    | ERJ-6ENF4222V    |
| R <sub>ENB</sub>       | 12.7 k $\Omega$                   | 0805      | Panasonic    | ERJ-6ENF1272V    |
| R <sub>FRA</sub> (OPT) | 23.7 $\Omega$                     | 0805      | Vishay Dale  | CRCW080523R7FKEA |
| R <sub>ENH</sub>       | 100 $\Omega$                      | 0805      | Vishay Dale  | CRCW0805100RFKEA |
| C <sub>FF</sub>        | 180 pF, $\pm$ 10%, C0G, 50 V      | 0805      | TDK          | 08055A181JAT2A   |
| C <sub>SS</sub>        | 047 $\mu$ F, $\pm$ 10%, X7R, 16 V | 0805      | AVX          | 0805YC474KAT2A   |
| D1(OPT)                | 5.1 V, 0.5 W                      | SOD-123   | Diodes Inc.  | MMSZ5231BS-7-F   |

### 7.2.2.5 Soft-start Capacitor Selection

Programmable soft-start permits the regulator to slowly ramp to the steady-state operating point after being enabled, thereby reducing current inrush from the input supply and slowing the output voltage rise-time.

Upon turn-on, after all UVLO conditions have been passed, an internal 2-ms circuit slowly ramps the SS/TRK input to implement internal soft-start. If 1.6 ms is an adequate turn-on time then the C<sub>SS</sub> capacitor can be left unpopulated. Longer soft-start periods are achieved by adding an external capacitor to this input.

Soft-start duration is given by the formula:

$$t_{ss} = V_{REF} \times C_{SS} / I_{ss} = 0.796 \text{ V} \times C_{SS} / 50 \mu\text{A} \quad (6)$$

This equation can be rearranged as follows:

$$C_{SS} = t_{ss} \times 50 \mu\text{A} / 0.796 \text{ V} \quad (7)$$

Using a 0.22- $\mu$ F capacitor results in 3.5-ms typical soft-start duration; and 0.47  $\mu$ F results in 7.5-ms typical. 0.47  $\mu$ F is a recommended initial value.

After the soft-start input exceeds 0.796 V, the output of the power stage is in regulation and the 50- $\mu$ A current is deactivated. The following conditions reset the soft-start capacitor by discharging the SS input to ground with an internal current sink.

- The Enable input being *pulled low*
- Thermal shutdown condition
- Internal V<sub>CC</sub> UVLO (Approx 4.3V input to V<sub>IN</sub>)

### 7.2.2.6 Tracking Supply Divider Option

The tracking function allows the module to be connected as a slave supply to a primary voltage rail (often the 3.3-V system rail) where the slave module output voltage is lower than that of the master. Proper configuration allows the slave rail to power up coincident with the master rail such that the voltage difference between the rails during ramp-up is small (that is,  $<0.15$  V typical). The values for the tracking resistive divider must be selected such that the effect of the internal 50- $\mu$ A current source is minimized. In most cases the ratio of the tracking divider resistors is the same as the ratio of the output voltage setting divider. Proper operation in tracking mode dictates the soft-start time of the slave rail be shorter than the master rail; a condition that is easy to satisfy because the C<sub>SS</sub> cap is replaced by R<sub>TKB</sub>. The tracking function is only supported for the power up interval of the master supply; once the SS/TRK rises past 0.8V the input is no longer enabled and the 50- $\mu$ A internal current source is switched off.



**Figure 7-3. Tracking Option Input Detail**

#### 7.2.2.7 $C_O$ Selection

None of the required  $C_O$  output capacitance is contained within the module. A minimum value of 200  $\mu\text{F}$  is required based on the values of internal compensation in the error amplifier. Low ESR tantalum, organic semiconductor or specialty polymer capacitor types are recommended for obtaining lowest ripple. The output capacitor  $C_O$  can consist of several capacitors in parallel placed in close proximity to the module. The output capacitor assembly must also meet the worst case minimum ripple current rating of  $0.5 \times I_{L_{RP-P}}$ , as calculated in [Equation 14](#). Beyond that, additional capacitance will reduce output ripple so long as the ESR is low enough to permit it. Loop response verification is also valuable to confirm closed loop behavior.

For applications with dynamic load steps; the following equation provides a good first pass approximation of  $C_O$  for load transient requirements. Where  $V_{O-Trans}$  is 100 mV on a 3.3-V output design.

$$C_O \geq I_{O-Trans} / (V_{O-Trans} - ESR \times I_{O-Trans}) \times (F_{sw} / V_O) \quad (8)$$

Solving:

$$C_O \geq 4.5 \text{ A} / (0.1 \text{ V} - 0.007 \times 4.5 \text{ A}) \times (800000 \text{ Hz} / 3.3 \text{ V}) \geq 271 \mu\text{F} \quad (9)$$

#### Note

The stability requirement for 200- $\mu\text{F}$  minimum output capacitance takes precedence.

One recommended output capacitor combination is a 220- $\mu\text{F}$ , 7-m $\Omega$  ESR specialty polymer cap in parallel with a 100- $\mu\text{F}$ , 6.3-V X5R ceramic. This combination provides excellent performance that can exceed the requirements of certain applications. Additionally some small ceramic capacitors can be used for high-frequency EMI suppression.

#### 7.2.2.8 $C_{IN}$ Selection

The LMZ22005 module contains only a small amount of input capacitance. Additional input capacitance is required external to the module to handle the input ripple current of the application. The input capacitor can be several capacitors in parallel. This input capacitance must be located in very close proximity to the module. Input capacitor selection is generally directed to satisfy the input ripple current requirements rather than by capacitance value. Input ripple current rating is dictated by the equation:

$$I(C_{IN(RMS)}) \approx 1 / 2 \times I_O \times \text{SQRT}(D / 1 - D) \quad (10)$$

where

- $D \approx V_O / V_{IN}$

As a point of reference, the worst case ripple current occurs when the module is presented with full load current and when  $V_{IN} = 2 \times V_O$ .

Recommended minimum input capacitance is 22- $\mu$ F X7R (or X5R) ceramic with a voltage rating at least 25% higher than the maximum applied input voltage for the application. TI recommends to pay attention to the voltage and temperature derating of the capacitor selected. The ripple current rating of ceramic capacitors can be missing from the capacitor data sheet and you can have to contact the capacitor manufacturer for this parameter.

If the system design requires a certain minimum value of peak-to-peak input ripple voltage ( $\Delta V_{IN}$ ) be maintained then the following equation can be used.

$$C_{IN} \geq I_O \times D \times (1 - D) / f_{SW-CCM} \times \Delta V_{IN} \quad (11)$$

If  $\Delta V_{IN}$  is 1% of  $V_{IN}$  for a 12-V input to 3.3-V output application this equals 120 mV and  $f_{SW} = 812$  kHz.

$$C_{IN} \geq 5 \text{ A} \times 3.3 \text{ V} / 12 \text{ V} \times (1 - 3.3 \text{ V} / 12 \text{ V}) / (812000 \times 0.120 \text{ V}) \geq 10.2 \mu\text{F} \quad (12)$$

Additional bulk capacitance with higher ESR can be required to damp any resonant effects of the input capacitance and parasitic inductance of the incoming supply lines. The LMZ22005 typical applications schematic recommends a 150- $\mu$ F 50-V aluminum capacitor for this function. There are many situations where this capacitor is not necessary.

#### 7.2.2.9 Discontinuous and Continuous Conduction Modes Selection

The approximate formula for determining the DCM/CCM boundary is as follows:

$$I_{DCB} \approx V_O \times (V_{IN} - V_O) / (2 \times 3.3 \mu\text{H} \times f_{SW(CCM)} \times V_{IN}) \quad (13)$$

The inductor internal to the module is 3.3  $\mu$ H. This value was chosen as a good balance between low and high input voltage applications. The main parameter affected by the inductor is the amplitude of the inductor ripple current ( $I_{LR}$ ).  $I_{LR}$  can be calculated with:

$$I_{LR\text{ P-P}} = V_O \times (V_{IN} - V_O) / (3.3 \mu\text{H} \times f_{SW} \times V_{IN}) \quad (14)$$

where

- $V_{IN}$  is the maximum input voltage
- And  $f_{SW}$  is typically 812 kHz.

If the output current  $I_O$  is determined by assuming that  $I_O = I_L$ , the higher and lower peak of  $I_{LR}$  can be determined.

### 7.2.3 Application Curves



Figure 7-4. Efficiency

 $V_{IN} = 12 \text{ V}, V_{OUT} = 5 \text{ V}$ 

Figure 7-5. Thermal Derating Curve



Figure 7-6. Radiated EMI (EN 55022) of Demo Board (See AN-2125)

## 7.3 Power Supply Recommendations

The LMZ22005 device is designed to operate from an input voltage supply range between 6 V and 20 V. This input supply must be well regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the LMZ22005 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is more than a few inches from the LMZ22005, additional bulk capacitance can be required in addition to the ceramic bypass capacitors. The amount of bulk capacitance is not critical, but a 47- $\mu\text{F}$  or 100- $\mu\text{F}$  electrolytic capacitor is a typical choice.

## 7.4 Layout

### 7.4.1 Layout Guidelines

PCB layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce and resistive voltage drop in the traces. These can send erroneous signals to the DC-DC converter resulting in poor regulation or instability. Good layout can be implemented by following a few simple design rules. A good example layout is shown in Figure 7-9.

#### 1. Minimize area of switched current loops.

From an EMI reduction standpoint, minimizing the high  $\text{di}/\text{dt}$  paths during PCB layout as shown in Figure 7-7 is imperative. The high current loops that do not overlap have high  $\text{di}/\text{dt}$  content that will cause observable

high frequency noise on the output pin if the input capacitor ( $C_{IN1}$ ) is placed at a distance away from the LMZ22005. Therefore place  $C_{IN1}$  as close as possible to the LMZ22005 VIN and PGND exposed pad. This will minimize the high  $di/dt$  area and reduce radiated EMI. Additionally, grounding for both the input and output capacitor must consist of a localized top side plane that connects to the PGND exposed pad (EP).

2. *Have a single point ground.*

The ground connections for the feedback, soft-start, and enable components must be routed to the AGND pin of the device. This prevents any switched or load currents from flowing in the analog ground traces. If not properly handled, poor grounding can result in degraded load regulation or erratic output voltage ripple behavior. Additionally provide the single point ground connection from pin 4 (AGND) to EP/PGND.

3. *Minimize trace length to the FB pin.*

Both feedback resistors,  $R_{FBT}$  and  $R_{FBB}$ , and the feed-forward capacitor  $C_{FF}$ , must be located close to the FB pin. Since the FB node is high impedance, maintain the copper area as small as possible. The traces from  $R_{FBT}$ ,  $R_{FBB}$ , and  $C_{FF}$  must be routed away from the body of the LMZ22005 to minimize possible noise pickup.

4. *Make input and output bus connections as wide as possible.*

This reduces any voltage drops on the input or output of the converter and maximizes efficiency. To optimize voltage accuracy at the load, ensure that a separate feedback voltage sense trace is made to the load. Doing so corrects for voltage drops and provide optimum output accuracy.

5. *Provide adequate device heat-sinking.*

Use an array of heat-sinking vias to connect the exposed pad to the ground plane on the bottom PCB layer. If the PCB has a plurality of copper layers, these thermal vias can also be employed to make connection to inner layer heat-spreading ground planes. For best results use a  $6 \times 10$  via array with a minimum via diameter of 8 mils thermal vias spaced 39 mils (1.0 mm). Ensure enough copper area is used for heat-sinking to keep the junction temperature below 125°C.

#### 7.4.2 Layout Examples



Figure 7-7. Critical Current Loops to Minimize



Figure 7-8. PCB Layout Guide



Figure 7-9. Top View Evaluation Board – See AN-2085 SNVA457



**Figure 7-10. Bottom View Demonstration Board**

#### 7.4.3 Power Dissipation and Thermal Considerations

When calculating module dissipation use the maximum input voltage and the average output current for the application. Many common operating conditions are provided in the characteristic curves such that less common applications can be derived through interpolation. In all designs, the junction temperature must be kept below the rated maximum of 125°C.

For the design case of  $V_{IN} = 12$  V,  $V_O = 3.3$  V,  $I_O = 5$  A, and  $T_{AMB(MAX)} = 85^\circ\text{C}$ , the module must see a thermal resistance from case to ambient of less than:

$$R_{\theta CA} < (T_{J-MAX} - T_{A-MAX}) / P_{IC-LOSS} - R_{\theta JC} \quad (15)$$

Given the typical thermal resistance from junction to case to be 1.9°C/W. Use the 85°C power dissipation curves in the [Typical Characteristics](#) section to estimate the  $P_{IC-LOSS}$  for the application being designed. In this application, it is 4.3W.

$$R_{\theta CA} = (125 - 85) / 4.3 \text{ W} - 1.9 = 7.4 \quad (16)$$

To reach  $R_{\theta CA} = 7.4$ , the PCB is required to dissipate heat effectively. With no airflow and no external heat-sink, a good estimate of the required board area covered by 2-oz. copper on both the top and bottom metal layers is:

$$\text{Board\_Area\_cm}^2 = 500^\circ\text{C} \times \text{cm}^2/\text{W} / R_{\theta CA} \quad (17)$$

As a result, approximately 67 square cm of 2-oz. copper on top and bottom layers is required for the PCB design. The PCB copper heat sink must be connected to the exposed pad. Approximately sixty, 8 mils thermal vias spaced 39 mils (1.0 mm) apart connect the top copper to the bottom copper. For an example of a high thermal performance PCB layout for SIMPLE SWITCHER power converter modules, see also AN-2085 ([SNVA457](#)), AN-2125 ([SNVA437](#)), AN-2020 ([SNVA419](#)) and AN-2026 ([SNVA424](#)).

#### 7.4.4 Power Module SMT Guidelines

The following recommendations are for a standard module surface mount assembly

- Land Pattern — Follow the PCB land pattern with either soldermask defined or non-soldermask defined pads.
- Stencil Aperture
  - For the exposed die attach pad (DAP), adjust the stencil for approximately 80% coverage of the PCB land pattern.
  - For all other I/O pads, use a 1:1 ratio between the aperture and the land pattern recommendation.
- Solder Paste — Use a standard SAC Alloy such as SAC 305, type 3 or higher.

- Stencil Thickness — 0.125 to 0.15 mm.
- Reflow — Refer to solder paste supplier recommendation and optimized per board size and density.
- See [Design Summary LMZ1xxx and LMZ2xxx Power Modules Family application note](#) for reflow information.
- Maximum number of reflows allowed is one.



**Figure 7-11. Sample Reflow Profile**

**Table 7-2. Sample Reflow Profile Table**

| PROBE | MAX TEMP<br>(°C) | REACHED<br>MAX TEMP | TIME ABOVE<br>235°C | REACHED<br>235°C | TIME ABOVE<br>245°C | REACHED<br>245°C | TIME ABOVE<br>260°C | REACHED<br>260°C |
|-------|------------------|---------------------|---------------------|------------------|---------------------|------------------|---------------------|------------------|
| 1     | 242.5            | 6.58                | 0.49                | 6.39             | 0.00                | –                | 0.00                | –                |
| 2     | 242.5            | 7.10                | 0.55                | 6.31             | 0.00                | 7.10             | 0.00                | –                |
| 3     | 241.0            | 7.09                | 0.42                | 6.44             | 0.00                | –                | 0.00                | –                |

## 8 Device and Documentation Support

### 8.1 Device Support

#### 8.1.1 Development Support

##### 8.1.1.1 Custom Design With WEBENCH® Tools

[Click here](#) to create a custom design using the LMZ22005 device with the WEBENCH® Power Designer.

1. Start by entering the input voltage ( $V_{IN}$ ), output voltage ( $V_{OUT}$ ), and output current ( $I_{OUT}$ ) requirements.
2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at [www.ti.com/WEBENCH](http://www.ti.com/WEBENCH).

### 8.2 Documentation Support

#### 8.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, [Inverting Application for the LMZ14203 SIMPLE SWITCHER Power Module](#) application note
- Texas Instruments, [Absolute Maximum Ratings for Soldering](#) application note
- Texas Instruments, [LMZ1420x / LMZ1200x Evaluation Board](#) application note
- Texas Instruments, [LMZ23605/03, LMZ22005/03 Evaluation Board](#) application note
- Texas Instruments, [Evaluation Board for LM10000 - PowerWise AVS System Controller](#) application note
- Texas Instruments, [Thermal Design By Insight, Not Hindsight](#) application note
- Texas Instruments, [Effect of PCB Design on Thermal Performance of SIMPLE SWITCHER Power Modules](#) application note
- Texas Instruments, [Design Summary LMZ1xxx and LMZ2xxx Power Modules Family](#) application note

### 8.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on [ti.com](http://ti.com). Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.4 Support Resources

[TI E2E™ support forums](#) are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of Use](#).

### 8.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

WEBENCH® and SIMPLE SWITCHER® are registered trademarks of Texas Instruments.

All trademarks are the property of their respective owners.

## 8.6 Electrostatic Discharge Caution

 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 8.7 Glossary

[TI Glossary](#) This glossary lists and explains terms, acronyms, and definitions.

## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision K (May 2024) to Revision L (June 2025)           | Page |
|------------------------------------------------------------------------|------|
| • Added WEBENCH links to the <i>Features</i> list .....                | 1    |
| • Changed peak reflow case temperature time from 30 sec to 20 sec..... | 4    |
| • Added required WEBENCH section.....                                  | 19   |
| • Added required WEBENCH section.....                                  | 29   |

| Changes from Revision J (August 2015) to Revision K (May 2024)                                                                                   | Page |
|--------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • Updated format to match new TI layout and flow. Tables, figures and cross-references use a new numbering sequence throughout the document..... | 1    |

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins    | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|----------------------|-------------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| LMZ22005TZ/NOPB       | Active        | Production           | TO-PMOD (NDW)   7 | 45   TUBE             | Yes         | SN                                   | Level-3-245C-168 HR               | -40 to 85    | LMZ22005            |
| LMZ22005TZ/NOPB.A     | Active        | Production           | TO-PMOD (NDW)   7 | 45   TUBE             | Yes         | SN                                   | Level-3-245C-168 HR               | -40 to 85    | LMZ22005            |
| LMZ22005TZ/NOPB.B     | Active        | Production           | TO-PMOD (NDW)   7 | 45   TUBE             | -           | Call TI                              | Call TI                           | -40 to 85    |                     |
| LMZ22005TZE/NOPB      | Active        | Production           | TO-PMOD (NDW)   7 | 250   SMALL T&R       | Yes         | SN                                   | Level-3-245C-168 HR               | -40 to 85    | LMZ22005            |
| LMZ22005TZE/NOPB.A    | Active        | Production           | TO-PMOD (NDW)   7 | 250   SMALL T&R       | Yes         | SN                                   | Level-3-245C-168 HR               | -40 to 85    | LMZ22005            |
| LMZ22005TZE/NOPB.B    | Active        | Production           | TO-PMOD (NDW)   7 | 250   SMALL T&R       | -           | Call TI                              | Call TI                           | -40 to 85    |                     |
| LMZ22005TZX/NOPB      | Active        | Production           | TO-PMOD (NDW)   7 | 500   LARGE T&R       | Yes         | SN                                   | Level-3-245C-168 HR               | -40 to 85    | LMZ22005            |
| LMZ22005TZX/NOPB.A    | Active        | Production           | TO-PMOD (NDW)   7 | 500   LARGE T&R       | Yes         | SN                                   | Level-3-245C-168 HR               | -40 to 85    | LMZ22005            |
| LMZ22005TZX/NOPB.B    | Active        | Production           | TO-PMOD (NDW)   7 | 500   LARGE T&R       | -           | Call TI                              | Call TI                           | -40 to 85    |                     |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

---

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|------------------|--------------|-----------------|------|-----|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| LMZ22005TZE/NOPB | TO-PMOD      | NDW             | 7    | 250 | 330.0              | 24.4               | 10.6    | 14.22   | 5.0     | 16.0    | 24.0   | Q2            |
| LMZ22005TZX/NOPB | TO-PMOD      | NDW             | 7    | 500 | 330.0              | 24.4               | 10.6    | 14.22   | 5.0     | 16.0    | 24.0   | Q2            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| LMZ22005TZE/NOPB | TO-PMOD      | NDW             | 7    | 250 | 356.0       | 356.0      | 45.0        |
| LMZ22005TZX/NOPB | TO-PMOD      | NDW             | 7    | 500 | 356.0       | 356.0      | 45.0        |

**TUBE**


\*All dimensions are nominal

| Device            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\mu$ m) | B (mm) |
|-------------------|--------------|--------------|------|-----|--------|--------|--------------|--------|
| LMZ22005TZ/NOPB   | NDW          | TO-PMOD      | 7    | 45  | 502    | 17     | 6700         | 8.4    |
| LMZ22005TZ/NOPB.A | NDW          | TO-PMOD      | 7    | 45  | 502    | 17     | 6700         | 8.4    |

## MECHANICAL DATA

NDW0007A



TZA07A (Rev D)

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#) or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2025, Texas Instruments Incorporated