

- Four 12-Bit D/A Converters
- Programmable Settling Time of Either 3  $\mu$ s or 9  $\mu$ s Typ
- TMS320, (Q)SPI™, and Microwire™ Compatible Serial Interface
- Internal Power-On Reset
- Low Power Consumption:  
8 mW, Slow Mode – 5-V Supply  
3.6 mW, Slow Mode – 3-V Supply
- Reference Input Buffer
- Voltage Output Range . . . 2 $\times$  the Reference Input Voltage
- Monotonic Over Temperature

- Dual 2.7-V to 5.5-V Supply (Separate Digital and Analog Supplies)
- Hardware Power Down (10 nA)
- Software Power Down (10 nA)
- Simultaneous Update

### applications

- Battery Powered Test Instruments
- Digital Offset and Gain Adjustment
- Industrial Process Controls
- Machine and Motion Control Devices
- Communications
- Arbitrary Waveform Generation

### description

The TLV5614 is a quadruple 12-bit voltage output digital-to-analog converter (DAC) with a flexible 4-wire serial interface. The 4-wire serial interface allows glueless interface to TMS320, SPI, QSPI, and Microwire serial ports. The TLV5614 is programmed with a 16-bit serial word comprised of a DAC address, individual DAC control bits, and a 12-bit DAC value. The device has provision for two supplies: one digital supply for the serial interface (via pins DV<sub>DD</sub> and DGND), and one for the DACs, reference buffers, and output buffers (via pins AV<sub>DD</sub> and AGND). Each supply is independent of the other, and can be any value between 2.7 V and 5.5 V. The dual supplies allow a typical application where the DAC is controlled via a microprocessor operating on a 3 V supply (also used on pins DV<sub>DD</sub> and DGND), with the DACs operating on a 5 V supply. Of course, the digital and analog supplies can be tied together.

The resistor string output voltage is buffered by a x2 gain rail-to-rail output buffer. The buffer features a Class AB output stage to improve stability and reduce settling time. A rail-to-rail output stage and a power-down mode makes it ideal for single voltage, battery based applications. The settling time of the DAC is programmable to allow the designer to optimize speed versus power dissipation. The settling time is chosen by the control bits within the 16-bit serial input string. A high-impedance buffer is integrated on the REFINAB and REFINCD terminals to reduce the need for a low source impedance drive to the terminal. REFINAB and REFINCD allow DACs A and B to have a different reference voltage than DACs C and D.

The TLV5614 is implemented with a CMOS process and is available in a 16-terminal SOIC package. The TLV5614C is characterized for operation from 0°C to 70°C. The TLV5614I is characterized for operation from -40°C to 85°C.

D OR PW PACKAGE  
(TOP VIEW)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI and QSPI are trademarks of Motorola, Inc.

Microwire is a trademark of National Semiconductor Corporation.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

Copyright © 1998 – 2003, Texas Instruments Incorporated

## AVAILABLE OPTIONS

| T <sub>A</sub> | PACKAGE     |               |                          |
|----------------|-------------|---------------|--------------------------|
|                | SOIC<br>(D) | TSSOP<br>(PW) | WSP <sup>†</sup><br>(YE) |
| 0°C to 70°C    | TLV5614CD   | TLV5614CPW    | —                        |
| –40°C to 85°C  | TLV5614ID   | TLV5614IPW    | TLV5614IYE               |

<sup>†</sup> Wafer Scale Packaging, also called Bumped Dice. See Figure 17.

## functional block diagram



### Terminal Functions

| TERMINAL<br>NAME | TERMINAL<br>NO. | I/O | DESCRIPTION                                                                                                                                                                           |
|------------------|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AGND             | 9               |     | Analog ground                                                                                                                                                                         |
| AV <sub>DD</sub> | 16              |     | Analog supply                                                                                                                                                                         |
| CS               | 6               | I   | Chip select. This terminal is active low.                                                                                                                                             |
| DGND             | 8               |     | Digital ground                                                                                                                                                                        |
| DIN              | 4               | I   | Serial data input                                                                                                                                                                     |
| DV <sub>DD</sub> | 1               |     | Digital supply                                                                                                                                                                        |
| FS               | 7               | I   | Frame sync input. The falling edge of the frame sync pulse indicates the start of a serial data frame shifted out to the TLV5614.                                                     |
| PD               | 2               | I   | Power down pin. Powers down all DACs (overriding their individual power down settings), and all output stages. This terminal is active low.                                           |
| LDAC             | 3               | I   | Load DAC. When the LDAC signal is high, no DAC output updates occur when the input digital data is read into the serial interface. The DAC outputs are only updated when LDAC is low. |
| REFINAB          | 15              | I   | Voltage reference input for DACs A and B.                                                                                                                                             |
| REFINCD          | 10              | I   | Voltage reference input for DACs C and D.                                                                                                                                             |
| SCLK             | 5               | I   | Serial clock input                                                                                                                                                                    |
| OUTA             | 14              | O   | DACA output                                                                                                                                                                           |
| OUTB             | 13              | O   | DACB output                                                                                                                                                                           |
| OUTC             | 12              | O   | DACC output                                                                                                                                                                           |
| OUTD             | 11              | O   | DACD output                                                                                                                                                                           |

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

|                                                                          |                                    |
|--------------------------------------------------------------------------|------------------------------------|
| Supply voltage, (DV <sub>DD</sub> , AV <sub>DD</sub> to GND) .....       | 7 V                                |
| Supply voltage difference, (AV <sub>DD</sub> to DV <sub>DD</sub> ) ..... | –2.8 V to 2.8 V                    |
| Digital input voltage range .....                                        | –0.3 V to DV <sub>DD</sub> + 0.3 V |
| Reference input voltage range .....                                      | –0.3 V to AV <sub>DD</sub> + 0.3 V |
| Operating free-air temperature range, T <sub>A</sub> : TLV5614C .....    | 0°C to 70°C                        |
| TLV5614I .....                                                           | –40°C to 85°C                      |
| Storage temperature range, T <sub>stg</sub> .....                        | –65°C to 150°C                     |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds .....       | 260°C                              |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

**TLV5614****2.7-V TO 5.5-V 12-BIT 3- $\mu$ S QUADRUPLE DIGITAL-TO-ANALOG CONVERTERS  
WITH POWER DOWN**

SLAS188B – SEPTEMBER 1998 – REVISED APRIL 2003

**recommended operating conditions**

|                                                                  |                          | MIN | NOM   | MAX                  | UNIT       |
|------------------------------------------------------------------|--------------------------|-----|-------|----------------------|------------|
| Supply voltage, AV <sub>DD</sub> , DV <sub>DD</sub>              | 5-V supply               | 4.5 | 5     | 5.5                  | V          |
|                                                                  | 3-V supply               | 2.7 | 3     | 3.3                  |            |
| High-level digital input voltage, V <sub>IH</sub>                | DV <sub>DD</sub> = 2.7 V | 2   |       |                      | V          |
|                                                                  | DV <sub>DD</sub> = 5.5 V | 2.4 |       |                      |            |
| Low-level digital input voltage, V <sub>IL</sub>                 | DV <sub>DD</sub> = 2.7 V |     | 0.6   |                      | V          |
|                                                                  | DV <sub>DD</sub> = 5.5 V |     | 1     |                      |            |
| Reference voltage, V <sub>ref</sub> to REFINAB, REFINCD terminal | 5-V supply, See Note 1   | 0   | 2.048 | V <sub>DD</sub> –1.5 | V          |
|                                                                  | 3-V supply, See Note 1   | 0   | 1.024 | V <sub>DD</sub> –1.5 |            |
| Load resistance, R <sub>L</sub>                                  |                          | 2   | 10    |                      | k $\Omega$ |
| Load capacitance, C <sub>L</sub>                                 |                          |     | 100   |                      | pF         |
| Serial clock rate, SCLK                                          |                          |     | 20    |                      | MHz        |
| Operating free-air temperature                                   | TLV5614C                 | 0   | 70    |                      | °C         |
|                                                                  | TLV5614I                 | –40 | 85    |                      |            |

NOTE 1: Voltages greater than AV<sub>DD</sub>/2 cause output saturation for large DAC codes.**electrical characteristics over recommended operating free-air temperature range, supply voltages, and reference voltages (unless otherwise noted)****static DAC specifications**

| PARAMETER                                       |                                               | TEST CONDITIONS | MIN               | TYP  | MAX  | UNIT            |
|-------------------------------------------------|-----------------------------------------------|-----------------|-------------------|------|------|-----------------|
| Resolution                                      |                                               |                 | 12                |      |      | bits            |
| Integral nonlinearity (INL), end point adjusted |                                               | See Note 2      |                   | ±1.5 | ±4   | LSB             |
| Differential nonlinearity (DNL)                 |                                               | See Note 3      |                   | ±0.5 | ±1   | LSB             |
| E <sub>ZS</sub>                                 | Zero scale error (offset error at zero scale) | See Note 4      |                   |      | ±12  | mV              |
|                                                 | Zero scale error temperature coefficient      | See Note 5      |                   | 10   |      | ppm/°C          |
| E <sub>G</sub>                                  | Gain error                                    | See Note 6      |                   |      | ±0.6 | % of FS voltage |
|                                                 | Gain error temperature coefficient            | See Note 7      |                   | 10   |      | ppm/°C          |
| PSRR                                            | Power supply rejection ratio                  | Zero scale      |                   |      | –80  | dB              |
|                                                 |                                               | Full scale      | See Notes 8 and 9 |      | –80  | dB              |

NOTES: 2. The relative accuracy or integral nonlinearity (INL) sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.  
 3. The differential nonlinearity (DNL) sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.  
 4. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.  
 5. Zero-scale-error temperature coefficient is given by: E<sub>ZS</sub> TC = [E<sub>ZS</sub> (T<sub>max</sub>) – E<sub>ZS</sub> (T<sub>min</sub>)]/V<sub>ref</sub> × 10<sup>6</sup>/(T<sub>max</sub> – T<sub>min</sub>).  
 6. Gain error is the deviation from the ideal output (2 V<sub>ref</sub> – 1 LSB) with an output load of 10 k $\Omega$  excluding the effects of the zero-error.  
 7. Gain temperature coefficient is given by: E<sub>G</sub> TC = [E<sub>G</sub>(T<sub>max</sub>) – E<sub>G</sub>(T<sub>min</sub>)]/V<sub>ref</sub> × 10<sup>6</sup>/(T<sub>max</sub> – T<sub>min</sub>).  
 8. Zero-scale-error rejection ratio (E<sub>ZS</sub>-RR) is measured by varying the AV<sub>DD</sub> from 5 ± 0.5 V and 3 ± 0.3 V dc, and measuring the proportion of this signal imposed on the zero-code output voltage.  
 9. Full-scale rejection ratio (E<sub>G</sub>-RR) is measured by varying the AV<sub>DD</sub> from 5 ± 0.5 V and 3 ± 0.3 V dc and measuring the proportion of this signal imposed on the full-scale output voltage after subtracting the zero scale change.

TLV5614  
2.7-V TO 5.5-V 12-BIT 3- $\mu$ S QUADRUPLE DIGITAL-TO-ANALOG CONVERTERS  
WITH POWER DOWN

SLAS188B – SEPTEMBER 1998 – REVISED APRIL 2003

**electrical characteristics over recommended operating free-air temperature range, supply voltages, and reference voltages (unless otherwise noted) (continued)**

**individual DAC output specifications**

| PARAMETER | TEST CONDITIONS                                                                   | MIN | TYP           | MAX  | UNIT            |
|-----------|-----------------------------------------------------------------------------------|-----|---------------|------|-----------------|
| $V_O$     | $V_O$ Voltage output range $R_L = 10 \text{ k}\Omega$                             | 0   | $AV_{DD}-0.4$ |      | V               |
|           | Output load regulation accuracy $R_L = 2 \text{ k}\Omega$ vs $10 \text{ k}\Omega$ |     | 0.1           | 0.25 | % of FS voltage |

**reference inputs (REFINAB, REFINCD)**

| PARAMETER                 | TEST CONDITIONS                                                                      | MIN  | TYP           | MAX | UNIT             |
|---------------------------|--------------------------------------------------------------------------------------|------|---------------|-----|------------------|
| $V_I$                     | $V_I$ Input voltage range See Note 10                                                | 0    | $AV_{DD}-1.5$ |     | V                |
| $R_I$                     | Input resistance                                                                     |      | 10            |     | $\text{M}\Omega$ |
| $C_I$                     | Input capacitance                                                                    |      | 5             |     | pF               |
| Reference feedthrough     | REFIN = $1 \text{ V}_{pp}$ at $1 \text{ kHz}$ + $1.024 \text{ V}_{dc}$ (see Note 11) |      | -75           |     | dB               |
| Reference input bandwidth | REFIN = $0.2 \text{ V}_{pp}$ + $1.024 \text{ V}_{dc}$ large signal                   | Slow | 0.5           |     | MHz              |
|                           |                                                                                      | Fast | 1             |     |                  |

NOTES: 10. Reference input voltages greater than  $V_{DD}/2$  cause output saturation for large DAC codes.

11. Reference feedthrough is measured at the DAC output with an input code = 000 hex and a  $V_{ref}$  (REFINAB or REFINCD) input =  $1.024 \text{ V}_{dc}$  +  $1 \text{ V}_{pp}$  at  $1 \text{ kHz}$ .

**digital inputs (DIN, CS, LDAC, PD)**

| PARAMETER | TEST CONDITIONS     | MIN | TYP     | MAX | UNIT          |
|-----------|---------------------|-----|---------|-----|---------------|
| $I_{IH}$  | $V_I = V_{DD}$      |     | $\pm 1$ |     | $\mu\text{A}$ |
| $I_{IL}$  | $V_I = 0 \text{ V}$ |     | $\pm 1$ |     | $\mu\text{A}$ |
| $C_I$     |                     |     | 3       |     | pF            |

**power supply**

| PARAMETER                                 | TEST CONDITIONS                                                       | MIN  | TYP | MAX | UNIT |
|-------------------------------------------|-----------------------------------------------------------------------|------|-----|-----|------|
| $I_{DD}$                                  | 5-V supply,<br>No load, Clock running,<br>All inputs 0 V or $V_{DD}$  | Slow | 1.6 | 2.4 | mA   |
|                                           |                                                                       | Fast | 3.8 | 5.6 |      |
|                                           | 3-V supply,<br>No load, Clock running,<br>All inputs 0 V or $DV_{DD}$ | Slow | 1.2 | 1.8 | mA   |
|                                           |                                                                       | Fast | 3.2 | 4.8 |      |
| Power down supply current (see Figure 12) |                                                                       |      | 10  |     | nA   |

electrical characteristics over recommended operating free-air temperature range, supply voltages, and reference voltages (unless otherwise noted) (continued)

analog output dynamic performance

| PARAMETER     |                                    | TEST CONDITIONS                                                                                                                                                                                                                 |      | MIN | TYP | MAX | UNIT                       |
|---------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-----|----------------------------|
| SR            | Output slew rate                   | $C_L = 100 \text{ pF}$ , $R_L = 10 \text{ k}\Omega$ ,<br>$V_O = 10\%$ to 90%,<br>$V_{ref} = 2.048 \text{ V}$ , 1024 V                                                                                                           | Fast | 5   |     |     | $\text{V}/\mu\text{s}$     |
|               |                                    |                                                                                                                                                                                                                                 | Slow | 1   |     |     | $\text{V}/\mu\text{s}$     |
| $t_s$         | Output settling time               | $t_o \pm 0.5 \text{ LSB}$ , $C_L = 100 \text{ pF}$ ,<br>$R_L = 10 \text{ k}\Omega$ , See Notes 12 and 14                                                                                                                        | Fast | 3   | 5.5 |     | $\mu\text{s}$              |
|               |                                    |                                                                                                                                                                                                                                 | Slow | 9   | 20  |     |                            |
| $t_{s(c)}$    | Output settling time, code to code | $t_o \pm 0.5 \text{ LSB}$ , $C_L = 100 \text{ pF}$ ,<br>$R_L = 10 \text{ k}\Omega$ , See Note 13                                                                                                                                | Fast | 1   |     |     | $\mu\text{s}$              |
|               |                                    |                                                                                                                                                                                                                                 | Slow | 2   |     |     |                            |
| Glitch energy |                                    | Code transition from 7FF to 800                                                                                                                                                                                                 |      | 10  |     |     | $\text{nV}\cdot\text{sec}$ |
| SNR           | Signal-to-noise ratio              | Sinewave generated by DAC,<br>Reference voltage = 1.024 at 3 V and 2.048 at 5 V,<br>$f_s = 400 \text{ KSPS}$ ,<br>$f_{out} = 1.1 \text{ kHz}$ sinewave,<br>$C_L = 100 \text{ pF}$ , $R_L = 10 \text{ k}\Omega$ ,<br>BW = 20 kHz |      | 74  |     |     | dB                         |
| S/(N+D)       | Signal to noise + distortion       |                                                                                                                                                                                                                                 |      | 66  |     |     |                            |
| THD           | Total harmonic distortion          |                                                                                                                                                                                                                                 |      | –68 |     |     |                            |
| SFDR          | Spurious free dynamic range        |                                                                                                                                                                                                                                 |      | 70  |     |     |                            |

NOTES: 12. Settling time is the time for the output signal to remain within  $\pm 0.5 \text{ LSB}$  of the final measured value for a digital input code change of FFF hex to 080 hex for 080 hex to FFF hex.  
 13. Settling time is the time for the output signal to remain within  $\pm 0.5 \text{ LSB}$  of the final measured value for a digital input code change of one count.  
 14. Limits are ensured by design and characterization, but are not production tested.

electrical characteristics over recommended operating free-air temperature range, supply voltages, and reference voltages (unless otherwise noted) (continued)

### digital input timing requirements

|                  |                                                                                                                                                                                                                                                            | MIN | NOM | MAX | UNIT |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $t_{su}(CS-FS)$  | Setup time, $\overline{CS}$ low before $FS \downarrow$                                                                                                                                                                                                     | 10  |     |     | ns   |
| $t_{su}(FS-CK)$  | Setup time, $FS$ low before first negative SCLK edge                                                                                                                                                                                                       | 8   |     |     | ns   |
| $t_{su}(C16-FS)$ | Setup time, sixteenth negative SCLK edge after $FS$ low on which bit D0 is sampled before rising edge of $FS$                                                                                                                                              | 10  |     |     | ns   |
| $t_{su}(C16-CS)$ | Setup time. The first positive SCLK edge after D0 is sampled before $\overline{CS}$ rising edge. If $FS$ is used instead of the SCLK positive edge to update the DAC, then the setup time is between the $FS$ rising edge and $\overline{CS}$ rising edge. | 10  |     |     | ns   |
| $t_{wH}$         | Pulse duration, SCLK high                                                                                                                                                                                                                                  | 25  |     |     | ns   |
| $t_{wL}$         | Pulse duration, SCLK low                                                                                                                                                                                                                                   | 25  |     |     | ns   |
| $t_{su}(D)$      | Setup time, data ready before SCLK falling edge                                                                                                                                                                                                            | 8   |     |     | ns   |
| $t_h(D)$         | Hold time, data held valid after SCLK falling edge                                                                                                                                                                                                         | 5   |     |     | ns   |
| $t_{wH}(FS)$     | Pulse duration, $FS$ high                                                                                                                                                                                                                                  | 20  |     |     | ns   |

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Timing Diagram

## TYPICAL CHARACTERISTICS

## LOAD REGULATION



Figure 2

## LOAD REGULATION



Figure 3

## LOAD REGULATION



Figure 4

## LOAD REGULATION



Figure 5

**TYPICAL CHARACTERISTICS**



**Figure 6**



**Figure 7**



**Figure 8**



**Figure 9**

## TYPICAL CHARACTERISTICS



Figure 10



Figure 11



Figure 12

TYPICAL CHARACTERISTICS

DIFFERENTIAL NONLINEARITY



Figure 13

INTEGRAL NONLINEARITY



Figure 14

## APPLICATION INFORMATION

## general function

The TLV5614 is a 12-bit single supply DAC based on a resistor string architecture. The device consists of a serial interface, speed and power down control logic, a reference input buffer, a resistor string, and a rail-to-rail output buffer.

The output voltage (full scale determined by external reference) is given by:

$$2 \text{ REF} \frac{\text{CODE}}{2^n} [\text{V}]$$

where REF is the reference voltage and CODE is the digital input value within the range of  $0_{10}$  to  $2^n-1$ , where  $n=12$  (bits). The 16-bit data word, consisting of control bits and the new DAC value, is illustrated in the *data format* section. A power-on reset initially resets the internal latches to a defined state (all bits zero).

## serial interface

Explanation of data transfer: First, the device has to be enabled with  $\overline{\text{CS}}$  set to low. Then, a falling edge of FS starts shifting the data bit-per-bit (starting with the MSB) to the internal register on the falling edges of SCLK. After 16 bits have been transferred or FS rises, the content of the shift register is moved to the DAC latch which updates the voltage output to the new level.

The serial interface of the TLV5614 can be used in two basic modes:

- Four wire (with chip select)
- Three wire (without chip select)

Using chip select (four wire mode), it is possible to have more than one device connected to the serial port of the data source (DSP or microcontroller). The interface is compatible with the TMS320™ DSP family. Figure 15 shows an example with two TLV5614s connected directly to a TMS320 DSP.



Figure 15. TMS320 Interface

## APPLICATION INFORMATION

### serial interface (continued)

If there is no need to have more than one device on the serial bus, then  $\overline{CS}$  can be tied low. Figure 16 shows an example of how to connect the TLV5614 to a TMS320, SPI, or Microwire port using only three pins.



**Figure 16. Three-Wire Interface**

Notes on SPI and Microwire: Before the controller starts the data transfer, the software has to generate a falling edge on the I/O pin connected to FS. If the word width is 8 bits (SPI and Microwire), two write operations must be performed to program the TLV5614. After the write operation(s), the DAC output is updated automatically on the next positive clock edge following the sixteenth falling clock edge.

### serial clock frequency and update rate

The maximum serial clock frequency is given by:

$$f_{SCLKmax} = \frac{1}{t_{wH(min)} + t_{wL(min)}} = 20 \text{ MHz}$$

The maximum update rate is:

$$f_{UPDATEmax} = \frac{1}{16(t_{wH(min)} + t_{wL(min)})} = 1.25 \text{ MHz}$$

Note that the maximum update rate is a theoretical value for the serial interface since the settling time of the TLV5614 has to be considered also.

### data format

The 16-bit data word for the TLV5614 consists of two parts:

- Control bits (D15 . . . D12)
- New DAC value (D11 . . . D0)

|     |     |     |     |                         |     |    |    |    |    |    |    |    |    |    |    |
|-----|-----|-----|-----|-------------------------|-----|----|----|----|----|----|----|----|----|----|----|
| D15 | D14 | D13 | D12 | D11                     | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| A1  | A0  | PWR | SPD | New DAC value (12 bits) |     |    |    |    |    |    |    |    |    |    |    |

X: don't care

SPD: Speed control bit. 1 → fast mode 0 → slow mode

PWR: Power control bit. 1 → power down 0 → normal operation

## APPLICATION INFORMATION

In power-down mode, all amplifiers within the TLV5614 are disabled. A particular DAC (A, B, C, D) of the TLV5614 is selected by A1 and A0 within the input word.

| A1 | A0 | DAC |
|----|----|-----|
| 0  | 0  | A   |
| 0  | 1  | B   |
| 1  | 0  | C   |
| 1  | 1  | D   |

## Using TLV5614IYE, Bumped Dice

- Melting point of eutectic solder is 183°C.
- Recommended peak reflow temperatures are in the 220°C to 230°C range.
- The use of underfill is required. The use of underfill greatly reduces the risk of thermal mismatch fails.

*Underfill* is an epoxy/adhesive that may be added during the board assembly process to improve board level/system level reliability. The process is to dispense the epoxy under the dice after die attach reflow. The epoxy adheres to the body of the device and to the printed-circuit board. It reduces stress placed upon the solder joints due to the thermal coefficient of expansion (TCE) mismatch between the board and the component. Underfill material is highly filled with silica or other fillers to increase an epoxy's modulus, reduce creep sensitivity, and decrease the material's TCE.

The recommendation for peak flow temperatures of 220°C to 230°C is based on general empirical results that indicate that this temperature range is needed to facilitate good wetting of the solder bump to the substrate or circuit board pad. Lower peak temperatures may cause nonwets (cold solder joints).



NOTE A: All linear dimensions are in millimeters.

NOTE B: This drawing is subject to change without notice.

NOTE C: Scale = 18x

Figure 17. TLV5614IYE Bumped Dice

## TLV5614 interfaced to TMS320C203 DSP

### hardware interfacing

Figure 17 shows an example of how to connect the TLV5614 to a TMS320C203 DSP. The serial port is configured in burst mode, with FSX generated by the TMS320C203 to provide the frame sync (FS) input to the TLV5614. Data is transmitted on the DX line, with the serial clock input on the CLKX line. The general-purpose input/output port bits I/O0 and I/O1 are used to generate the chip select (CS) and DAC latch update (LDAC) inputs to the TLV5614. The active low power down (PD) is pulled high all the time to ensure the DACs are enabled.



Figure 18. TLV5614 Interfaced With TMS320C203

### software

The application example outputs a differential in-phase (sine) signal between the VOUTA and VOUTB pins, and its quadrature (cosine) signal as the differential signal between VOUTC and VOUTD.

The on-chip timer is used to generate interrupts at a fixed frequency. The related interrupt service routine pulses LDAC low to update all 4 DACs simultaneously, then fetches and writes the next sample to all 4 DACs. The samples are stored in a look-up table, which describes two full periods of a sine wave.

The synchronous serial port of the DSP is used in burst mode. In this mode, the processor generates an FS pulse preceding the MSB of every data word. If multiple, contiguous words are transmitted, a violation of the tsu(C16–FS) timing requirement occurs. To avoid this, the program waits until the transmission of the previous word has been completed.

## APPLICATION INFORMATION

```

-----
; Processor: TMS320C203 runnning at 40 MHz
;
; Description:
;
; This program generates a differential in-phase (sine) on (OUTA-OUTB) and it's
; quadrature (cosine) as a differential signal on (OUTC-OUTD).
;
; The DAC codes for the signal samples are stored as a table of 64 12-bit values,
; describing 2 periods of a sine function. A rolling pointer is used to address the
; table location in the first period of this waveform, from which the DAC A samples
; are read. The samples for the other 3 DACs are read at an offset to this rolling
; pointer:
;   DAC   Function      Offset from rolling pointer
;   A     sine           0
;   B     inverse sine  16
;   C     cosine          8
;   D     inverse cosine24
;
; The on-chip timer is used to generate interrupts at a fixed rate. The interrupt
; service routine first pulses LDAC low to update all DACs simultaneously
; with the values which were written to them in the previous interrupt. Then all
; 4 DAC values are fetched and written out through the synchronous serial interface
; Finally, the rolling pointer is incremented to address the next sample, ready for
; the next interrupt.
;
; © 1998, Texas Instruments Inc.
-----
----- I/O and memory mapped regs -----
.include "regs.asm"
----- jump vectors -----
.ps 0h
b start
b int1
b int23
b timer_isr;
----- variables -----
temp .equ 0060h
r_ptr .equ 0061h
iosr_stat .equ 0062h
DACA_ptr .equ 0063h
DACB_ptr .equ 0064h
DACC_ptr .equ 0065h
DACD_ptr .equ 0066h
----- constants -----
; DAC control bits to be OR'ed onto data
; all fast mode
DACA_control .equ 01000h
DACB_control .equ 05000h
DACC_control .equ 09000h
DACD_control .equ 0d000h
----- tables -----
.ds 02000h
sinevals
.word 00800h
.word 0097Ch
.word 00AE9h
.word 00C3Ah
.word 00D61h
.word 00E53h
.word 00F07h
.word 00F76h
.word 00F9Ch
.word 00F76h
.word 00F07h
.word 00E53h

```



---

## APPLICATION INFORMATION

```
.word 00D61h
.word 00C3Ah
.word 00AE9h
.word 0097Ch
.word 00800h
.word 00684h
.word 00517h
.word 003C6h
.word 0029Fh
.word 001ADh
.word 000F9h
.word 0008Ah
.word 00064h
.word 0008Ah
.word 000F9h
.word 001ADh
.word 0029Fh
.word 003C6h
.word 00517h
.word 00684h
.word 00800h
.word 0097Ch
.word 00AE9h
.word 00C3Ah
.word 00D61h
.word 00E53h
.word 00F07h
.word 00F76h
.word 00F9Ch
.word 00F76h
.word 00F07h
.word 00E53h
.word 00D61h
.word 00C3Ah
.word 00AE9h
.word 0097Ch
.word 00800h
.word 00684h
.word 00517h
.word 003C6h
.word 0029Fh
.word 001ADh
.word 000F9h
.word 0008Ah
.word 00064h
.word 0008Ah
.word 000F9h
.word 001ADh
.word 0029Fh
.word 003C6h
.word 00517h
.word 00684h
```

## APPLICATION INFORMATION

```

;-----
; Main Program
;-----
        .ps    1000h
        .entry
start
;-----
; disable interrupts
;-----
        setc  INTM      ; disable maskable interrupts
        splk  #0ffffh, IFR; clear all interrupts
        splk  #0004h, IMR; timer interrupts unmasked
;-----
; set up the timer
; timer period set by values in PRD and TDDR
; period = (CLKOUT1 period) x (1+PRD) x (1+TDDR)
; examples for TMS320C203 with 40MHz main clock
; Timer rate      TDDR    PRD
; 80 kHz          9      24 (18h)
; 50 kHz          9      39 (27h)
;-----
prd_val.equ    0018h
tcr_val.equ    0029h
        splk  #0000h, temp; clear timer
        out   temp, TIM
        splk  #prd_val, temp; set PRD
        out   temp, PRD
        splk  #tcr_val, temp; set TDDR, and TRB=1 for auto-reload
        out   temp, TCR
;-----
; Configure IO0/1 as outputs to be :
; IO0 CS - and set high
; IO1 LDAC - and set high
;-----
        in    temp, ASPCR; configure as output
        lacl  temp
        or   #0003h
        sacl  temp
        out   temp, ASPCR
        in    temp, IOSR; set them high
        lacl  temp
        or   #0003h
        sacl  temp
        out   temp, IOSR
;-----
; set up serial port for
; SSPCR.TXM=1      Transmit mode - generate FSX
; SSPCR.MCM=1      Clock mode - internal clock source
; SSPCR.FSM=1      Burst mode
;-----
        splk  #0000Eh, temp
        out   temp, SSPCR; reset transmitter
        splk  #0002Eh, temp
        out   temp, SSPCR
;-----
; reset the rolling pointer
;-----
        lacl  #000h
        sacl  r_ptr
;-----
; enable interrupts
;-----
        clrc  INTM      ; enable maskable interrupts
;-----
; loop forever!
;-----

```



## APPLICATION INFORMATION

```

next    idle      ;wait for interrupt
      b      next
;-----
; all else fails stop here
;-----
done    b      done      ;hang there
;-----
; Interrupt Service Routines
;-----
int1    ret      ; do nothing and return
int23   ret      ; do nothing and return
timer_isr:
      in     iosr_stat, IOSR; store IOSR value into variable space
      lacl   iosr_stat      ; load acc with iosr status
      and   #0FFF0h        ; reset IO1 - LDAC low
      sacl   temp          ;
      out    temp, IOSR    ;
      or    #0002h         ; set IO1 - LDAC high
      sacl   temp          ;
      out    temp, IOSR    ;
      and   #0FFF0h        ; reset IO0 - CS low
      sacl   temp          ;
      out    temp, IOSR    ;
      lacl   r_ptr          ; load rolling pointer to accumulator
      add    #sinevals      ; add pointer to table start
      sacl   DACa_ptr       ; to get a pointer for next DAC a sample
      add    #08h            ; add 8 to get to DAC C pointer
      sacl   DACc_ptr       ;
      add    #08h            ; add 8 to get to DAC B pointer
      sacl   DACb_ptr       ;
      add    #08h            ; add 8 to get to DAC D pointer
      sacl   DACd_ptr       ;
      mar    *,ar0          ; set ar0 as current AR

; DAC A
      lar    ar0, DACa_ptr; ar0 points to DAC a sample
      lacl   *              ; get DAC a sample into accumulator
      or    #DACA_control  ; OR in DAC A control bits
      sacl   temp          ;
      out    temp, SDTR    ; send data
;-----
; We must wait for transmission to complete before writing next word to the SDTR.;  

; TLV5614/04 interface does not allow the use of burst mode with the full packet; rate, as  

; we need a CLKX -ve edge to clock in last bit before FS goes high again.; to allow SPI  

; compatibility.
;-----
      rpt    #016h          ; wait long enough for this configuration
      nop                ; of MCLK/CLKOUT1 rate

; DAC B
      lar    ar0, dacb_ptr; ar0 points to DAC a sample
      lacl   *              ; get DAC a sample into accumulator
      or    #DACP_control  ; OR in DAC B control bits
      sacl   temp          ;
      out    temp, SDTR    ; send data
      rpt    #016h          ; wait long enough for this configuration
      nop                ; of MCLK/CLKOUT1 rate

; DAC C
      lar    ar0, dacc_ptr; ar0 points to dac a sample
      lacl   *              ; get DAC a sample into accumulator
      or    #DACC_control  ; OR in DAC C control bits
      sacl   temp          ;
      out    temp, SDTR    ; send data
      rpt    #016h          ; wait long enough for this configuration
      nop                ; of MCLK/CLKOUT1 rate

```

## APPLICATION INFORMATION

```
; DAC D
lar      ar0, dacd_ptr; ar0 points to DAC a sample
lacl    *           ; get DAC a sample into accumulator
or      #dacd_control; OR in DAC D control bits
sacl    temp        ;
out     temp, SDTR  ; send data

lacl    r_ptr       ; load rolling pointer to accumulator
add     #1h         ; increment rolling pointer
and     #001Fh      ; count 0-31 then wrap back round
sacl    r_ptr       ; store rolling pointer
rpt    #016h        ; wait long enough for this configuration
nop     ; of MCLK/CLKOUT1 rate

; now take CS high again
lacl    iosr_stat  ; load acc with iosr status
or      #0001h      ; set IO0 - CS high
sacl    temp        ;
out     temp, IOSR  ;
clrc    intm       ; re-enable interrupts
ret     ; return from interrupt
.end
```



## APPLICATION INFORMATION

### TLV5614 interfaced to MCS®51 microcontroller

#### hardware interfacing

Figure 18 shows an example of how to connect the TLV5614 to an MCS®51 Microcontroller. The serial DAC input data and external control signals are sent via I/O Port 3 of the controller. The serial data is sent on the RxD line, with the serial clock output on the TxD line. Port 3 bits 3, 4, and 5 are configured as outputs to provide the DAC latch update (LDAC), chip select (CS) and frame sync (FS) signals for the TLV5614. The active low power down pin (PD) of the TLV5614 is pulled high to ensure that the DACs are enabled.



Figure 19. TLV5614 Interfaced With MCS®51

#### software

The example is the same as for the TMS320C203 in this data sheet, but adapted for a MCS®51 controller. It generates a differential in-phase (sine) signal between the VOUTA and VOUTB pins, and its quadrature (cosine) signal is the differential signal between VOUTC and VOUTD.

The on-chip timer is used to generate interrupts at a fixed frequency. The related interrupt service routine pulses LDAC low to update all 4 DACs simultaneously, then fetches and writes the next sample to all 4 DACs. The samples are stored as a look-up table, which describes one full period of a sine wave.

The serial port of the controller is used in Mode 0, which transmits 8 bits of data on RxD, accompanied by a synchronous clock on TxD. Two writes concatenated together are required to write a complete word to the TLV5614. The CS and FS signals are provided in the required fashion through control of IO port 3, which has bit addressable outputs.

## APPLICATION INFORMATION

```

-----
; Processor: 80C51
;
; Description:
;
; This program generates a differential in-phase
; (sine) on (OUTA-OUTB) ; and it's quadrature (cosine)
; as a differential signal on (OUTC-OUTD).
;
; © 1998, Texas Instruments Inc.
-----
NAME    GENIQ
MAIN    SEGMENT      CODE
ISR     SEGMENT      CODE
SINTBL SEGMENT      CODE
VAR1    SEGMENT      DATA
STACK   SEGMENT      IDATA
-----
; Code start at address 0, jump to start
;-----
CSEG   AT  0
LJMP   start        ; Execution starts at address 0 on power-up.
;-----
; Code in the timer0 interrupt vector
;-----
CSEG   AT  0BH
LJMP   timer0isr   ; Jump vector for timer 0 interrupt is 000Bh
;-----
; Global variables need space allocated
;-----
RSEG    VAR1
temp_ptr: DS   1
rolling_ptr: DS  1
;-----
; Interrupt service routine for timer 0 interrupts
;-----
RSEG    ISR
timer0isr:
PUSH   PSW
PUSH   ACC
CLR    INT1      ; pulse LDAC low
SETB   INT1      ; to latch all 4 previous values at the same time
; 1st thing done in timer isr => fixed period
CLR    T0        ; set CS low

; The signal to be output on each DAC is a sine function.
; One cycle of a sine wave is held in a table @ sinevals
; as 32 samples of msb, lsb pairs (64 bytes).
; We have ; one pointer which rolls round this table, rolling_ptr,
; incrementing by 2 bytes (1 sample) on each interrupt (at the end of
; this routine).

; The DAC samples are read at an offset to this rolling pointer:
; DAC Function  Offset from rolling_ptr
; A sine      0
; B inverse sine 32
; C cosine    16
; D inverse cosine48
MOV    DPTR,#sinevals; set DPTR to the start of the table
; of sine signal values
MOV    R7,rolling_ptr; R7 holds the pointer
; into the sine table

MOV    A,R7        ; get DAC A msb
MOVC  A,@A+DPTR   ; msb of DAC A is in the ACC

```



## APPLICATION INFORMATION

```

CLR    T1          ; transmit it - set FS low
MOV    SBUF,A      ; send it out the serial port

INC    R7          ; increment the pointer in R7
MOV    A,R7        ; to get the next byte from the table
MOVC   A,@A+DPTR   ; which is the lsb of this sample, now in ACC
A_MSB_TX:
JNB    TI,A_MSB_TX ; wait for transmit to complete
CLR    TI          ; clear for new transmit
MOV    SBUF,A      ; and send out the lsb of DAC A

; DAC C next
; DAC C codes should be taken from 16 bytes (8 samples) further on
; in the sine table - this gives a cosine function
MOV    A,R7        ; pointer in R7
ADD    A,#0FH      ; add 15 - already done one INC
ANL    A,#03FH     ; wrap back round to 0 if > 64
MOV    R7,A        ; pointer back in R7

MOVC   A,@A+DPTR   ; get DAC C msb from the table
ORL    A,#01H      ; set control bits to DAC C address
A_LSB_TX:
JNB    TI,A_LSB_TX ; wait for DAC A lsb transmit to complete
SETB   T1          ; toggle FS
CLR    T1          ; clear for new transmit
MOV    SBUF,A      ; and send out the msb of DAC C
INC    R7          ; increment the pointer in R7
MOV    A,R7        ; to get the next byte from the table
MOVC   A,@A+DPTR   ; which is the lsb of this sample, now in ACC
C_MSB_TX:
JNB    TI,C_MSB_TX ; wait for transmit to complete
CLR    TI          ; clear for new transmit
MOV    SBUF,A      ; and send out the lsb of DAC C

; DAC B next
; DAC B codes should be taken from 16 bytes (8 samples) further on
; in the sine table - this gives an inverted sine function
MOV    A,R7        ; pointer in R7
ADD    A,#0FH      ; add 15 - already done one INC
ANL    A,#03FH     ; wrap back round to 0 if > 64
MOV    R7,A        ; pointer back in R7

MOVC   A,@A+DPTR   ; get DAC B msb from the table
ORL    A,#02H      ; set control bits to DAC B address
C_LSB_TX:
JNB    TI,C_LSB_TX ; wait for DAC C lsb transmit to complete
SETB   T1          ; toggle FS
CLR    T1          ; clear for new transmit
MOV    SBUF,A      ; and send out the msb of DAC B

; get DAC B LSB
INC    R7          ; increment the pointer in R7
MOV    A,R7        ; to get the next byte from the table
MOVC   A,@A+DPTR   ; which is the lsb of this sample, now in ACC
B_MSB_TX:
JNB    TI,B_MSB_TX ; wait for transmit to complete
CLR    TI          ; clear for new transmit
MOV    SBUF,A      ; and send out the lsb of DAC B

; DAC D next
; DAC D codes should be taken from 16 bytes (8 samples) further on
; in the sine table - this gives an inverted cosine function

```

## APPLICATION INFORMATION

```

MOV  A,R7          ; pointer in R7
ADD  A,#0FH        ; add 15 - already done one INC
ANL  A,#03FH        ; wrap back round to 0 if > 64
MOV  R7,A          ; pointer back in R7
MOVC A,@A+DPTR      ; get DAC D msb from the table
ORL  A,#03H        ; set control bits to DAC D address

B_LSB_TX:
JNB  TI,B_LSB_TX  ; wait for DAC B lsb transmit to complete
SETB T1            ; toggle FS
CLR  T1
CLR  TI            ; clear for new transmit
MOV  SBUF,A        ; and send out the msb of DAC D

INC  R7            ; increment the pointer in R7
MOV  A,R7          ; to get the next byte from the table
MOVC A,@A+DPTR      ; which is the lsb of this sample, now in ACC

D_MSB_TX:
JNB  TI,D_MSB_TX  ; wait for transmit to complete
CLR  TI            ; clear for new transmit
MOV  SBUF,A        ; and send out the lsb of DAC D

; increment the rolling pointer to point to the next sample
; ready for the next interrupt
MOV  A,rolling_ptr
ADD  A,#02H        ; add 2 to the rolling pointer
ANL  A,#03FH        ; wrap back round to 0 if > 64
MOV  rolling_ptr,A ; store in memory again

D_LSB_TX:
JNB  TI,D_LSB_TX  ; wait for DAC D lsb transmit to complete
CLR  TI            ; clear for next transmit
SETB T1            ; FS high
SETB T0            ; CS high
POP  ACC
POP  PSW
RETI

;-----
; Stack needs definition
;-----
RSEG  STACK
DS    10h          ; 16 Byte Stack!
;-----
; Main program code
;-----
RSEG  MAIN
start:
MOV  SP,#STACK-1   ; first set Stack Pointer
CLRA
MOV  SCON,A        ; set serial port 0 to mode 0
MOV  TMOD,#02H      ; set timer 0 to mode 2 - auto-reload
MOV  TH0,#038H      ; set TH0 for 5kHs interrupts
SETB INT1          ; set LDAC = 1
SETB T1            ; set FS = 1
SETB T0            ; set CS = 1
SETB ET0            ; enable timer 0 interrupts
SETB EA             ; enable all interrupts
MOV  rolling_ptr,A ; set rolling pointer to 0
SETB TR0            ; start timer 0

always:
SJMP always        ; while(1) !
RET

;-----
; Table of 32 sine wave samples used as DAC data
;-----
RSEG  SINTBL

```



---

## APPLICATION INFORMATION

sinevals:

```
DW 01000H
DW 0903EH
DW 05097H
DW 0305CH
DW 0B086H
DW 070CAH
DW 0F0E0H
DW 0F06EH
DW 0F039H
DW 0F06EH
DW 0F0E0H
DW 070CAH
DW 0B086H
DW 0305CH
DW 05097H
DW 0903EH
DW 01000H
DW 06021H
DW 0A0E8H
DW 0C063H
DW 040F9H
DW 080B5H
DW 0009FH
DW 00051H
DW 00026H
DW 00051H
DW 0009FH
DW 080B5H
DW 040F9H
DW 0C063H
DW 0A0E8H
DW 06021H
```

END

**PACKAGING INFORMATION**

| Orderable part number       | Status<br>(1) | Material type<br>(2) | Package   Pins  | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6) |
|-----------------------------|---------------|----------------------|-----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|---------------------|
| <a href="#">TLV5614CD</a>   | Active        | Production           | SOIC (D)   16   | 40   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TLV5614C            |
| TLV5614CD.A                 | Active        | Production           | SOIC (D)   16   | 40   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TLV5614C            |
| <a href="#">TLV5614CPW</a>  | Active        | Production           | TSSOP (PW)   16 | 90   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TV5614              |
| TLV5614CPW.A                | Active        | Production           | TSSOP (PW)   16 | 90   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TV5614              |
| TLV5614CPWG4                | Active        | Production           | TSSOP (PW)   16 | 90   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TV5614              |
| <a href="#">TLV5614CPWR</a> | Active        | Production           | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TV5614              |
| TLV5614CPWR.A               | Active        | Production           | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TV5614              |
| <a href="#">TLV5614ID</a>   | Active        | Production           | SOIC (D)   16   | 40   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TLV5614I            |
| TLV5614ID.A                 | Active        | Production           | SOIC (D)   16   | 40   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TLV5614I            |
| <a href="#">TLV5614IDR</a>  | Active        | Production           | SOIC (D)   16   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TLV5614I            |
| TLV5614IDR.A                | Active        | Production           | SOIC (D)   16   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TLV5614I            |
| <a href="#">TLV5614IPW</a>  | Active        | Production           | TSSOP (PW)   16 | 90   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TY5614              |
| TLV5614IPW.A                | Active        | Production           | TSSOP (PW)   16 | 90   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TY5614              |
| <a href="#">TLV5614IPWR</a> | Active        | Production           | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TY5614              |
| TLV5614IPWR.A               | Active        | Production           | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TY5614              |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

---

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF TLV5614 :**

- Enhanced Product : [TLV5614-EP](#)

NOTE: Qualified Version Definitions:

- Enhanced Product - Supports Defense, Aerospace and Medical Applications

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TLV5614CPWR | TSSOP        | PW              | 16   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |
| TLV5614IDR  | SOIC         | D               | 16   | 2500 | 330.0              | 16.4               | 6.5     | 10.3    | 2.1     | 8.0     | 16.0   | Q1            |
| TLV5614IPWR | TSSOP        | PW              | 16   | 2000 | 330.0              | 12.4               | 6.9     | 5.6     | 1.6     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV5614CPWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| TLV5614IDR  | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |
| TLV5614IPWR | TSSOP        | PW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |

**TUBE**


\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T ( $\mu$ m) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------------|--------|
| TLV5614CD    | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810         | 4      |
| TLV5614CD.A  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810         | 4      |
| TLV5614CPW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600         | 3.5    |
| TLV5614CPW.A | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600         | 3.5    |
| TLV5614CPWG4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600         | 3.5    |
| TLV5614ID    | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810         | 4      |
| TLV5614ID.A  | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810         | 4      |
| TLV5614IPW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600         | 3.5    |
| TLV5614IPW.A | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600         | 3.5    |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.

D. Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.

E. Reference JEDEC MS-012 variation AC.

# PACKAGE OUTLINE

PW0016A



TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.

# EXAMPLE BOARD LAYOUT

PW0016A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE: 10X



4220204/B 12/2023

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

PW0016A

TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE: 10X

4220204/B 12/2023

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#) or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2025, Texas Instruments Incorporated