



CYPRESS

FastEdge™ Series  
CY2DP3110

## 1 of 2:10 Differential Clock/Data Fanout Buffer

### Features

- Ten ECL/PECL differential outputs
- One ECL/PECL differential or single-ended inputs (CLKA)
- One HSTL differential or single-ended inputs (CLKB)
- Hot-swappable/-insertable
- 50 ps output-to-output skew
- 150 ps device-to-device skew
- 400 ps propagation delay (typical)
- 1.2 ps RMS period jitter (max.)
- 1.5 GHz Operation (2.7 GHz maximum toggle frequency)
- PECL and HSTL mode supply range:  $V_{CC} = 2.5V \pm 5\%$  to  $3.3V \pm 5\%$  with  $V_{EE} = 0V$
- ECL mode supply range:  $V_{EE} = -2.5V \pm 5\%$  to  $-3.3V \pm 5\%$  with  $V_{CC} = 0V$
- Industrial temperature range:  $-40^{\circ}C$  to  $85^{\circ}C$
- 32-pin TQFP package
- Temperature compensation like 100K ECL
- Pin-compatible with MC100ES6111

### Functional Description

The CY2DP3110 is a low-skew, low propagation delay 2-to-10 differential fanout buffer targeted to meet the requirements of high-performance clock and data distribution applications. The device is implemented on SiGe technology and has a fully differential internal architecture that is optimized to achieve low signal skews at operating frequencies of up to 1.5 GHz.

The device features two differential input paths that are multiplexed internally. This mux is controlled by the CLK\_SEL pin. The CY2DP3110 may function not only as a differential clock buffer but also as a signal-level translator and fanout on HSTL single-ended signal to 10 ECL/PECL differential loads. An external bias pin, VBB, is provided for this purpose. In such an application, the VBB pin should be connected to either one of the CLKA# or CLKB# inputs and bypassed to ground via a  $0.01\text{-}\mu\text{F}$  capacitor. Traditionally, in ECL, it is used to provide the reference level to a receiving single-ended input that might have a different self-bias point.

Since the CY2DP3110 introduces negligible jitter to the timing budget, it is the ideal choice for distributing high frequency, high precision clocks across back-planes and boards in communication systems. Furthermore, advanced circuit design schemes, such as internal temperature compensation, ensure that the CY2DP3110 delivers consistent performance over various platforms.

### Block Diagram



### Pin Configuration



**Pin Definitions<sup>[1, 2, 3]</sup>**

| Pin                               | Name    | I/O                 | Type     | Description                                 |
|-----------------------------------|---------|---------------------|----------|---------------------------------------------|
| 2                                 | CLK_SEL | I,PD                | ECL/PECL | <b>Input Clock Select.</b>                  |
| 3                                 | CLKA    | I,PD <sup>[1]</sup> | ECL/PECL | <b>Differential Input Clocks.</b>           |
| 4                                 | CLKA#   | I,PD/PU             | ECL/PECL | <b>Differential Input Clocks.</b>           |
| 5                                 | VBB     | O                   | Bias     | <b>Reference Voltage Output.</b>            |
| 6                                 | CLKB,   | I,PD                | HSTL     | <b>Alternate Differential Input Clocks.</b> |
| 7                                 | CLKB#   | I,PD/PU             | HSTL     | <b>Alternate Differential Input Clocks.</b> |
| 8                                 | VEE     | -PWR                | Power    | <b>Negative Power Supply.</b>               |
| 1,9,16,<br>25,32                  | VCC     | +PWR                | Power    | <b>Positive Power Supply.</b>               |
| 31,29,27,24,22,20,18,<br>15,13,11 | Q(0:9)  | O                   | ECL/PECL | <b>ECL/PECL Differential Output Clocks.</b> |
| 30,28,26,23,21,19,17,<br>14,12,10 | Q#(0:9) | O                   | ECL/PECL | <b>ECL/PECL Differential Output Clocks.</b> |

**Table 1.**

| Control | Operation                                                                                                                                                                      |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK_SEL |                                                                                                                                                                                |
| 0       | CLKA, CLKA# input pair is active (Default condition with no connection to pin)<br>CLKA can be driven with ECL- or PECL-compatible signals with respective power configurations |
| 1       | CLKB, CLKB# input pair is active.<br>CLKB can be driven with HSTL compatible signals with respective power configurations                                                      |

**Governing Agencies**

The following agencies provide specifications that apply to the CY2DP3110. The agency name and relevant specification is listed below in *Table 2*.

**Table 2.**

| Agency Name | Specification                                                                                         |
|-------------|-------------------------------------------------------------------------------------------------------|
| JEDEC       | JESD 020B (MSL)<br>JESD 8-6 (HSTL)<br>JESD 51 (Theta JA)<br>JESD 8-2 (ECL)<br>JESD 65-B (skew,jitter) |
| Mil-Spec    | 883E Method 1012.1 (Thermal Theta JC)                                                                 |

**Notes:**

1. In the I/O column, the following notation is used: I for Input, O for Output, PD for Pull-Down, PU for Pull-Up, and PWR for Power
2. In ECL mode (negative power supply mode),  $V_{EE}$  is either -3.3V or -2.5V and  $V_{CC}$  is connected to GND (0V). In PECL mode (positive power supply mode),  $V_{EE}$  is connected to GND (0V) and  $V_{CC}$  is either +3.3V or +2.5V. In both modes, the input and output levels are referenced to the most positive supply ( $V_{CC}$ ) and are between  $V_{CC}$  and  $V_{EE}$ .
3.  $V_{BB}$  is available for use for single-ended bias mode for |3.3V| supplies (not |2.5V|).

## Absolute Maximum Ratings

| Parameter  | Description                | Condition        | Min. | Max. | Unit  |
|------------|----------------------------|------------------|------|------|-------|
| $V_{CC}$   | Positive Supply Voltage    | Non-Functional   | -0.3 | 4.6  | V     |
| $V_{EE}$   | Negative Supply Voltage    | Non-Functional   | -4.6 | 0.3  | V     |
| $T_S$      | Temperature, Storage       | Non-Functional   | -65  | +150 | °C    |
| $T_J$      | Temperature, Junction      | Non-Functional   |      | 150  | °C    |
| $ESD_h$    | ESD Protection             | Human Body Model |      | 2000 | V     |
| $M_{SL}$   | Moisture Sensitivity Level |                  |      | 3    | N.A.  |
| Gate Count | Total Number of Used Gates | Assembled Die    |      | 50   | gates |

**Multiple Supplies:** The Voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required.

## Operating Conditions

| Parameter        | Description                      | Condition                                | Min. | Max.               | Unit |
|------------------|----------------------------------|------------------------------------------|------|--------------------|------|
| $I_{BB}$         | Output Reference Current         | Relative to $V_{BB}$                     |      | 200                | uA   |
| $LU_I$           | Latch Up Immunity                | Functional, typical                      |      | 100                | mA   |
| $T_A$            | Temperature, Operating Ambient   | Functional                               | -40  | +85                | °C   |
| $\emptyset_{Jc}$ | Dissipation, Junction to Case    | Functional                               |      | 35 <sup>[4]</sup>  | °C/W |
| $\emptyset_{Ja}$ | Dissipation, Junction to Ambient | Functional                               |      | 76 <sup>[4]</sup>  | °C/W |
| $I_{EE}$         | Maximum Quiescent Supply Current | $V_{EE}$ pin                             |      | 130 <sup>[5]</sup> | mA   |
| $C_{IN}$         | Input pin capacitance            |                                          |      | 3                  | pF   |
| $L_{IN}$         | Pin Inductance                   |                                          |      | 1                  | nH   |
| $V_{IN}$         | Input Voltage                    | Relative to $V_{CC}$ <sup>[6]</sup>      | -0.3 | $V_{CC} + 0.3$     | V    |
| $V_{TT}$         | Output Termination Voltage       | Relative to $V_{CC}$ <sup>[6]</sup>      |      | $V_{CC} - 2$       | V    |
| $V_{OUT}$        | Output Voltage                   | Relative to $V_{CC}$ <sup>[6]</sup>      | -0.3 | $V_{CC} + 0.3$     | V    |
| $I_{IN}$         | Input Current <sup>[7]</sup>     | $V_{IN} = V_{IL}$ , or $V_{IN} = V_{IH}$ |      | 150                | uA   |

## PECL/HSTL DC Electrical Specifications

| Parameter      | Description                                                              | Condition                                                            | Min.                                 | Max.                             | Unit |
|----------------|--------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------|----------------------------------|------|
| $V_{CC}$       | Operating Voltage                                                        | $2.5V \pm 5\%$ , $V_{EE} = 0.0V$<br>$3.3V \pm 5\%$ , $V_{EE} = 0.0V$ | 2.375<br>3.135                       | 2.625<br>3.465                   | V    |
| $V_{CMR}$      | PECL Input Differential Cross Point Voltage <sup>[8]</sup>               | Differential operation                                               | 1.2                                  | $V_{CC}$                         | V    |
| $V_X$          | HSTL Input Differential Crosspoint Voltage <sup>[9]</sup>                | Standard Load Differential Operation                                 | 0.68                                 | 0.9                              | V    |
| $V_{OH}$       | Output High Voltage                                                      | $I_{OH} = -30 \text{ mA}^{[10]}$                                     | $V_{CC} - 1.25$                      | $V_{CC} - 0.7$                   | V    |
| $V_{OL}$       | Output Low Voltage<br>$V_{CC} = 3.3V \pm 5\%$<br>$V_{CC} = 2.5V \pm 5\%$ | $I_{OL} = -5 \text{ mA}^{[10]}$                                      | $V_{CC} - 1.995$<br>$V_{CC} - 1.995$ | $V_{CC} - 1.5$<br>$V_{CC} - 1.3$ | V    |
| $V_{IH}$       | Input Voltage, High                                                      | Single-ended operation                                               | $V_{CC} - 1.165$                     | $V_{CC} - 0.880^{[11]}$          | V    |
| $V_{IL}$       | Input Voltage, Low                                                       | Single-ended operation                                               | $V_{CC} - 1.945^{[11]}$              | $V_{CC} - 1.625$                 | V    |
| $V_{BB}^{[3]}$ | Output Reference Voltage                                                 | Relative to $V_{CC}$ <sup>[6]</sup>                                  | $V_{CC} - 1.620$                     | $V_{CC} - 1.220$                 | V    |

**Notes:**

4. Theta JA EIA JEDEC 51 test board conditions (typical value); Theta JC 883E Method 1012.1
5. Power Calculation:  $V_{CC} * I_{EE} + 0.5 (I_{OH} + I_{OL}) (V_{OH} - V_{OL})$  (number of differential outputs used);  $I_{EE}$  does not include current going off chip.
6. where  $V_{CC}$  is  $3.3V \pm 5\%$  or  $2.5V \pm 5\%$
7. Inputs have internal pull-up/pull-down or biasing resistors which affect the input current.
8. Refer to Figure 1
9.  $V_X(AC)$  is the crosspoint of the differential HSTL input signal. Normal AC operation is obtained when the crosspoint is within the  $V_X(AC)$  range and the input swing lies within the  $V_{DIF}(AC)$  specification. Violation of  $V_X(AC)$  or  $V_{DIF}(AC)$  impacts the device propagation delay, device and part-to-part skew. Refer to Fig. 2.
10. Equivalent to a termination of  $50\Omega$  to VTT.  $I_{OHMIN} = (V_{OHMIN} - V_{TT})/50$ ;  $I_{OHMAX} = (V_{OHMAX} - V_{TT})/50$ ;  $I_{OLMIN} = (V_{OLMIN} - V_{TT})/50$ ;  $I_{OLMAX} = (V_{OLMAX} - V_{TT})/50$ ;
11.  $V_{IL}$  will operate down to  $V_{EE}$ ;  $V_{IH}$  will operate up to  $V_{CC}$

**ECL DC Electrical Specifications**

| Parameter      | Description                                                                | Condition                                                              | Min.                   | Max.                   | Unit |
|----------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------|------------------------|------|
| $V_{EE}$       | Negative Power Supply                                                      | $-2.5V \pm 5\%$ , $V_{CC} = 0.0V$<br>$-3.3V \pm 5\%$ , $V_{CC} = 0.0V$ | -2.625<br>-3.465       | -2.375<br>-3.135       | V    |
| $V_{CMR}$      | ECL Input Differential cross point voltage <sup>[8]</sup>                  | Differential operation                                                 | $V_{EE} + 1.2$         | 0V                     | V    |
| $V_{OH}$       | Output High Voltage                                                        | $I_{OH} = -30 \text{ mA}^{[10]}$                                       | -1.25                  | -0.7                   | V    |
| $V_{OL}$       | Output Low Voltage<br>$V_{EE} = -3.3V \pm 5\%$<br>$V_{EE} = -2.5V \pm 5\%$ | $I_{OL} = -5 \text{ mA}^{[10]}$                                        | -1.995<br>-1.995       | -1.5<br>-1.3           | V    |
| $V_{IH}$       | Input Voltage, High                                                        | Single-ended operation                                                 | -1.165                 | -0.880 <sup>[11]</sup> | V    |
| $V_{IL}$       | Input Voltage, Low                                                         | Single-ended operation                                                 | -1.945 <sup>[11]</sup> | -1.625                 | V    |
| $V_{BB}^{[3]}$ | Output Reference Voltage                                                   |                                                                        | -1.620                 | -1.220                 | V    |

**AC Electrical Specifications**

| Parameter    | Description                                                   | Condition                                          | Min.       | Max.             | Unit     |
|--------------|---------------------------------------------------------------|----------------------------------------------------|------------|------------------|----------|
| $V_{PP}$     | PECL/ECL Differential Input Voltage <sup>[8]</sup>            | Differential operation                             | 0.1        | 1.3              | V        |
| $V_{CMRO}$   | Output Common Voltage Range (typ.)                            |                                                    |            | $V_{CC} - 1.425$ | V        |
| $f_{CLK}$    | Input Frequency                                               | 50% duty cycle Standard load                       | -          | 1.5              | GHz      |
| $T_{PD}$     | Propagation Delay CLKA or CLKB to Output pair <sup>[13]</sup> | PECL, ECL = 660 MHz<br>HSTL < 1GHz                 | 280<br>280 | 650<br>750       | ps<br>ps |
| $V_{DIF}$    | HSTL Differential Input Voltage <sup>[12]</sup>               | Duty Cycle Standard Load<br>Differential Operation | 0.4        | 1.9              | V        |
| $V_o$        | Output Voltage (peak-to-peak; see Figure 2)                   | < 1 GHz                                            | 0.375      | -                | V        |
| $tsk_{(0)}$  | Output-to-output Skew                                         | 660 MHz <sup>[13]</sup> , See Figure 3             | -          | 50               | ps       |
| $tsk_{(PP)}$ | Part-to-Part Output Skew                                      | 660 MHz <sup>[13]</sup>                            | -          | 150              | ps       |
| $T_{PER}$    | Output Period Jitter (rms) <sup>[14]</sup>                    | 660 MHz <sup>[13]</sup>                            | -          | 1.2              | ps       |
| $tsk_{(P)}$  | Output Pulse Skew <sup>[15]</sup>                             | 660 MHz <sup>[13]</sup> , See Figure 3             | -          | 50               | ps       |
| $T_R, T_F$   | Output Rise/Fall Time (see Figure 2)                          | 660 MHz 50% duty cycle<br>Differential 20% to 80%  | 0.08       | 0.3              | ns       |

**Notes:**

12.  $V_{DIF}$  (AC) is the minimum differential HSTL input voltage swing required to maintain AC characteristics including  $tkpd$  and device-to-device skew

13. 50% duty cycle; standard load; differential operation

14. For 3.3V supplies. Jitter measured differentially using an Agilent 8133A Pulse Generator with an 8500A LeCroy Wavemaster Oscilloscope using at least 10,000 data points.

15. Output pulse skew is the absolute difference of the propagation delay times:  $| t_{PLH} - t_{PHL} |$ .

## Timing Definitions



## Test Configuration

Standard test load using a differential pulse generator and differential measurement instrument.



Figure 5. CY2DP3110 AC Test Reference

## Applications Information

### Termination Examples



Figure 6. Standard LVPECL – PECL Output Termination



Figure 7. Driving a PECL/ECL Single-ended Input



**Figure 8. Low-voltage Positive Emitter-coupled Logic (LVPECL) to a Low-voltage Differential Signaling (LVDS) Interface**



One output is shown for clarity

**Figure 9. Termination for LVPECL to HTSL interface for VCC=2.5V would use X=50 Ohms, Y=2300 Ohms, and Z=1000 Ohms. See application note titled, “PECL Translation, SAW Oscillators, and Specs” for other signalling standards and supplies.**

## Ordering Information

| Part Number  | Package Type                | Product Flow             |
|--------------|-----------------------------|--------------------------|
| CY2DP3110AI  | 32-pin TQFP                 | Industrial, -40° to 85°C |
| CY2DP3110AIT | 32-pin TQFP – Tape and Reel | Industrial, -40° to 85°C |

**Package Drawing and Dimensions**
**32-Lead Thin Plastic Quad Flatpack 7 x 7 x 1.4 mm A32.14**


FastEdge is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.

**Document History Page**

**Document Title: CY2DP3110 FastEdge™ Series 1 of 2:10 Differential Clock/Data Fanout Buffer**  
**Document Number: 38-07469**

| <b>REV.</b> | <b>ECN NO.</b> | <b>Issue Date</b> | <b>Orig. of Change</b> | <b>Description of Change</b>                                                                                                                                                                                                                                                                   |
|-------------|----------------|-------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **          | 121284         | 11/12/02          | RGL                    | New Data Sheet                                                                                                                                                                                                                                                                                 |
| *A          | 126251         | 04/15/03          | RGL                    | Added VBB in the block diagram<br>Corrected specs that does not match EROS/IROS<br>Changed $V_{OHMIN}$ in PECL Output table to $V_{CC}-1.2V$<br>Shifted table on ECL levels to match PECL<br>Added power-up requirements to absolute maximum conditions<br>Changed title (ComLink to FastEdge) |
| *B          | 127696         | 06/12/03          | RGL                    | Changed operation value from 3.0 GHz to 1.5 GHz in features<br>Modified Note 21: reduced swing value from up to 3 GHz to 2.2 GHz                                                                                                                                                               |
| *C          | 128731         | 08/04/03          | RGL                    | Specified TTB value from TBD to 250 ps<br>Specified $V_o$ (pp) values from TBDs to 0.34 ps(min) at < 1.5 GHz, 0.30 ps (typ) at 2.2 GHz<br>Changed Jitter value from 10 ps to 1 ps (intrinsic)                                                                                                  |
| *D          | 130299         | 11/19/03          | RGL                    | Corrected the "VCCO" to "VCC" in the Pin Configuration diagram.                                                                                                                                                                                                                                |
| *E          | 227708         | See ECN           | RGL/GGK                | Changed the max. Dissipation, Junction to ambient from 100 to 70°C/W<br>Added Junction Temperature( $T_J$ ) parameter of 150°C max<br>Replaced $I_{CC}$ calculation with power calculation in the footnote                                                                                     |
| *F          | 229393         | See ECN           | RGL/GGK                | Provided data for TBD's to match the device                                                                                                                                                                                                                                                    |
| *G          | 247626         | See ECN           | RGL/GGK                | Changed $V_{OH}$ and $V_{OL}$ to match the Char Data                                                                                                                                                                                                                                           |