

# SN54AS756, SN74AS756, SN74AS757 OCTAL BUFFERS AND LINE DRIVERS WITH OPEN-COLLECTOR OUTPUTS

SDAS040B – DECEMBER 1983 – REVISED JANUARY 1995

- Open-Collector Outputs Drive Bus Lines or Buffer Memory Address Registers
- Eliminate the Need for 3-State Overlap Protection
- pnp Inputs Reduce dc Loading
- Open-Collector Versions of 'AS240A and 'AS241
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

## description

These octal buffers and line drivers are designed specifically to improve the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters by eliminating the need for 3-state overlap protection. The designer has a choice of selected combinations of inverting and noninverting outputs, symmetrical active-low output-enable ( $\overline{OE}$ ) inputs, and complementary OE and  $\overline{OE}$  inputs. These devices feature high fan-out and improved fan-in.

The SN54AS756 is characterized for operation over the full military temperature range of  $-55^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ . The SN74AS756 and SN74AS757 are characterized for operation from  $0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$ .

## logic symbols<sup>‡</sup>



<sup>‡</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1995, Texas Instruments Incorporated

## SN54AS756 . . . J PACKAGE SN74AS756, SN74AS757 . . . DW OR N PACKAGE (TOP VIEW)



## SN54AS756 . . . FK PACKAGE (TOP VIEW)



<sup>†</sup> 2OE for 'AS756 or 2OE for SN74AS757

## **SN54AS756, SN74AS756, SN74AS757 OCTAL BUFFERS AND LINE DRIVERS WITH OPEN-COLLECTOR OUTPUTS**

SDAS040B - DECEMBER 1983 - REVISED JANUARY 1995

## logic diagrams (positive logic)



**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†**

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

**SN54AS756, SN74AS756, SN74AS757  
OCTAL BUFFERS AND LINE DRIVERS  
WITH OPEN-COLLECTOR OUTPUTS**

SDAS040B - DECEMBER 1983 - REVISED JANUARY 1995

**recommended operating conditions**

|                 |                                | SN54AS756 |     |     | SN74AS756<br>SN74AS757 |     |     | UNIT |
|-----------------|--------------------------------|-----------|-----|-----|------------------------|-----|-----|------|
|                 |                                | MIN       | NOM | MAX | MIN                    | NOM | MAX |      |
| V <sub>CC</sub> | Supply voltage                 | 4.5       | 5   | 5.5 | 4.5                    | 5   | 5.5 | V    |
| V <sub>IH</sub> | High-level input voltage       | 2         |     |     | 2                      |     |     | V    |
| V <sub>IL</sub> | Low-level input voltage        |           |     | 0.7 |                        |     | 0.8 | V    |
| V <sub>OH</sub> | High-level output voltage      |           |     | 5.5 |                        |     | 5.5 | V    |
| I <sub>OL</sub> | Low-level output current       |           |     | 48  |                        |     | 64  | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55       | 125 | 0   | 0                      | 70  |     | °C   |

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER       | TEST CONDITIONS                                  | SN54AS756                                       |              |      | SN74AS756<br>SN74AS757 |      |      | UNIT |
|-----------------|--------------------------------------------------|-------------------------------------------------|--------------|------|------------------------|------|------|------|
|                 |                                                  | MIN                                             | TYP†         | MAX  | MIN                    | TYP† | MAX  |      |
| V <sub>IK</sub> | V <sub>CC</sub> = 4.5 V, I <sub>I</sub> = -18 mA |                                                 |              | -1.2 |                        |      | -1.2 | V    |
| I <sub>OH</sub> | V <sub>CC</sub> = 4.5 V, V <sub>OH</sub> = 5.5 V |                                                 |              | 0.1  |                        |      | 0.1  | mA   |
| V <sub>OL</sub> | V <sub>CC</sub> = 4.5 V                          | I <sub>OL</sub> = 48 mA                         |              | 0.55 |                        |      |      | V    |
|                 |                                                  | I <sub>OL</sub> = 64 mA                         |              |      |                        |      | 0.55 |      |
| I <sub>I</sub>  | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 7 V    |                                                 |              | 0.1  |                        |      | 0.1  | mA   |
| I <sub>IH</sub> | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 2.7 V  |                                                 |              | 20   |                        |      | 20   | μA   |
| I <sub>IL</sub> | A inputs of SN74AS757 only                       | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0.4 V |              |      | -1                     |      | -1   | mA   |
|                 | All other inputs                                 |                                                 |              |      | -0.5                   |      | -0.5 |      |
| I <sub>CC</sub> | 'AS756                                           | V <sub>CC</sub> = 5.5 V                         | Outputs high | 9    | 15                     | 9    | 15   | mA   |
|                 |                                                  |                                                 | Outputs low  | 51   | 80                     | 51   | 80   |      |
|                 | SN74AS757                                        | V <sub>CC</sub> = 5.5 V                         | Outputs high | 21   | 33                     | 21   | 33   |      |
|                 |                                                  |                                                 | Outputs low  | 61   | 95                     | 61   | 95   |      |

† All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

**SN54AS756, SN74AS756, SN74AS757  
OCTAL BUFFERS AND LINE DRIVERS  
WITH OPEN-COLLECTOR OUTPUTS**

SDAS040B - DECEMBER 1983 - REVISED JANUARY 1995

**switching characteristics (see Figure 1)**

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ ,<br>$C_L = 50 \text{ pF}$ ,<br>$R_L = 500 \Omega$ ,<br>$T_A = \text{MIN to MAX}^\dagger$ |     |           |      | UNIT |  |
|-----------|-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|------|------|--|
|           |                 |                | SN54AS756                                                                                                                            |     | SN74AS756 |      |      |  |
|           |                 |                | MIN                                                                                                                                  | MAX | MIN       | MAX  |      |  |
| $t_{PLH}$ | A               | Y              | 3                                                                                                                                    | 20  | 3         | 19   | ns   |  |
| $t_{PHL}$ |                 |                | 1                                                                                                                                    | 7   | 1         | 6    |      |  |
| $t_{PLH}$ | $\overline{OE}$ | Y              | 3                                                                                                                                    | 22  | 3         | 19.5 | ns   |  |
| $t_{PHL}$ |                 |                | 1                                                                                                                                    | 8.5 | 1         | 7.5  |      |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

**switching characteristics (see Figure 1)**

| PARAMETER | FROM<br>(INPUT)  | TO<br>(OUTPUT) | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ ,<br>$C_L = 50 \text{ pF}$ ,<br>$R_L = 500 \Omega$ ,<br>$T_A = \text{MIN to MAX}^\dagger$ |      |  |  | UNIT |  |
|-----------|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------|------|--|--|------|--|
|           |                  |                | SN74AS757                                                                                                                            |      |  |  |      |  |
|           |                  |                | MIN                                                                                                                                  | MAX  |  |  |      |  |
| $t_{PLH}$ | A                | Y              | 3                                                                                                                                    | 18.5 |  |  | ns   |  |
| $t_{PHL}$ |                  |                | 1                                                                                                                                    | 6    |  |  |      |  |
| $t_{PLH}$ | $1\overline{OE}$ | 1Y             | 3                                                                                                                                    | 20   |  |  | ns   |  |
| $t_{PHL}$ |                  |                | 1                                                                                                                                    | 7    |  |  |      |  |
| $t_{PLH}$ | 2OE              | 2Y             | 3                                                                                                                                    | 21   |  |  | ns   |  |
| $t_{PHL}$ |                  |                | 1                                                                                                                                    | 7.5  |  |  |      |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

PARAMETER MEASUREMENT INFORMATION  
SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A.  $C_L$  includes probe and jig capacitance.  
 B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
 C. When measuring propagation delay items of 3-state outputs, switch S1 is open.  
 D. All input pulses have the following characteristics:  $PRR \leq 1 \text{ MHz}$ ,  $t_r = t_f = 2 \text{ ns}$ , duty cycle = 50%.  
 E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms

**PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5)            | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|------------------------------------|---------------------------------------------------------------------------------|
| 5962-90563012A   | ACTIVE        | LCCC         | FK              | 20   | 1           | TBD                     | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | 5962-90563012A<br>SNJ54AS<br>756FK | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| 5962-9056301RA   | ACTIVE        | CDIP         | J               | 20   | 1           | TBD                     | A42                     | N / A for Pkg Type   | -55 to 125   | 5962-9056301RA<br>SNJ54AS756J      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| 5962-9056301SA   | ACTIVE        | CFP          | W               | 20   | 1           | TBD                     | A42                     | N / A for Pkg Type   | -55 to 125   | 5962-9056301SA<br>SNJ54AS756W      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN54AS756J       | ACTIVE        | CDIP         | J               | 20   | 1           | TBD                     | A42                     | N / A for Pkg Type   | -55 to 125   | SN54AS756J                         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74AS756DW      | ACTIVE        | SOIC         | DW              | 20   | 25          | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | AS756                              | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74AS756N       | ACTIVE        | PDIP         | N               | 20   | 20          | Pb-Free (RoHS)          | CU NIPDAU               | N / A for Pkg Type   | 0 to 70      | SN74AS756N                         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74AS757DW      | ACTIVE        | SOIC         | DW              | 20   | 25          | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | AS757                              | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74AS757DWR     | ACTIVE        | SOIC         | DW              | 20   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | AS757                              | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SN74AS757N       | ACTIVE        | PDIP         | N               | 20   | 20          | Pb-Free (RoHS)          | CU NIPDAU               | N / A for Pkg Type   | 0 to 70      | SN74AS757N                         | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SNJ54AS756FK     | ACTIVE        | LCCC         | FK              | 20   | 1           | TBD                     | POST-PLATE              | N / A for Pkg Type   | -55 to 125   | 5962-90563012A<br>SNJ54AS<br>756FK | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SNJ54AS756J      | ACTIVE        | CDIP         | J               | 20   | 1           | TBD                     | A42                     | N / A for Pkg Type   | -55 to 125   | 5962-9056301RA<br>SNJ54AS756J      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| SNJ54AS756W      | ACTIVE        | CFP          | W               | 20   | 1           | TBD                     | A42                     | N / A for Pkg Type   | -55 to 125   | 5962-9056301SA<br>SNJ54AS756W      | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54AS756, SN74AS756 :

- Catalog: [SN74AS756](#)
- Military: [SN54AS756](#)

NOTE: Qualified Version Definitions:

- Catalog - TI's standard catalog product
- Military - QML certified for Military and Defense Applications

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| SN74AS757DWR | SOIC         | DW              | 20   | 2000 | 330.0              | 24.4               | 10.8    | 13.0    | 2.7     | 12.0    | 24.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**

\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AS757DWR | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |

FK (S-CQCC-N\*\*)

28 TERMINAL SHOWN

LEADLESS CERAMIC CHIP CARRIER



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004

4040140/D 01/11

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

# PACKAGE OUTLINE

DW0020A



SOIC - 2.65 mm max height

SOIC



## NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
5. Reference JEDEC registration MS-013.

# EXAMPLE BOARD LAYOUT

DW0020A

SOIC - 2.65 mm max height

SOIC



LAND PATTERN EXAMPLE  
SCALE:6X



SOLDER MASK DETAILS

4220724/A 05/2016

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

DW0020A

SOIC - 2.65 mm max height

SOIC



SOLDER PASTE EXAMPLE  
BASED ON 0.125 mm THICK STENCIL  
SCALE:6X

4220724/A 05/2016

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

W (R-GDFP-F20)

CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within Mil-Std 1835 GDFP2-F20

## IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (<http://www.ti.com/sc/docs/stdterms.htm>) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.