

### EMIF02-MIC02F2

### 2-line IPAD™, EMI filter and ESD protection

#### **Features**

- EMI symmetrical (I/O) low-pass filter
- High efficiency in EMI filtering
- Lead free package
- Very low PCB space consuming: 1.42 mm x 0.92 mm
- Very thin package: 0.65 mm
- High efficiency in ESD suppression
- High reliability offered by monolithic integration
- High reducing of parasitic elements through integration and wafer level packaging

#### Complies with the following standards

- IEC 61000-4-2 level 4 on input pins
  - 15 kV (air discharge)
  - 8 kV (contact discharge)
- IEC 61000-4-2 level 1 on input pins
  - 2 kV (air discharge)
  - 2 kV (contact discharge)

### **Applications**

Where EMI filtering in ESD sensitive equipment is required:

- Mobile phones and communication systems
- Computers, printers and MCU Boards

### Description

The EMIF02-MIC02 is a highly integrated devices designed to suppress EMI/RFI noise in all systems subjected to electromagnetic interferences. The EMIF02 Flip Chip packaging means the package size is equal to the die size.

This filter includes an ESD protection circuitry which prevents the device from destruction when subjected to ESD surges up 15 kV.



Figure 1. Pin configuration (bump side)



Figure 2. Basic cell configuration



TM: IPAD is a trademark of STMicroelectronics.

Electrical characteristics EMIF02-MIC02F2

### 1 Electrical characteristics

Table 1. Absolute ratings  $(T_{amb} = 25 \,^{\circ}C)$ 

| Symbol           | Parameter                   | Value      | Unit |
|------------------|-----------------------------|------------|------|
| T <sub>j</sub>   | junction temperature        | 125        | °C   |
| T <sub>op</sub>  | Operating temperature range | -40 to +85 |      |
| T <sub>stg</sub> | Storage temperature range   | -55 to 150 | °C   |

Table 2. Electrical characteristics ( $T_{amb} = 25$  °C)

|                   | = 100ti iodi olidi dotoliotioo (iamb = 20  | -,              |                |       |      |
|-------------------|--------------------------------------------|-----------------|----------------|-------|------|
| Symbol            | Parameters                                 |                 | I <sub>A</sub> |       | 1    |
| V <sub>BR</sub>   | Breakdown voltage                          | IPP             |                |       |      |
| I <sub>RM</sub>   | Leakage current @ V <sub>RM</sub>          |                 |                |       |      |
| V <sub>RM</sub>   | Stand-off voltage                          |                 | la l           |       | 1    |
| V <sub>CL</sub>   | Clamping voltage                           | VCL VBR VRM IRM |                |       | V V  |
| R <sub>d</sub>    | Dynamic impedance                          | IRM VRM VBR VCL |                | R VCL |      |
| I <sub>PP</sub>   | Peak pulse current                         | IPP             |                |       |      |
| R <sub>I/O</sub>  | Series resistance between input and output |                 |                |       |      |
| C <sub>line</sub> | Input capacitance per line                 | ]               | I              |       |      |
| Symbol            | Test conditions                            | Min             | Тур            | Max   | Unit |
| V <sub>BR</sub>   | I <sub>R</sub> = 1 mA                      | 14              | 16             |       | V    |
| I <sub>RM</sub>   | V <sub>RM</sub> = 12 V per line            |                 |                | 500   | nA   |
| R <sub>I/O</sub>  |                                            | 423             | 470            | 517   | Ω    |
| C <sub>line</sub> | @ 0 V                                      |                 | 40             | 45    | pF   |

Figure 3. S21 (dB) attenuation measurement and Aplac simulation

-10.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00 -20.00



Figure 5. Digital crosstalk measurement

Figure 6. ESD response to IEC61000-4-2 (-15 kV air discharge) on one input V(in) and on one output (Vout)



Figure 7. ESD response to IEC61000-4-2 (+15 kV air discharge) on one input V(in) and on one output (Vout)

Figure 8. Line capacitance versus applied voltage



577

# 2 Application information

Figure 9. Aplac model



Figure 10. Aplac parameters

| Model D01-ext<br>BV = 7<br>CJO = Cz ext                   | Model D01-int<br>BV = 7<br>CJO = Cz int                   | Model D01-gnd<br>BV = 7<br>CJO = Cz_gnd                   | Ls 400pH<br>Rs 100m                                                         |
|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------|
| IBV = 1u<br>IKF = 1000<br>IS = 10f<br>ISR = 100p<br>N = 1 | IBV = 1u<br>IKF = 1000<br>IS = 10f<br>ISR = 100p<br>N = 1 | IBV = 1u<br>IKF = 1000<br>IS = 10f<br>ISR = 100p<br>N = 1 | R_470R 482.6<br>Cz_ext 8.73pF<br>Rs_ext 850m<br>Cz_int 2.9pF<br>Rs_int 850m |
| M = 0.3333<br>RS = Rs_ext<br>VJ = 0.6<br>TT = 50n         | M = 0.3333<br>$RS = Rs_{int}$<br>VJ = 0.6<br>TT = 50n     |                                                           | Cz_gnd 215.61pF<br>Rs_gnd 470m<br>Rgnd 10m                                  |
| 11 - 0011                                                 | 11 - 3011                                                 | 11 - 0011                                                 | Lgnd 48pH<br>Cgnd 0.15pF                                                    |
|                                                           |                                                           |                                                           | Cox 3.05pF<br>Rsubump 200m                                                  |

### 3 Ordering information scheme

Figure 11. Ordering information scheme



### 4 Package information

In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at www.st.com.

Figure 12. Package dimensions



577

Figure 13. Footprint

Figure 14. Marking



Figure 15. Flip Chip tape and reel specification



## 5 Ordering information

Table 3. Ordering information

| Order code        | Marking | Package   | Weight | Base qty | Delivery mode    |
|-------------------|---------|-----------|--------|----------|------------------|
| EMIF02-MIC02F2 FJ |         | Flip Chip | 2.3 mg | 5000     | Tape and reel 7" |

Note:

More information is available in the application notes:

AN1235: "Flip Chip: Package description and recommendations for use"

AN1751: "EMI filters: Recommendations and measurements"

EMIF02-MIC02F2 Revision history

# 6 Revision history

Table 4. Document revision history

| Date          | Revision | Changes                                                                                                                         |
|---------------|----------|---------------------------------------------------------------------------------------------------------------------------------|
| 12-Oct-2004   | 1        | Initial release.                                                                                                                |
| 11-Jan-2006 2 |          | ECOPACK statement added. Die dimensions modified in <i>Figure 12</i> . and first page. Typographical errors corrected.          |
| 17-Apr-2008 3 |          | Updated ECOPACK statement. Updated <i>Figure 11</i> , <i>Figure 12</i> and <i>Figure 15</i> . Reformatted to current standards. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

57