

## features

- Dual 12-Bit Voltage Output DAC
- Programmable Settling Time
  - 3  $\mu$ s in Fast Mode
  - 10  $\mu$ s in Slow Mode
- Compatible With TMS320 and SPI Serial Ports
- Differential Nonlinearity <0.5 LSB Typ
- Monotonic Over Temperature
- Direct Replacement for TLC5618A (C and I Suffixes)
- Available in Q-Temp Automotive HighRel Automotive Applications Configuration Control/Print Support Qualification to Automotive Standards

## applications

- Digital Servo Control Loops
- Digital Offset and Gain Adjustment
- Industrial Process Control
- Machine and Motion Control Devices
- Mass Storage Devices

P, D OR JG PACKAGE  
(TOP VIEW)



FK PACKAGE  
(TOP VIEW)



## description

The TLV5618A is a dual 12-bit voltage output DAC with a flexible 3-wire serial interface. The serial interface is compatible with TMS320, SPI™, QSPI™, and Microwire™ serial ports. It is programmed with a 16-bit serial string containing 4 control and 12 data bits.

The resistor string output voltage is buffered by an x2 gain rail-to-rail output buffer. The buffer features a Class-AB output stage to improve stability and reduce settling time. The programmable settling time of the DAC allows the designer to optimize speed versus power dissipation.

Implemented with a CMOS process, the device is designed for single supply operation from 2.7 V to 5.5 V. It is available in an 8-pin SOIC package in standard commercial and industrial temperature ranges.

The TLV5618AC is characterized for operation from 0°C to 70°C. The TLV5618AI is characterized for operation from –40°C to 85°C. The TLV5618AQ is characterized for operation from –40°C to 125°C. The TLV5618AM is characterized for operation from –55°C to 125°C.

## AVAILABLE OPTIONS

| TA             | PACKAGE            |                           |                     |                     |
|----------------|--------------------|---------------------------|---------------------|---------------------|
|                | PLASTIC DIP<br>(P) | SOIC<br>(D)               | CERAMIC DIP<br>(JG) | 20 PAD LCCC<br>(FK) |
| 0°C to 70°C    | TLV5618ACP         | TLV5618ACD                | —                   | —                   |
| –40°C to 85°C  | TLV5618AIP         | TLV5618AID                | —                   | —                   |
| –40°C to 125°C | —                  | TLV5618AQD<br>TLV5618AQDR | —                   | —                   |
| –55°C to 125°C | —                  | —                         | TLV5618AMJG         | TLV5618AMFK         |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI and QSPI are trademarks of Motorola, Inc.

Microwire is a trademark of National Semiconductor Corporation.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

Copyright © 2002, Texas Instruments Incorporated  
On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.

**TLV5618A**  
**2.7-V TO 5.5-V LOW-POWER DUAL 12-BIT**  
**DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN**  
 SLAS230H – JULY 1999 – REVISED JULY 2002

**functional block diagram**



**Terminal Functions**

| TERMINAL<br>NAME | NO. | I/O/P | DESCRIPTION                                                           |
|------------------|-----|-------|-----------------------------------------------------------------------|
| AGND             | 5   | P     | Ground                                                                |
| CS               | 3   | I     | Chip select. Digital input active low, used to enable/disable inputs. |
| DIN              | 1   | I     | Digital serial data input                                             |
| OUTA             | 4   | O     | DAC A analog voltage output                                           |
| OUTB             | 7   | O     | DAC B analog voltage output                                           |
| REF              | 6   | I     | Analog reference voltage input                                        |
| SCLK             | 2   | I     | Digital serial clock input                                            |
| VDD              | 8   | P     | Positive power supply                                                 |

**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†**

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## DISSIPATION RATING TABLE

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C <sup>†</sup> | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------|-------------------------------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------|
| D       | 635 mW                                | 5.08 mW/°C                                                  | 407 mW                                | 330 mW                                | 127 mW                                 |
| FK      | 1375 mW                               | 11.00 mW/°C                                                 | 880 mW                                | 715 mW                                | 275 mW                                 |
| JG      | 1050 mW                               | 8.40 mW/°C                                                  | 672 mW                                | 546 mW                                | 210 mW                                 |

‡ This is the inverse of the traditional junction-to-ambient thermal resistance ( $R\Theta_{JA}$ ). Thermal resistances are not production tested and are for informational purposes only.

### **recommended operating conditions**

|                                              |                                    | MIN  | NOM   | MAX          | UNIT |  |
|----------------------------------------------|------------------------------------|------|-------|--------------|------|--|
| Supply voltage, $V_{DD}$                     | $V_{DD} = 5\text{ V}$              | 4.5  | 5     | 5.5          | V    |  |
|                                              | $V_{DD} = 3\text{ V}$              | 2.7  | 3     | 3.3          |      |  |
| Power on reset                               |                                    |      | 0.55  | 2            | V    |  |
| High-level digital input voltage, $V_{IH}$   | $V_{DD} = 2.7\text{ V}$            | 2    |       |              |      |  |
|                                              | $V_{DD} = 5.5\text{ V}$            | 2.4  |       |              |      |  |
| Low-level digital input voltage, $V_{IL}$    | $V_{DD} = 2.7\text{ V}$            |      |       | 0.6          | V    |  |
|                                              | $V_{DD} = 5.5\text{ V}$            |      |       | 1            |      |  |
| Reference voltage, $V_{ref}$ to REF terminal | $V_{DD} = 5\text{ V}$ (see Note 1) | AGND | 2.048 | $V_{DD}-1.5$ | V    |  |
|                                              | $V_{DD} = 3\text{ V}$ (see Note 1) | AGND | 1.024 | $V_{DD}-1.5$ |      |  |
| Load resistance, $R_L$                       |                                    |      | 2     |              |      |  |
| Load capacitance, $C_L$                      |                                    |      | 100   |              |      |  |
| Clock frequency, $f_{(CLK)}$                 |                                    |      | 20    |              |      |  |
| Operating free-air temperature, $T_A$        | TLV5618AC                          | 0    |       | 70           | °C   |  |
|                                              | TLV5618AI                          | −40  |       | 85           |      |  |
|                                              | TLV5618AQ                          | −40  |       | 125          |      |  |
|                                              | TLV5618AM                          | −55  |       | 125          |      |  |

NOTE 1: Due to the x2 output buffer, a reference input voltage  $\geq (V_{DD} - 0.4\text{ V})/2$  causes clipping of the transfer function.

**TLV5618A**  
**2.7-V TO 5.5-V LOW-POWER DUAL 12-BIT**  
**DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN**

SLAS230H – JULY 1999 – REVISED JULY 2002

**electrical characteristics over recommended operating conditions (unless otherwise noted)**

**power supply**

| PARAMETER                               | TEST CONDITIONS                                                      |                                  |                   | MIN  | TYP | MAX | UNIT |
|-----------------------------------------|----------------------------------------------------------------------|----------------------------------|-------------------|------|-----|-----|------|
| I <sub>DD</sub><br>Power supply current | No load, All inputs = AGND or V <sub>DD</sub> , DAC latch = All ones | V <sub>DD</sub> = 4.5 V to 5.5 V | C & I<br>suffixes | Fast | 1.8 | 2.5 | mA   |
|                                         |                                                                      | V <sub>DD</sub> = 2.7 V to 3.3 V |                   | Slow | 0.8 | 1   |      |
|                                         |                                                                      | V <sub>DD</sub> = 2.7 V to 5.5 V | M & Q<br>suffixes | Fast | 1.6 | 2.2 | mA   |
|                                         |                                                                      | V <sub>DD</sub> = 2.7 V to 5.5 V |                   | Slow | 0.6 | 0.9 |      |
|                                         |                                                                      |                                  |                   | Fast | 1.8 | 2.3 | mA   |
|                                         |                                                                      |                                  |                   | Slow | 0.8 | 1   |      |
| Power down supply current               |                                                                      |                                  |                   |      | 1   |     | µA   |
| PSRR<br>Power supply rejection ratio    | Zero scale, See Note 2                                               |                                  |                   |      | –65 |     | dB   |
|                                         | Full scale, See Note 3                                               |                                  |                   |      | –65 |     |      |

NOTES: 2. Power supply rejection ratio at zero scale is measured by varying V<sub>DD</sub> and is given by:

$$PSRR = 20 \log [(E_{ZS}(V_{DDmax}) - E_{ZS}(V_{DDmin})/V_{DDmax}]$$

3. Power supply rejection ratio at full scale is measured by varying V<sub>DD</sub> and is given by:

$$PSRR = 20 \log [(E_G(V_{DDmax}) - E_G(V_{DDmin})/V_{DDmax}]$$

**static DAC specifications**

| PARAMETER                                                        | TEST CONDITIONS |                   |                                 | MIN | TYP   | MAX | UNIT              |
|------------------------------------------------------------------|-----------------|-------------------|---------------------------------|-----|-------|-----|-------------------|
| Resolution                                                       |                 |                   |                                 | 12  |       |     | bits              |
| INL<br>Integral nonlinearity                                     | See Note 4      |                   |                                 |     | ±2    | ±4  | LSB               |
| DNL<br>Differential nonlinearity                                 | See Note 5      |                   |                                 |     | ±0.5  | ±1  | LSB               |
| E <sub>ZS</sub><br>Zero-scale error (offset error at zero scale) | See Note 6      |                   |                                 |     |       | ±12 | mV                |
| E <sub>ZS</sub> (TC)<br>Zero-scale-error temperature coefficient | See Note 7      |                   |                                 |     | 3     |     | ppm/°C            |
| E <sub>G</sub><br>Gain error                                     | See Note 8      | C & I<br>suffixes | V <sub>DD</sub> = 4.5 V – 5.5 V |     | ±0.29 |     | % full<br>scale V |
|                                                                  |                 |                   | V <sub>DD</sub> = 2.7 V – 3.3 V |     | ±0.6  |     |                   |
|                                                                  |                 | M & Q<br>suffixes | V <sub>DD</sub> = 2.7 V – 5.5 V |     | ±0.6  |     |                   |
| E <sub>G</sub> (TC)<br>Gain-error temperature coefficient        | See Note 9      |                   |                                 |     | 1     |     | ppm/°C            |

NOTES: 4. The relative accuracy of integral nonlinearity (INL), sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale, excluding the effects of zero-code and full-scale errors.

5. The differential nonlinearity (DNL), sometimes referred to as differential error, is the difference between the measured and ideal 1-LSB amplitude change of any two adjacent codes.

6. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.

7. Zero-scale-error temperature coefficient is given by: E<sub>ZS</sub> TC = [E<sub>ZS</sub> (T<sub>max</sub>) – E<sub>ZS</sub> (T<sub>min</sub>)]/2V<sub>ref</sub> × 10<sup>6</sup>/(T<sub>max</sub> – T<sub>min</sub>).

8. Gain error is the deviation from the ideal output (2V<sub>ref</sub> – 1 LSB) with an output load of 10 kΩ.

9. Gain temperature coefficient is given by: E<sub>G</sub> TC = [E<sub>G</sub> (T<sub>max</sub>) – E<sub>G</sub> (T<sub>min</sub>)]/2V<sub>ref</sub> × 10<sup>6</sup>/(T<sub>max</sub> – T<sub>min</sub>).

**output specifications**

| PARAMETER                              | TEST CONDITIONS                                                      | MIN | TYP                  | MAX | UNIT |
|----------------------------------------|----------------------------------------------------------------------|-----|----------------------|-----|------|
| V <sub>O</sub><br>Output voltage range | R <sub>L</sub> = 10 kΩ                                               | 0   | V <sub>DD</sub> –0.4 |     | V    |
| Output load regulation accuracy        | V <sub>O</sub> = 4.096 V, 2.048 V,<br>R <sub>L</sub> = 2 kΩ to 10 kΩ |     | ±0.29                |     | % FS |

TLV5618A  
2.7-V TO 5.5-V LOW-POWER DUAL 12-BIT  
DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN

SLAS230H – JULY 1999 – REVISED JULY 2002

**electrical characteristics over recommended operating conditions (unless otherwise noted)  
(continued)**

**reference input**

| PARAMETER                 | TEST CONDITIONS                                      | MIN  | TYP          | MAX | UNIT      |
|---------------------------|------------------------------------------------------|------|--------------|-----|-----------|
| $V_I$                     | Input voltage range                                  | 0    | $V_{DD}-1.5$ |     | V         |
| $R_I$                     | Input resistance                                     |      | 10           |     | $M\Omega$ |
| $C_I$                     | Input capacitance                                    |      | 5            |     | pF        |
| Reference input bandwidth | REF = 0.2 $V_{pp}$ + 1.024 V dc                      | Fast | 1.3          |     | MHz       |
|                           |                                                      | Slow | 525          |     | kHz       |
| Reference feedthrough     | REF = 1 $V_{pp}$ at 1 kHz + 1.024 V dc (see Note 10) |      | –80          |     | dB        |

NOTE 10: Reference feedthrough is measured at the DAC output with an input code = 0x000.

**digital inputs**

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT    |
|-----------|-----------------|-----|-----|-----|---------|
| $I_{IH}$  | $V_I = V_{DD}$  |     | 1   |     | $\mu A$ |
| $I_{IL}$  | $V_I = 0$ V     | –1  |     |     | $\mu A$ |
| $C_i$     |                 |     | 8   |     | pF      |

**analog output dynamic performance**

| PARAMETER     | TEST CONDITIONS                                                          | MIN  | TYP | MAX | UNIT      |
|---------------|--------------------------------------------------------------------------|------|-----|-----|-----------|
| $t_{s(FS)}$   | $R_L = 10 k\Omega$ , $C_L = 100 pF$ , See Note 11                        | Fast | 1   | 3   | $\mu s$   |
|               |                                                                          | Slow | 3   | 10  |           |
| $t_{s(CC)}$   | $R_L = 10 k\Omega$ , $C_L = 100 pF$ , See Note 12                        | Fast | 1   |     | $\mu s$   |
|               |                                                                          | Slow | 2   |     |           |
| SR            | $R_L = 10 k\Omega$ , $C_L = 100 pF$ , See Note 13                        | Fast | 3   |     | $V/\mu s$ |
|               |                                                                          | Slow | 0.5 |     |           |
| Glitch energy | $DIN = 0$ to 1, $FCLK = 100$ kHz, $\overline{CS} = V_{DD}$               |      | 5   |     | $nV-s$    |
| SNR           |                                                                          |      | 76  |     | $dB$      |
| SINAD         | $f_S = 102$ kSPS, $f_{out} = 1$ kHz, $R_L = 10 k\Omega$ , $C_L = 100 pF$ |      | 68  |     |           |
| THD           |                                                                          |      | –68 |     |           |
| SFDR          |                                                                          |      | 72  |     |           |

NOTES: 11. Settling time is the time for the output signal to remain within  $\pm 0.5$  LSB of the final measured value for a digital input code change of 0x020 to 0xFDF and 0xFDF to 0x020 respectively. Not tested, assured by design.  
 12. Settling time is the time for the output signal to remain within  $\pm 0.5$  LSB of the final measured value for a digital input code change of one count. Not tested, assured by design.  
 13. Slew rate determines the time it takes for a change of the DAC output from 10% to 90% of full-scale voltage.

## digital input timing requirements

|                     |                                                                                    |  | MIN              | NOM                   | MAX | UNIT |
|---------------------|------------------------------------------------------------------------------------|--|------------------|-----------------------|-----|------|
| tsu(CS-CK)          | Setup time, $\overline{CS}$ low before first negative SCLK edge                    |  | C and I suffixes | $V_{DD} = 5\text{ V}$ | 5   | ns   |
|                     |                                                                                    |  |                  | $V_{DD} = 3\text{ V}$ | 10  |      |
|                     |                                                                                    |  | Q and M suffixes |                       | 10  |      |
| tsu(C16-CS)         | Setup time, 16 <sup>th</sup> negative SCLK edge before $\overline{CS}$ rising edge |  |                  |                       | 10  | ns   |
| t <sub>w(H)</sub>   | SCLK pulse width high                                                              |  |                  |                       | 25  | ns   |
| t <sub>w(L)</sub>   | SCLK pulse width low                                                               |  |                  |                       | 25  | ns   |
| tsu(D)              | Setup time, data ready before SCLK falling edge                                    |  | C and I suffixes | $V_{DD} = 5\text{ V}$ | 5   | ns   |
|                     |                                                                                    |  |                  | $V_{DD} = 3\text{ V}$ | 10  |      |
|                     |                                                                                    |  | Q and M suffixes |                       | 8   |      |
| t <sub>h(D)</sub>   | Hold time, data held valid after SCLK falling edge                                 |  | C and I suffixes | $V_{DD} = 5\text{ V}$ | 5   | ns   |
|                     |                                                                                    |  |                  | $V_{DD} = 3\text{ V}$ | 10  |      |
|                     |                                                                                    |  | Q and M suffixes |                       | 10  |      |
| t <sub>h(CSH)</sub> | Hold time, $\overline{CS}$ high between cycles                                     |  |                  | $V_{DD} = 5\text{ V}$ | 25  | ns   |
|                     |                                                                                    |  |                  | $V_{DD} = 3\text{ V}$ | 50  |      |

## timing requirements



Figure 1. Timing Diagram

**TYPICAL CHARACTERISTICS**



**Figure 2**



**Figure 3**



**Figure 4**



**Figure 5**

## TYPICAL CHARACTERISTICS



Figure 6



Figure 7



Figure 8



Figure 9

TYPICAL CHARACTERISTICS



Figure 10



Figure 11

# TLV5618A

## 2.7-V TO 5.5-V LOW-POWER DUAL 12-BIT DIGITAL-TO-ANALOG CONVERTER WITH POWER DOWN

SLAS230H – JULY 1999 – REVISED JULY 2002

### APPLICATION INFORMATION

#### general function

The TLV5618A is a dual 12-bit, single-supply DAC, based on a resistor-string architecture. It consists of a serial interface, a speed and power down control logic, a resistor string, and a rail-to-rail output buffer.

The output voltage (full scale determined by the reference) is given by:

$$2 \text{ REF} \frac{\text{CODE}}{2^n} [\text{V}]$$

Where REF is the reference voltage and CODE is the digital input value within the range of  $0_{10}$  to  $2^n-1$ , where  $n=12$  (bits). The 16-bit data word, consisting of control bits and the new DAC value, is illustrated in the *data format* section. A power-on reset initially resets the internal latches to a defined state (all bits zero).

#### serial interface

A falling edge of  $\overline{\text{CS}}$  starts shifting the data bit-per-bit (starting with the MSB) to the internal register on the falling edges of SCLK. After 16 bits have been transferred or  $\overline{\text{CS}}$  rises, the content of the shift register is moved to the target latches (DAC A, DAC B, BUFFER, CONTROL), depending on the control bits within the data word.

Figure 12 shows examples of how to connect the TLV5618A to TMS320, SPI, and Microwire.



Figure 12. Three-Wire Interface

Notes on SPI and Microwire: Before the controller starts the data transfer, the software has to generate a falling edge on the pin connected to  $\overline{\text{CS}}$ . If the word width is 8 bits (SPI and Microwire) two write operations must be performed to program the TLV5618A. After the write operation(s), the holding registers or the control register are updated automatically on the next positive clock edge following the 16<sup>th</sup> falling clock edge.

#### serial clock frequency and update rate

The maximum serial clock frequency is given by:

$$f_{\text{sclkmax}} = \frac{1}{t_{\text{whmin}} + t_{\text{wlmin}}} = 20 \text{ MHz}$$

The maximum update rate is:

$$f_{\text{updatemax}} = \frac{1}{16(t_{\text{whmin}} + t_{\text{wlmin}})} = 1.25 \text{ MHz}$$

Note that the maximum update rate is just a theoretical value for the serial interface, as the settling time of the TLV5618A should also be considered.

## APPLICATION INFORMATION

### data format

The 16-bit data word for the TLV5618A consists of two parts:

- Program bits (D15..D12)
- New data (D11..D0)

|     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |     |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| R1  | SPD | PWR | R0  | MSB |     |    |    |    |    |    |    |    |    |    | LSB |

SPD: Speed control bit 1 → fast mode 0 → slow mode

PWR: Power control bit 1 → power down 0 → normal operation

On power up, SPD and PWD are reset to 0 (slow mode and normal operation)

The following table lists all possible combinations of register-select bits:

### register-select bits

| R1 | R0 | REGISTER                                                 |
|----|----|----------------------------------------------------------|
| 0  | 0  | Write data to DAC B and BUFFER                           |
| 0  | 1  | Write data to BUFFER                                     |
| 1  | 0  | Write data to DAC A and update DAC B with BUFFER content |
| 1  | 1  | Reserved                                                 |

The meaning of the 12 data bits depends on the register. If one of the DAC registers or the BUFFER is selected, then the 12 data bits determine the new DAC value:

### examples of operation

- Set DAC A output, select fast mode:

Write new DAC A value and update DAC A output:

|     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |                        |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|------------------------|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0                     |
| 1   | 1   | 0   | 0   |     |     |    |    |    |    |    |    |    |    |    | New DAC A output value |

The DAC A output is updated on the rising clock edge after D0 is sampled.

- Set DAC B output, select fast mode:

Write new DAC B value to BUFFER and update DAC B output:

|     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |                                           |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-------------------------------------------|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0                                        |
| 0   | 1   | 0   | 0   |     |     |    |    |    |    |    |    |    |    |    | New BUFFER content and DAC B output value |

The DAC A output is updated on the rising clock edge after D0 is sampled.

- Set DAC A value, set DAC B value, update both simultaneously, select slow mode:

1. Write data for DAC B to BUFFER:

|     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |                 |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----------------|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0              |
| 0   | 0   | 0   | 1   |     |     |    |    |    |    |    |    |    |    |    | New DAC B value |

2. Write new DAC A value and update DAC A and B simultaneously:

|     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |                 |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----------------|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0              |
| 1   | 0   | 0   | 0   |     |     |    |    |    |    |    |    |    |    |    | New DAC A value |

## APPLICATION INFORMATION

## examples of operation (continued)

Both outputs are updated on the rising clock edge after D0 from the DAC A data word is sampled.

- Set power-down mode:

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| X   | X   | 1   | X   | X   | X   | X  | X  | X  | X  | X  | X  | X  | X  | X  | X  |

X = Don't care

## linearity, offset, and gain error using single ended supplies

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset, the output voltage may not change with the first code, depending on the magnitude of the offset voltage.

The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0 V.

The output voltage then remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 13.



Figure 13. Effect of Negative Offset (Single Supply)

This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below the ground rail.

For a DAC, linearity is measured between zero-input code (all inputs 0) and full-scale code (all inputs 1) after offset and full scale are adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage.

## APPLICATION INFORMATION

### definitions of specifications and terminology

#### integral nonlinearity (INL)

The relative accuracy or integral nonlinearity (INL), sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.

#### differential nonlinearity (DNL)

The differential nonlinearity (DNL), sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.

#### zero-scale error ( $E_{ZS}$ )

Zero-scale error is defined as the deviation of the output from 0 V at a digital input value of 0.

#### gain error ( $E_G$ )

Gain error is the error in slope of the DAC transfer function.

#### total harmonic distortion (THD)

THD is the ratio of the rms value of the first six harmonic components to the value of the fundamental signal. The value for THD is expressed in decibels.

#### signal-to-noise ratio + distortion (S/N+D)

S/N+D is the ratio of the rms value of the output signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/N+D is expressed in decibels.

#### spurious free dynamic range (SFDR)

Spurious free dynamic range is the difference between the rms value of the output signal and the rms value of the largest spurious signal within a specified bandwidth. The value for SFDR is expressed in decibels.

**PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)                 |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|-------------------------------------|
| 5962-9955701Q2A       | Active        | Production           | LCCC (FK)   20 | 55   TUBE             | ROHS Exempt | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9955701Q2A<br>TLV5618<br>AMFKB |
| 5962-9955701QPA       | Active        | Production           | CDIP (JG)   8  | 50   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 9955701QPA<br>TLV5618AM             |
| TLV5618ACD            | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TV5618                              |
| TLV5618ACD.A          | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TV5618                              |
| TLV5618ACDG4          | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TV5618                              |
| TLV5618ACDR           | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TV5618                              |
| TLV5618ACDR.A         | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TV5618                              |
| TLV5618ACDRG4         | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | 0 to 70      | TV5618                              |
| TLV5618ACP            | Active        | Production           | PDIP (P)   8   | 50   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | TLV5618AC                           |
| TLV5618ACP.A          | Active        | Production           | PDIP (P)   8   | 50   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | 0 to 70      | TLV5618AC                           |
| TLV5618AID            | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TY5618                              |
| TLV5618AID.A          | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TY5618                              |
| TLV5618AIDR           | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TY5618                              |
| TLV5618AIDR.A         | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 85    | TY5618                              |
| TLV5618AIP            | Active        | Production           | PDIP (P)   8   | 50   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -40 to 85    | TLV5618AI                           |
| TLV5618AIP.A          | Active        | Production           | PDIP (P)   8   | 50   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -40 to 85    | TLV5618AI                           |
| TLV5618AIPE4          | Active        | Production           | PDIP (P)   8   | 50   TUBE             | Yes         | NIPDAU                               | N/A for Pkg Type                  | -40 to 85    | TLV5618AI                           |
| TLV5618AMFKB          | Active        | Production           | LCCC (FK)   20 | 55   TUBE             | ROHS Exempt | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9955701Q2A<br>TLV5618<br>AMFKB |
| TLV5618AMFKB.A        | Active        | Production           | LCCC (FK)   20 | 55   TUBE             | ROHS Exempt | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 5962-9955701Q2A<br>TLV5618<br>AMFKB |
| TLV5618AMJG           | Active        | Production           | CDIP (JG)   8  | 50   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | TLV5618AMJG                         |
| TLV5618AMJG.A         | Active        | Production           | CDIP (JG)   8  | 50   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | TLV5618AMJG                         |

| Orderable part number | Status<br>(1) | Material type<br>(2) | Package   Pins | Package qty   Carrier | RoHS<br>(3) | Lead finish/<br>Ball material<br>(4) | MSL rating/<br>Peak reflow<br>(5) | Op temp (°C) | Part marking<br>(6)     |
|-----------------------|---------------|----------------------|----------------|-----------------------|-------------|--------------------------------------|-----------------------------------|--------------|-------------------------|
| TLV5618AMJGB          | Active        | Production           | CDIP (JG)   8  | 50   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 9955701QPA<br>TLV5618AM |
| TLV5618AMJGB.A        | Active        | Production           | CDIP (JG)   8  | 50   TUBE             | No          | SNPB                                 | N/A for Pkg Type                  | -55 to 125   | 9955701QPA<br>TLV5618AM |
| TLV5618AQD            | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | V5618A                  |
| TLV5618AQD.A          | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | V5618A                  |
| TLV5618AQDG4          | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -            | V5618A                  |
| TLV5618AQDG4.A        | Active        | Production           | SOIC (D)   8   | 75   TUBE             | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | V5618A                  |
| TLV5618AQDR           | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | V5618A                  |
| TLV5618AQDR.A         | Active        | Production           | SOIC (D)   8   | 2500   LARGE T&R      | Yes         | NIPDAU                               | Level-1-260C-UNLIM                | -40 to 125   | V5618A                  |

<sup>(1)</sup> **Status:** For more details on status, see our [product life cycle](#).

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> **RoHS values:** Yes, No, RoHS Exempt. See the [TI RoHS Statement](#) for additional information and value definition.

<sup>(4)</sup> **Lead finish/Ball material:** Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> **Part marking:** There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

---

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**OTHER QUALIFIED VERSIONS OF TLV5618A, TLV5618AM :**

- Catalog : [TLV5618A](#)
- Enhanced Product : [TLV5618A-EP](#), [TLV5618A-EP](#)
- Military : [TLV5618AM](#)

**NOTE: Qualified Version Definitions:**

- Catalog - TI's standard catalog product
- Enhanced Product - Supports Defense, Aerospace and Medical Applications
- Military - QML certified for Military and Defense Applications

**TAPE AND REEL INFORMATION**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|-------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TLV5618ACDR | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| TLV5618AIDR | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |
| TLV5618AQDR | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV5618ACDR | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TLV5618AIDR | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TLV5618AQDR | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |

**TUBE**


\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-9955701Q2A | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| TLV5618ACD      | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLV5618ACD.A    | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLV5618ACDG4    | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLV5618ACP      | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLV5618ACP.A    | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLV5618AID      | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLV5618AID.A    | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLV5618AIP      | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLV5618AIP.A    | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLV5618Aipe4    | P            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| TLV5618AMFKB    | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| TLV5618AMFKB.A  | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| TLV5618AQD      | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLV5618AQD.A    | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLV5618AQDG4    | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TLV5618AQDG4.A  | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |

# PACKAGE OUTLINE

JG0008A

CDIP - 5.08 mm max height

CERAMIC DUAL IN-LINE PACKAGE



4230036/A 09/2023

## NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This package can be hermetically sealed with a ceramic lid using glass frit.
4. Index point is provided on cap for terminal identification.
5. Falls within MIL STD 1835 GDIP1-T8

# EXAMPLE BOARD LAYOUT

JG0008A

CDIP - 5.08 mm max height

CERAMIC DUAL IN-LINE PACKAGE



LAND PATTERN EXAMPLE  
NON SOLDER MASK DEFINED  
SCALE: 9X

4230036/A 09/2023

# GENERIC PACKAGE VIEW

**FK 20**

**LCCC - 2.03 mm max height**

**8.89 x 8.89, 1.27 mm pitch**

**LEADLESS CERAMIC CHIP CARRIER**

This image is a representation of the package family, actual package may vary.  
Refer to the product data sheet for package details.



4229370VA\



## PACKAGE OUTLINE

**D0008A**

**SOIC - 1.75 mm max height**

## SMALL OUTLINE INTEGRATED CIRCUIT



4214825/C 02/2019

## NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MS-012, variation AA.

# EXAMPLE BOARD LAYOUT

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



LAND PATTERN EXAMPLE  
EXPOSED METAL SHOWN  
SCALE:8X



SOLDER MASK DETAILS

4214825/C 02/2019

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

# EXAMPLE STENCIL DESIGN

D0008A

SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



SOLDER PASTE EXAMPLE  
BASED ON .005 INCH [0.125 MM] THICK STENCIL  
SCALE:8X

4214825/C 02/2019

NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

P (R-PDIP-T8)

PLASTIC DUAL-IN-LINE PACKAGE



4040082/E 04/2010

NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](#) or other applicable terms available either on [ti.com](#) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2025, Texas Instruments Incorporated