

Data Sheet July 2001 File Number 4921

# Radiation Hardened, SEGR Resistant N-Channel Power MOSFETs



Fairchild Star\*Power™ Rad Hard MOSFETs have been specifically developed for high performance applications in a commercial or military space environment.

Star\*Power MOSFETs offer the system designer both extremely low r<sub>DS(ON)</sub> and Gate Charge allowing the development of low loss Power Subsystems. Star\*Power Gold FETs combine this electrical capability with total dose radiation hardness up to 100K RADs while maintaining the guaranteed performance for Single Event Effects (SEE) which the Fairchild FS families have always featured.

The Fairchild family of Star\*Power FETs includes a series of devices in various voltage, current and package styles. The portfolio consists of Star\*Power and Star\*Power Gold products. Star\*Power FETs are optimized for total dose and r<sub>DS(ON)</sub> while exhibiting SEE capability at full rated voltage up to an LET of 37. Star\*Power Gold FETs have been optimized for SEE and Gate Charge combining SEE performance to 80% of the rated voltage for an LET of 82 with extremely low gate charge characteristics.

This MOSFET is an enhancement-mode silicon-gate power field effect transistor of the vertical DMOS (VDMOS) structure. It is specifically designed and processed to be radiation tolerant. The MOSFET is well suited for applications exposed to radiation environments such as switching regulation, switching converters, power distribution, motor drives and relay drivers as well as other power control and conditioning applications. As with conventional MOSFETs these Radiation Hardened MOSFETs offer ease of voltage control, fast switching speeds and ability to parallel switching devices.

Reliability screening is available as either TXV or Space equivalent of MIL-PRF-19500.

\*Current is limited by the package capability

Formerly available as type TA45226W.

## Ordering Information

| RAD LEVEL | SCREENING LEVEL     | PART NUMBER/BRAND |
|-----------|---------------------|-------------------|
| 10K       | Engineering samples | FSGL130D1         |
| 100K      | TXV                 | FSGL130R3         |
| 100K      | Space               | FSGL130R4         |

#### **Features**

- 12\*A, 100V,  $r_{DS(ON)} = 0.080\Omega$
- UIS Rated
- Total Dose
  - Meets Pre-RAD Specifications to 100K RAD (Si)
- · Single Event
  - Safe Operating Area Curve for Single Event Effects
  - SEE Immunity for LET of 82MeV/mg/cm<sup>2</sup> with V<sub>DS</sub> up to 80% of Rated Breakdown
- Dose Rate
  - Typically Survives 3E9 RAD (Si)/s at 80% BV<sub>DSS</sub>
  - Typically Survives 2E12 if Current Limited to IAS
- Photo Current
  - 1.5nA Per-RAD (Si)/s Typically
- Neutron
  - Maintain Pre-RAD Specifications for 3E13 Neutrons/cm<sup>2</sup>
  - Usable to 3E14 Neutrons/cm<sup>2</sup>

# Symbol



### **Packaging**

TO-205AF



# **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

|                                                               | FSGL130R     | UNITS |
|---------------------------------------------------------------|--------------|-------|
| Drain to Source Voltage                                       | 100          | V     |
| Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) $V_{DGR}$      | 100          | V     |
| Continuous Drain Current                                      |              |       |
| $T_C = 25^{\circ}C$                                           | 12*          | Α     |
| $T_C = 100^{\circ}C$                                          | 8            | Α     |
| Pulsed Drain Current                                          | 48           | Α     |
| Gate to Source Voltage                                        | ±30          | V     |
| Maximum Power Dissipation                                     |              |       |
| $T_C = 25^{\circ}C$ $P_T$                                     | 25           | W     |
| $T_C = 100^{\circ}C$ $P_T$                                    | 10           | W     |
| Linear Derating Factor                                        | 0.20         | W/oC  |
| Single Pulsed Avalanche Current, L = 100μH, (See Test Figure) | 48           | Α     |
| Continuous Source Current (Body Diode)                        | 12           | Α     |
| Pulsed Source Current (Body Diode)I <sub>SM</sub>             | 48           | Α     |
| Operating and Storage Temperature                             | -55 to 150   | oC    |
| Lead Temperature (During Soldering)                           | 300          | °C    |
| Weight (Typical)                                              | 1.0(Typical) | g     |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

# **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                           | SYMBOL                 | TEST CO                                                      | ONDITIONS                    | MIN | TYP   | MAX   | UNITS |
|-------------------------------------|------------------------|--------------------------------------------------------------|------------------------------|-----|-------|-------|-------|
| Drain to Source Breakdown Voltage   | BV <sub>DSS</sub>      | $I_D = 1 \text{mA}, V_{GS} = 0 \text{V}$                     |                              | 100 | -     | -     | V     |
| Gate Threshold Voltage              | V <sub>GS(TH)</sub>    | $V_{GS} = V_{DS}$                                            | $T_{C} = -55^{\circ}C$       | -   | -     | 5.5   | V     |
|                                     |                        | $I_D = 1mA$                                                  | $T_C = 25^{\circ}C$          | 2.0 | -     | 4.5   | V     |
|                                     |                        |                                                              | T <sub>C</sub> = 125°C       | 1.0 | -     | -     | V     |
| Zero Gate Voltage Drain Current     | I <sub>DSS</sub>       | V <sub>DS</sub> = 80V,                                       | $T_{C} = 25^{\circ}C$        | -   | -     | 25    | μΑ    |
|                                     |                        | $V_{GS} = 0V$                                                | T <sub>C</sub> = 125°C       | -   | -     | 250   | μΑ    |
| Gate to Source Leakage Current      | I <sub>GSS</sub>       | $V_{GS} = \pm 30V$                                           | $T_C = 25^{\circ}C$          | -   | -     | 100   | nA    |
|                                     |                        | T,                                                           | $T_{C} = 125^{\circ}C$       | -   | -     | 200   | nA    |
| Drain to Source On-State Voltage    | V <sub>DS(ON)</sub>    | V <sub>GS</sub> = 12V, I <sub>D</sub> = 12A                  | \                            | -   | -     | 0.972 | V     |
| Drain to Source On Resistance       | r <sub>DS(ON)12</sub>  | I <sub>D</sub> = 8A,                                         | $T_C = 25^{\circ}C$          | -   | 0.068 | 0.080 | Ω     |
|                                     |                        | $V_{GS} = 12V$ $T_{C} = 125^{\circ}C$                        | $T_C = 125^{\circ}C$         | -   | -     | 0.129 | Ω     |
| Turn-On Delay Time                  | t <sub>d</sub> (ON)    | $V_{DD} = 50V, I_D = 12A,$ $R_L = 4.17\Omega, V_{GS} = 12V,$ |                              | -   | -     | 20    | ns    |
| Rise Time                           | t <sub>r</sub>         |                                                              |                              | -   | -     | 50    | ns    |
| Turn-Off Delay Time                 | t <sub>d(OFF)</sub>    | $R_{GS} = 7.5\Omega$                                         |                              | -   | -     | 35    | ns    |
| Fall Time                           | t <sub>f</sub>         |                                                              |                              | -   | -     | 30    | ns    |
| Total Gate Charge                   | Q <sub>g(12)</sub>     | V <sub>GS</sub> = 0V to 12V                                  | 50V ≤ V <sub>DD</sub> ≤ 80V, | -   | 30    | 35    | nC    |
| Gate Charge Source                  | Q <sub>gs</sub>        |                                                              | I <sub>D</sub> = 12A         | -   | 10    | 13    | nC    |
| Gate Charge Drain                   | Q <sub>gd</sub>        |                                                              |                              | -   | 9     | 12    | nC    |
| Gate Charge at 20V                  | Q <sub>g(20)</sub>     | V <sub>GS</sub> = 0V to 20V                                  |                              | -   | 48    | -     | nC    |
| Threshold Gate Charge               | Q <sub>g(TH)</sub>     | $V_{GS} = 0V \text{ to } 2V$                                 |                              | -   | 3     | -     | nC    |
| Plateau Voltage                     | V <sub>(PLATEAU)</sub> | I <sub>D</sub> = 12A, V <sub>DS</sub> = 15V                  |                              | -   | 6.5   | -     | V     |
| Input Capacitance                   | C <sub>ISS</sub>       | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0                   | V,                           | -   | 1380  | -     | pF    |
| Output Capacitance                  | C <sub>OSS</sub>       | f = 1MHz                                                     |                              | -   | 380   | -     | pF    |
| Reverse Transfer Capacitance        | C <sub>RSS</sub>       |                                                              |                              | -   | 20    | -     | pF    |
| Thermal Resistance Junction to Case | $R_{	heta JC}$         |                                                              |                              | -   | -     | 5.0   | oC/W  |

<sup>\*</sup>Current is limited by the package capability

## **Source to Drain Diode Specifications**

| PARAMETER               | SYMBOL          | TEST CONDITIONS                            | MIN | TYP  | MAX | UNITS |
|-------------------------|-----------------|--------------------------------------------|-----|------|-----|-------|
| Forward Voltage         | V <sub>SD</sub> | I <sub>SD</sub> = 12A                      | -   | -    | 1.5 | V     |
| Reverse Recovery Time   | t <sub>rr</sub> | $I_{SD} = 12A$ , $dI_{SD}/dt = 100A/\mu s$ | -   | -    | 160 | ns    |
| Reverse Recovery Charge | Q <sub>RR</sub> |                                            | -   | 0.68 | -   | μС    |

# Electrical Specifications up to 100K RAD $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                       |              | SYMBOL                | TEST CONDITIONS                             | MIN | MAX   | UNITS |
|---------------------------------|--------------|-----------------------|---------------------------------------------|-----|-------|-------|
| Drain to Source Breakdown Volts | (Note 3)     | BV <sub>DSS</sub>     | $V_{GS} = 0$ , $I_D = 1 \text{mA}$          | 100 | -     | V     |
| Gate to Source Threshold Volts  | (Note 3)     | V <sub>GS(TH)</sub>   | $V_{GS} = V_{DS}$ , $I_D = 1mA$             | 2.0 | 4.5   | V     |
| Gate to Body Leakage            | (Notes 2, 3) | I <sub>GSS</sub>      | $V_{GS} = \pm 30V, V_{DS} = 0V$             | -   | 100   | nA    |
| Zero Gate Leakage               | (Note 3)     | I <sub>DSS</sub>      | V <sub>GS</sub> = 0, V <sub>DS</sub> = 80V  | -   | 25    | μΑ    |
| Drain to Source On-State Volts  | (Notes 1, 3) | V <sub>DS(ON)</sub>   | V <sub>GS</sub> = 12V, I <sub>D</sub> = 12A | -   | 0.972 | V     |
| Drain to Source On Resistance   | (Notes 1, 3) | r <sub>DS(ON)12</sub> | V <sub>GS</sub> = 12V, I <sub>D</sub> = 8A  | -   | 0.080 | Ω     |

## NOTES:

- 1. Pulse test, 300µs Max.
- 2. Absolute value.
- 3. Insitu Gamma bias must be sampled for both  $V_{GS}$  = 12V,  $V_{DS}$  = 0V and  $V_{GS}$  = 0V,  $V_{DS}$  = 80% BV<sub>DSS</sub>.

## Single Event Effects (SEB, SEGR) Note 4

|                                          |        | ENVIRONM                               |                      | (Note 7)                               |                                        |  |
|------------------------------------------|--------|----------------------------------------|----------------------|----------------------------------------|----------------------------------------|--|
| TEST                                     | SYMBOL | (Note 6)<br>TYPICAL LET<br>(MeV/mg/cm) | TYPICAL RANGE<br>(μ) | APPLIED<br>V <sub>GS</sub> BIAS<br>(V) | MAXIMUM<br>V <sub>DS</sub> BIAS<br>(V) |  |
| Single Event Effects Safe Operating Area | SEESOA | 37                                     | 36                   | -10                                    | 100                                    |  |
|                                          |        | 60                                     | 32                   | -5                                     | 100                                    |  |
|                                          |        | 60                                     | 32                   | -8                                     | 50                                     |  |
|                                          |        | 82                                     | 28                   | 0                                      | 80                                     |  |
|                                          |        | 82                                     | 28                   | -5                                     | 50                                     |  |

#### NOTES:

- 4. Testing conducted at Brookhaven National Labs or Texas A&M.
- 5. Fluence = 1E5 ions/cm<sup>2</sup> (Typical),  $T = 25^{\circ}C$ .
- 6. Ion Species: LET = 37, Br or Kr; LET = 60, I or Xe; LET = 82, Au
- 7. Does not exhibit Single Event Burnout (SEB) or Single Event Gate Rupture (SEGR).

#### Performance Curves Unless Otherwise Specified



FIGURE 1. SINGLE EVENT EFFECTS SAFE OPERATING AREA



FIGURE 2. TYPICAL SEE SIGNATURE CURVE

# Performance Curves Unless Otherwise Specified (Continued)



FIGURE 3. TYPICAL DRAIN INDUCTANCE REQUIRED TO LIMIT GAMMA DOT CURRENT TO  $I_{\mbox{\scriptsize AS}}$ 



FIGURE 5. FORWARD BIAS SAFE OPERATING AREA

V<sub>DS</sub>, DRAIN-TO-SOURCE VOLTAGE (V)



FIGURE 7. TYPICAL NORMALIZED  $r_{DS(ON)}$  vs JUNCTION TEMPERATURE



FIGURE 4. MAXIMUM CONTINUOUS DRAIN CURRENT vs TEMPERATURE



FIGURE 6. BASIC GATE CHARGE WAVEFORM



FIGURE 8. TYPICAL OUTPUT CHARACTERISTICS

## Performance Curves Unless Otherwise Specified (Continued)



FIGURE 9. NORMALIZED MAXIMUM TRANSIENT THERMAL RESPONSE



FIGURE 10. UNCLAMPED INDUCTIVE SWITCHING

## Test Circuits and Waveforms



FIGURE 11. UNCLAMPED ENERGY TEST CIRCUIT



FIGURE 12. UNCLAMPED ENERGY WAVEFORMS

# Test Circuits and Waveforms



V<sub>DS</sub> 10% PULSE WIDTH t<sub>OFF</sub> t<sub>d(OFF)</sub> t<sub>d(OFF)</sub> t<sub>f</sub> 90%

FIGURE 13. RESISTIVE SWITCHING TEST CIRCUIT

FIGURE 14. RESISTIVE SWITCHING WAVEFORMS

# Screening Information

Screening is performed in accordance with the latest revision in effect of MIL-PRF-19500, (Screening Information Table).

# Delta Tests and Limits (JANTXV Equivalent, JANS Equivalent) T<sub>C</sub> = 25°C, Unless Otherwise Specified

| PARAMETER                       | SYMBOL              | TEST CONDITIONS                                            | MAX           | UNITS |
|---------------------------------|---------------------|------------------------------------------------------------|---------------|-------|
| Gate to Source Leakage Current  | I <sub>GSS</sub>    | $V_{GS} = \pm 30V$                                         | ±20 (Note 8)  | nA    |
| Zero Gate Voltage Drain Current | I <sub>DSS</sub>    | V <sub>DS</sub> = 80% Rated Value                          | ±25 (Note 8)  | μΑ    |
| Drain to Source On Resistance   | r <sub>DS(ON)</sub> | T <sub>C</sub> = 25 <sup>o</sup> C at Rated I <sub>D</sub> | ±20% (Note 9) | Ω     |
| Gate Threshold Voltage          | V <sub>GS(TH)</sub> | I <sub>D</sub> = 1.0mA                                     | ±20% (Note 9) | V     |

#### NOTES:

- 8. Or 100% of Initial Reading (whichever is greater).
- 9. Of Initial Reading.

### **Screening Information**

| TEST                                        | JANTXV EQUIVALENT                                                                                                    | JANS EQUIVALENT                                                                                              |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Unclamped Inductive Switching               | $V_{GS(PEAK)} = 20V, L = 0.1mH; Limit = 48A$                                                                         | $V_{GS(PEAK)} = 20V, L = 0.1mH; Limit = 48A$                                                                 |
| Thermal Response                            | $t_H = 10ms; V_H = 25V; I_H = 1A; LIMIT = 60mV$                                                                      | t <sub>H</sub> = 10ms; V <sub>H</sub> = 25V; I <sub>H</sub> = 1A; LIMIT = 60mV                               |
| Gate Stress                                 | $V_{GS} = 45V, t = 250\mu s$                                                                                         | V <sub>GS</sub> = 45V, t = 250μs                                                                             |
| Pind                                        | Optional                                                                                                             | Required                                                                                                     |
| Pre Burn-In Tests (Note 10)                 | MIL-PRF-19500 Group A,<br>Subgroup 2 (All Static Tests at 25°C)                                                      | MIL-PRF-19500 Group A,<br>Subgroup 2 (All Static Tests at 25°C)                                              |
| Steady State Gate<br>Bias (Gate Stress)     | MIL-PRF-750, Method 1042, Condition B<br>$V_{GS} = 80\%$ of Rated Value,<br>$T_A = 150^{\circ}$ C, Time = 48 hours   | MIL-PRF-750, Method 1042, Condition B $V_{GS} = 80\%$ of Rated Value, $T_A = 150^{\circ}$ C, Time = 48 hours |
| Interim Electrical Tests (Note 10)          | All Delta Parameters Listed in the Delta Tests and Limits Table                                                      | All Delta Parameters Listed in the Delta Tests and Limits Table                                              |
| Steady State Reverse<br>Bias (Drain Stress) | MIL-PRF-750, Method 1042, Condition A $V_{DS} = 80\%$ of Rated Value, $T_A = 150^{\circ}\text{C}$ , Time = 160 hours | MIL-PRF-750, Method 1042, Condition A<br>$V_{DS}$ = 80% of Rated Value,<br>$T_A$ = 150°C, Time = 240 hours   |
| PDA                                         | 10%                                                                                                                  | 5%                                                                                                           |
| Final Electrical Tests (Note 10)            | MIL-PRF-19500, Group A, Subgroup 2                                                                                   | MIL-PRF-19500, Group A,<br>Subgroups 2 and 3                                                                 |

#### NOTE:

10. Test limits are identical pre and post burn-in.

#### **Additional Tests**

| PARAMETER           | SYMBOL          | TEST CONDITIONS                                                   | MAX | UNITS |
|---------------------|-----------------|-------------------------------------------------------------------|-----|-------|
| Safe Operating Area | SOA             | V <sub>DS</sub> = 80V, t = 10ms                                   | 1.4 | A     |
| Thermal Impedance   | $\Delta V_{SD}$ | t <sub>H</sub> = 500ms; V <sub>H</sub> = 25V; I <sub>H</sub> = 1A | 230 | mV    |

# Rad Hard Data Packages - Fairchild Power Transistors

#### TXV Equivalent

### 1. RAD HARD TXV EQUIVALENT - STANDARD DATA **PACKAGE**

- A. Certificate of Compliance
- B. Assembly Flow Chart

C. Preconditioning - Attributes Data Sheet D. Group A - Attributes Data Sheet E. Group B - Attributes Data Sheet F. Group C - Attributes Data Sheet G. Group D - Attributes Data Sheet

### 2. RAD HARD TXV EQUIVALENT - OPTIONAL DATA **PACKAGE**

- A. Certificate of Compliance
- B. Assembly Flow Chart
- C. Preconditioning Attributes Data Sheet

Pre and Post Burn-In Read and Record

Data

- Attributes Data Sheet D. Group A E. Group B - Attributes Data Sheet

> - Pre and Post Read and Record Data for Intermittent Operating Life (Subgroup B3) Bond Strength Data (Subgroup B3)

Pre and Post High Temperature Operating Life Read and Record Data (Subgroup B6)

F. Group C - Attributes Data Sheet

- Pre and Post Read and Record Data for Intermittent Operating Life (Subgroup C6) - Bond Strength Data (Subgroup C6)

- Attributes Data Sheet G. Group D

- Pre and Post RAD Read and Record Data

#### Class S - Equivalents

## 1. RAD HARD "S" EQUIVALENT - STANDARD DATA **PACKAGE**

A. Certificate of Compliance

B. Serialization Records

C. Assembly Flow Chart

D. SEM Photos and Report

E. Preconditioning - Attributes Data Sheet

- HTRB - Hi Temp Gate Stress Post Reverse Bias Data and Delta Data - HTRB - Hi Temp Drain Stress Post

Reverse Bias Delta Data

F. Group A - Attributes Data Sheet G. Group B - Attributes Data Sheet H. Group C - Attributes Data Sheet I. Group D - Attributes Data Sheet

## 2. RAD HARD MAX. "S" EQUIVALENT - OPTIONAL DATA PACKAGE

A. Certificate of Compliance

B. Serialization Records

C. Assembly Flow Chart

D. SEM Photos and Report

E. Preconditioning - Attributes Data Sheet

- HTRB - Hi Temp Gate Stress Post Reverse Bias Data and Delta Data HTRB - Hi Temp Drain Stress Post

Reverse Bias Delta Data - X-Ray and X-Ray Report

- Attributes Data Sheet F. Group A

- Subgroups A2, A3, A4, A5 and A7 Data

G. Group B - Attributes Data Sheet

- Subgroups B1, B3, B4, B5 and B6 Data

- Attributes Data Sheet H. Group C

- Subgroups C1, C2, C3 and C6 Data

I. Group D - Attributes Data Sheet

- Pre and Post Radiation Data

## TO-205AF

## 3 LEAD JEDEC TO-205AF HERMETIC METAL CAN PACKAGE



|                 | INC   | INCHES |       | INCHES MILLIMETERS |       |  |  |
|-----------------|-------|--------|-------|--------------------|-------|--|--|
| SYMBOL          | MIN   | MAX    | MIN   | MAX                | NOTES |  |  |
| Α               | 0.160 | 0.180  | 4.07  | 4.57               | -     |  |  |
| Øb              | 0.016 | 0.021  | 0.41  | 0.53               | 2, 3  |  |  |
| ØD              | 0.350 | 0.370  | 8.89  | 9.39               | -     |  |  |
| ØD <sub>1</sub> | 0.315 | 0.335  | 8.01  | 8.50               | -     |  |  |
| е               | 0.095 | 0.105  | 2.42  | 2.66               | 4     |  |  |
| e <sub>1</sub>  | 0.190 | 0.210  | 4.83  | 5.33               | 4     |  |  |
| e <sub>2</sub>  | 0.095 | 0.105  | 2.42  | 2.66               | 4     |  |  |
| h               | 0.010 | 0.020  | 0.26  | 0.50               | -     |  |  |
| j               | 0.028 | 0.034  | 0.72  | 0.86               | -     |  |  |
| k               | 0.029 | 0.045  | 0.74  | 1.14               | -     |  |  |
| L               | 0.500 | 0.560  | 12.70 | 14.22              | 3     |  |  |
| Р               | 0.075 | -      | 1.91  | -                  | 5     |  |  |

#### NOTES:

- 1. These dimensions are within allowable dimensions of Rev. E of JEDEC TO-205AF outline dated 11-82.
- 2. Lead dimension (without solder).
- 3. Solder coating may vary along lead length, add typically 0.002 inches (0.05mm) for solder coating.
- 4. Position of lead to be measured 0.100 inches (2.54mm) from bottom of seating plane.
- This zone controlled for automatic handling. The variation in actual diameter within this zone shall not exceed 0.010 inches (0.254mm).
- 6. Lead no. 3 butt welded to stem base.
- 7. Controlling dimension: Inch.
- 8. Revision 3 dated 6-94.

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx™                | $FAST^{	exttt{@}}$  | OPTOPLANAR™                 | STAR*POWER™           |
|----------------------|---------------------|-----------------------------|-----------------------|
| Bottomless™          | FASTr™              | PACMAN™                     | Stealth™              |
| CoolFET™             | FRFET™              | $POP^{\mathsf{TM}}$         | SuperSOT™-3           |
| $CROSSVOLT^{TM}$     | GlobalOptoisolator™ | Power247™                   | SuperSOT™-6           |
| DenseTrench™         | GTO™                | PowerTrench <sup>®</sup>    | SuperSOT™-8           |
| DOME™                | HiSeC™              | QFET™                       | SyncFET™              |
| EçoSPARK™            | ISOPLANAR™          | QS™                         | TinyLogic™            |
| E <sup>2</sup> CMOS™ | LittleFET™          | QTOptpelectronics™          | TruTranslation™       |
| Ensigna™             | MicroFET™           | Quiet Series™               | UHC™                  |
| FACT™                | MICROWIRE™          | SILENTSWITCHER <sup>®</sup> | UltraFET <sup>®</sup> |
| FACT Quiet Series™   | OPTOLOGIC™          | SMART START™                | $VCX^{TM}$            |

STAR\*POWER is used under license

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

# PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

©2001 Fairchild Semiconductor Corporation 4-9 FSGL130R Rev. A1