









OPA131, OPA2131, OPA4131

# SBOS040B - NOVEMBER 1994 - REVISED JULY 2024

# **OPAx131 General-Purpose, FET-Input Operational Amplifiers**

### 1 Features

FET input: I<sub>B</sub> = 50pA max Low offset voltage: 750µV max Wide supply range: ±4.5V to ±18V

Slew rate: 10V/us Wide bandwidth: 4MHz

Excellent capacitive load drive

Single, dual, quad versions

# 2 Applications

Data acquisition (DAQ)

Flow transmitter

Lab and field instrumentation

Electrocardiogram (ECG)

# 3 Description

The OPAx131 series of FET-input op amps provides high performance at low cost. The OPA131 single, OPA2131 dual, and OPA4131 quad versions in industry-standard pinouts allow cost-effective design options.

The OPAx131 series offers excellent general-purpose performance, including low offset voltage, drift, and good dynamic characteristics.

Single and dual versions are available in an 8-pin, SOIC, surface-mount package. The quad version is available in 14-pin and 16-pin, SOIC, surface-mount packages, and a 14-pin PDIP package.

#### **Device Information**

| PART NUMBER | CHANNEL COUNT PACKAGE <sup>(1)</sup> |               |  |
|-------------|--------------------------------------|---------------|--|
| OPA131      | Single                               | D (SOIC, 8)   |  |
| OPA2131     | Dual D (SOIC, 8)                     |               |  |
|             |                                      | D (SOIC, 14)  |  |
| OPA4131     | Quad                                 | DW (SOIC, 16) |  |
|             |                                      | N (PDIP, 14)  |  |

For more information, see Section 9.



Simplified Transimpedance Amplifier



# **Table of Contents**

| 1 Features1                           | 6 Application and Implementation12                     |
|---------------------------------------|--------------------------------------------------------|
| 2 Applications1                       | 6.1 Application Information                            |
| 3 Description1                        | 6.2 Typical Application12                              |
| 4 Pin Configuration and Functions3    | 7 Device and Documentation Support13                   |
| 5 Specifications6                     | 7.1 Receiving Notification of Documentation Updates 13 |
| 5.1 Absolute Maximum Ratings6         | 7.2 Support Resources13                                |
| 5.2 Recommended Operating Conditions6 | 7.3 Trademarks13                                       |
| 5.3 Thermal Information - OPA1317     | 7.4 Electrostatic Discharge Caution13                  |
| 5.4 Thermal Information - OPA21317    | 7.5 Glossary13                                         |
| 5.5 Thermal Information - OPA41317    | 8 Revision History13                                   |
| 5.6 Electrical Characteristics8       | 9 Mechanical, Packaging, and Orderable Information 14  |
| 5.7 Typical Characteristics9          | , <b></b>                                              |

# **4 Pin Configuration and Functions**



Figure 4-1. OPA131 D Package, 8-Pin SOIC (Top View)

Table 4-1. Pin Functions: OPA131

| PIN  |      | TYPE   | DESCRIPTION                              |  |  |
|------|------|--------|------------------------------------------|--|--|
| NAME | NO.  | ITPE   | DESCRIPTION                              |  |  |
| +IN  | 3    | Input  | Noninverting input, channel A            |  |  |
| -IN  | 2    | Input  | Inverting input, channel A               |  |  |
| NC   | 1, 5 | _      | Do not connect these pins <sup>(1)</sup> |  |  |
| NC   | 8    | _      | No internal connection. Float this pin.  |  |  |
| OUT  | 6    | Output | Output                                   |  |  |
| V+   | 7    | Power  | Positive (highest) power supply          |  |  |
| V-   | 4    | Power  | Negative (lowest) power supply           |  |  |

(1) Existing layouts for the OPA131 D package before revision B of this data sheet do not need to be redesigned.



Figure 4-2. OPA2131 D Package, 8-Pin SOIC (Top View)

Table 4-2. Pin Functions: OPA2131

| P     | IN  | TYPE   | DESCRIPTION                     |
|-------|-----|--------|---------------------------------|
| NAME  | NO. | ITPE   | DESCRIPTION                     |
| +IN A | 3   | Input  | Noninverting input, channel A   |
| +IN B | 5   | Input  | Noninverting input, channel B   |
| –IN A | 2   | Input  | Inverting input, channel A      |
| –IN B | 6   | Input  | Inverting input, channel B      |
| OUT A | 1   | Output | Output, channel A               |
| OUT B | 7   | Output | Output, channel B               |
| V+    | 8   | Power  | Positive (highest) power supply |
| V-    | 4   | Power  | Negative (lowest) power supply  |





Figure 4-3. OPA4131 D Package, 14-Pin SOIC, and N Package, 14-Pin PDIP (Top View)

Table 4-3. Pin Functions: OPA4131 D and N packages

|          | PIN |        | Delicitoris. OFA4131 D and N packages |
|----------|-----|--------|---------------------------------------|
| NAME NO. |     | TYPE   | DESCRIPTION                           |
|          |     |        |                                       |
| +IN A    | 3   | Input  | Noninverting input, channel A         |
| +IN B    | 5   | Input  | Noninverting input, channel B         |
| +IN C    | 10  | Input  | Noninverting input, channel C         |
| +IN D    | 12  | Input  | Noninverting input, channel D         |
| −IN A    | 2   | Input  | Inverting input, channel A            |
| –IN B    | 6   | Input  | Inverting input, channel B            |
| –IN C    | 9   | Input  | Inverting input, channel C            |
| –IN D    | 13  | Input  | Inverting input, channel D            |
| OUT A    | 1   | Output | Output, channel A                     |
| OUT B    | 7   | Output | Output, channel B                     |
| OUT C    | 8   | Output | Output, channel C                     |
| OUT D    | 14  | Output | Output, channel D                     |
| V+       | 4   | Power  | Positive (highest) power supply       |
| V-       | 11  | Power  | Negative (lowest) power supply        |





Figure 4-4. OPA4131 DW Package, 16-Pin SOIC (Top View)

Table 4-4. Pin Functions: OPA4131 DW Package

| i     | PIN  | TYPE   | DESCRIPTION                             |  |  |
|-------|------|--------|-----------------------------------------|--|--|
| NAME  | NO.  | ITPE   | DESCRIPTION                             |  |  |
| +IN A | 3    | Input  | Noninverting input, channel A           |  |  |
| +IN B | 5    | Input  | Noninverting input, channel B           |  |  |
| +IN C | 12   | Input  | Noninverting input, channel C           |  |  |
| +IN D | 14   | Input  | Noninverting input, channel D           |  |  |
| –IN A | 2    | Input  | Inverting input, channel A              |  |  |
| –IN B | 6    | Input  | Inverting input, channel B              |  |  |
| –IN C | 11   | Input  | Inverting input, channel C              |  |  |
| –IN D | 15   | Input  | Inverting input, channel D              |  |  |
| OUT A | 1    | Output | Output, channel A                       |  |  |
| OUT B | 7    | Output | Output, channel B                       |  |  |
| OUT C | 10   | Output | Output, channel C                       |  |  |
| OUT D | 16   | Output | Output, channel D                       |  |  |
| V+    | 4    | Power  | Positive (highest) power supply         |  |  |
| V-    | 13   | Power  | Negative (lowest) power supply          |  |  |
| NC    | 8, 9 | _      | No internal connection. Float this pin. |  |  |



# **5 Specifications**

## 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

| _                | <u> </u>                            | ·             | MIN MAX               | UNIT |
|------------------|-------------------------------------|---------------|-----------------------|------|
| Vs               | Supply voltage, (V+) – (V–)         | Dual supply   | ±18                   | V    |
| VS               | Supply voltage, (v+) = (v-)         | Single supply | 36                    |      |
|                  | Input voltage <sup>(2)</sup>        | ·             | (V-) - 0.5 (V+) + 0.5 | V    |
|                  | Input current <sup>(2)</sup>        |               | ±10                   | mA   |
| I <sub>SC</sub>  | Output short-circuit <sup>(3)</sup> | Continuous    |                       |      |
| T <sub>A</sub>   | Operating temperature               |               | <b>-</b> 55 125       | °C   |
| TJ               | Junction temperature                |               | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                 |               | <b>-</b> 55 125       | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) Input pins are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails must be current limited to 10mA or less.
- (3) Short-circuit to ground, one amplifier per package.

## **5.2 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                            |                     |      | MIN | NOM | MAX | UNIT |
|--------------------------------------------|---------------------|------|-----|-----|-----|------|
| V <sub>S</sub> Supply voltage, (V+) – (V–) | Dual supply         | ±4.5 | ±15 | ±18 | \/  |      |
|                                            | Single supply       | 9    | 30  | 36  | V   |      |
| T <sub>A</sub>                             | Ambient temperature |      | -40 |     | +85 | °C   |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



## 5.3 Thermal Information - OPA131

|                       |                                              | OPA131   |      |
|-----------------------|----------------------------------------------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | UNIT |
|                       |                                              | 8 PINS   |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 150      | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 74       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 62       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 19.7     | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 54.8     | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 5.4 Thermal Information - OPA2131

|                       |                                              | OPA2131  |      |
|-----------------------|----------------------------------------------|----------|------|
|                       | THERMAL METRIC(1)                            | D (SOIC) | UNIT |
|                       |                                              | 8 PINS   |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 150      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 52.3     | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 63.5     | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 10.7     | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 62.4     | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 5.5 Thermal Information - OPA4131

|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DW (SOIC) | N (PDIP) | UNIT |
|-----------------------|----------------------------------------------|----------|-----------|----------|------|
|                       |                                              | 14 PINS  | 16 PINS   | 14 PINS  |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 110      | 110       | 80       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 56       | N/A       | N/A      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 53       | N/A       | N/A      | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 19       | N/A       | N/A      | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 46       | N/A       | N/A      | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | N/A      | N/A       | N/A      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report.



## **5.6 Electrical Characteristics**

|                      | PARAMETER                            | TEST (                                              | CONDITIONS                       | MIN       | TYP                   | MAX        | UNIT               |  |  |
|----------------------|--------------------------------------|-----------------------------------------------------|----------------------------------|-----------|-----------------------|------------|--------------------|--|--|
| OFFSET \             | <b>VOLTAGE</b>                       |                                                     |                                  |           |                       | '          |                    |  |  |
|                      |                                      | OPAx131UA                                           |                                  |           | ±0.2                  | ±1         |                    |  |  |
| Vos                  | Input offset voltage                 | OPA2131U, OPA4131U                                  | J                                |           | ±0.2                  | ±1.5       | mV                 |  |  |
|                      |                                      | OPA131U                                             |                                  |           | ±0.2                  | ±0.75      |                    |  |  |
| dV <sub>OS</sub> /dT | Input offset voltage drift           | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ |                                  |           | ±2                    | ±10        | μV/°C              |  |  |
| PSRR                 | Power-supply rejection ratio         | 9V ≤ V <sub>S</sub> ≤ 36V                           | OPAx131UA,<br>OPA2131U, OPA4131U |           | ±50                   | ±200       | μV/V               |  |  |
|                      | ,                                    | OPA131U                                             |                                  |           | ±50                   | ±100       | <b>P</b>           |  |  |
| INPUT BIA            | AS CURRENT                           |                                                     |                                  |           |                       | 1          |                    |  |  |
|                      |                                      |                                                     |                                  |           | ±5                    | ±50        |                    |  |  |
| I <sub>B</sub>       | Input bias current <sup>(1)</sup>    | T <sub>A</sub> = -40°C to +85°C                     |                                  | See Typic | cal Characte          | ristics    | pA                 |  |  |
| I <sub>os</sub>      | Input offset current <sup>(1)</sup>  |                                                     |                                  |           | ±1                    | ±50        | pA                 |  |  |
| NOISE                | 1 .                                  |                                                     | I                                | ,         |                       | l          |                    |  |  |
|                      |                                      | f = 10Hz                                            |                                  |           | 21                    |            |                    |  |  |
|                      |                                      | f = 100Hz                                           |                                  |           | 16                    |            |                    |  |  |
| e <sub>n</sub>       | Input voltage noise density          | f = 1kHz                                            |                                  |           | 15                    |            | nV/√ <del>Hz</del> |  |  |
|                      |                                      | f = 10kHz                                           |                                  |           | 15                    |            |                    |  |  |
| In                   | Input current noise density          | f = 1kHz                                            |                                  |           | 3                     |            | fA/√Hz             |  |  |
| INPUT VO             | DLTAGE                               |                                                     |                                  |           |                       |            |                    |  |  |
| V <sub>CM</sub>      | Common-mode voltage                  |                                                     |                                  | (V-) + 3  |                       | (V+) - 3.5 | V                  |  |  |
| CMRR                 | Common-mode rejection ratio          | -12V ≤ V <sub>CM</sub> ≤ 11.5V                      | OPAx131UA,<br>OPA2131U, OPA4131U | 70        | 80                    |            | dB                 |  |  |
| · · · · · ·          | Common mode rejection ratio          | 121 - 10M - 11101                                   | OPA131U                          | 80        | 86                    |            | 35                 |  |  |
| INPUT IMI            | PEDANCE                              |                                                     |                                  |           |                       |            |                    |  |  |
|                      | Differential                         |                                                     |                                  |           | 10 <sup>10</sup>    5 |            |                    |  |  |
|                      | Common-mode                          | -13V ≤ V <sub>CM</sub> ≤ 11.5V                      |                                  |           | 1012    4.3           |            | Ω    pF            |  |  |
| OPEN-LO              | OP GAIN                              |                                                     | l l                              |           |                       |            |                    |  |  |
| A <sub>OL</sub>      | Open-loop voltage gain               | -12V ≤ V <sub>O</sub> ≤ 12V                         | OPAx131UA,<br>OPA2131U, OPA4131U | 94        | 110                   |            | dB                 |  |  |
| OL.                  |                                      |                                                     | OPA131U                          | 100       | 110                   |            |                    |  |  |
| FREQUEN              | NCY RESPONSE                         | -                                                   |                                  |           |                       | '          |                    |  |  |
| GBW                  | Gain bandwidth product               |                                                     |                                  |           | 4                     |            | MHz                |  |  |
| SR                   | Slew rate                            |                                                     |                                  |           | 10                    |            | V/µs               |  |  |
|                      |                                      |                                                     | 0.1%                             |           | 1.5                   |            |                    |  |  |
|                      | Settling time                        | 10V step, G = 1                                     | 0.01%                            |           | 2                     |            | μs                 |  |  |
| THD+N                | Total harmonic distortion plus noise | f = 1kHz, G = 1, V <sub>O</sub> = 3                 | .5V <sub>rms</sub>               |           | 0.0008%               |            |                    |  |  |
| ОИТРИТ               | 1                                    | <u> </u>                                            | I                                |           |                       |            |                    |  |  |
|                      | l                                    |                                                     | Positive                         | (V+) - 3  | (V+) - 2.5            |            | ) + 3              |  |  |
| Vo                   | Voltage output                       | $R_L = 2k\Omega$                                    | Negative                         |           | (V-) + 2.5            | (V-) + 3   |                    |  |  |
| I <sub>SC</sub>      | Short-circuit current                |                                                     | 1                                |           | ±20                   |            | mA                 |  |  |
| POWER S              |                                      | I                                                   |                                  |           |                       |            |                    |  |  |
|                      |                                      |                                                     | OPAx131UA                        |           | ±1.5                  | ±1.75      |                    |  |  |
| IQ                   | Quiescent current (per amplifier)    | $I_O = 0mA$                                         | OPAx131U                         |           | ±1.5                  | ±2         | mA                 |  |  |

<sup>(1)</sup> High-speed test at  $T_J = 25$ °C.



### **5.7 Typical Characteristics**



120 120 100 (dB) 100 Power Supply Rejection Common-Mode Rejection 60 40 20 10 100 100k 1M 1k 10k Frequency (Hz)

Figure 5-1. Open-Loop Gain and Phase vs Frequency

Figure 5-2. Power Supply and Common-Mode Rejection vs Frequency





Figure 5-3. Input Voltage and Current Noise Spectral Density vs Frequency

Figure 5-4. Channel Separation vs Frequency





Figure 5-5. Input Bias and Input Offset Current vs Temperature

Figure 5-6. Open-Loop Gain vs Temperature



# 5.7 Typical Characteristics (continued)



Figure 5-7. Quiescent Current and Short-Circuit Current vs
Temperature



Figure 5-8. Offset Voltage Production Distribution



Figure 5-9. Offset Voltage Drift Production Distribution



Figure 5-10. Total Harmonic Distortion + Noise vs Frequency



Figure 5-11. Maximum Output Voltage vs Frequency



Figure 5-12. Small-Signal Step Response G = 1, C<sub>1</sub> = 300pF



# **5.7 Typical Characteristics (continued)**



Figure 5-13. Large-Signal Step Response G = 1,  $C_L = 300pF$ 



Figure 5-14. Settling Time vs Closed-Loop Gain



Figure 5-15. Small-Signal Overshoot vs Load Capacitance



Figure 5-16. Output Voltage Swing vs Output Current

# 6 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **6.1 Application Information**

The OPAx131 series op amps are unity-gain stable and an excellent choice for a wide range of general-purpose applications. Bypass power-supply pins with 10nF ceramic capacitors or larger.

The OPAx131 series op amps are free from unexpected output phase-reversal common with FET op amps. Many FET-input op amps exhibit phase-reversal of the output when the input common-mode voltage range is exceeded. This can occur in voltage-follower circuits, causing serious problems in control-loop applications. All circuitry is completely independent in dual and quad versions, and normal behavior can be expected when one amplifier in a package is overdriven or short-circuited.

### 6.1.1 Offset Voltage Trim

The offset voltage of the OPAx131 amplifiers is laser trimmed and usually requires no user adjustment. The OPAx131 provide less than  $\pm 1$ mV of input offset voltage and less than  $\pm 1$ mV of input offset voltage drift over the operating temperature range.

### 6.2 Typical Application



Figure 6-1. Second-Order Low-Pass Filter

### 6.2.1 Input Bias Current

The input bias current is approximately 5pA at room temperature and increases with temperature (see also Figure 5-5). Input bias current also varies with common-mode voltage and power-supply voltage. This variation depends on the voltage between the negative power supply and the common-mode input voltage.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



# 7 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 7.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 7.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 7.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 7.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 7.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## **8 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision A (December 2002) to Revision B (July 2024)

Page

| • | Added the Device Information table, and the Applications, Pin Configuration and Functions, Specifications,    |   |
|---|---------------------------------------------------------------------------------------------------------------|---|
|   | Recommended Operating Conditions, Thermal Information, Application and Implementation, Typical                |   |
|   | Application, Device and Documentation Support, and Mechanical, Packaging, and Orderable Information sections. | 1 |
| • | Updated Description                                                                                           |   |
| • | Deleted obsolete PDIP packages for OPA131 and OPA2131                                                         |   |
| • | Updated input voltage in Absolute Maximum Ratings                                                             |   |
| • | Added input current and related footnote to Absolute Maximum Ratings                                          | 6 |
| • | Changed format of Electrical Characteristics to latest standard                                               | 8 |
| • | Updated nominal conditions in the header of Electrical Characteristics                                        | 8 |
| • | Deleted channel separation specification                                                                      | 8 |
| • | Updated common-mode voltage MAX value                                                                         | 8 |
| • | Updated common-mode rejection ratio and common-mode input impedance test conditions                           | 8 |
| • | Changed differential input impedance from $10^{10}\Omega$    1pF to $10^{10}\Omega$    5pF                    |   |
| • | Changed common-mode input impedance from $10^{10}\Omega$    3pF to $10^{10}\Omega$    4.3pF                   | 8 |
| • | Updated open loop voltage gain MIN and TYP values for $R_L$ = 10k $\Omega$ and $R_L$ = 2k $\Omega$            | 8 |
| • | Updated settling time test condition                                                                          |   |
| • | Moved voltage output negative MIN values to MAX values                                                        | 8 |
|   |                                                                                                               |   |

### OPA131, OPA2131, OPA4131

SBOS040B - NOVEMBER 1994 - REVISED JULY 2024



| • | Deleted note 1 from Electrical Characteristics                                                    | <b>8</b> |
|---|---------------------------------------------------------------------------------------------------|----------|
|   | Updated Figure 5-15, Small-Signal Overshoot vs Load Capacitance                                   |          |
|   | Updated text in Offset Voltage Trim                                                               |          |
|   | Changed Figure 1, OPA130 Offset Voltage Trim Circuit, to Figure 6-1, Second-Order Low-Pass Filter |          |
|   | Updated Input Bias Current description                                                            |          |
|   |                                                                                                   |          |

# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

www.ti.com

4-Aug-2025

# **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)          |
|-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|---------------------------|
| OPA131U               | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | Call TI   Nipdau              | Level-3-260C-168 HR        | -55 to 125   | (O131U, OPA)<br>131U      |
| OPA131U.B             | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | (O131U, OPA)<br>131U      |
| OPA131UA              | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | Call TI   Nipdau              | Level-3-260C-168 HR        | -55 to 125   | (O131U, OPA)<br>131U<br>A |
| OPA131UA.B            | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | (O131U, OPA)<br>131U<br>A |
| OPA131UA/2K5          | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | Call TI   Nipdau              | Level-3-260C-168 HR        | -55 to 125   | (O131U, OPA)<br>131U<br>A |
| OPA131UA/2K5.B        | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | (O131U, OPA)<br>131U<br>A |
| OPA131UJ              | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | NIPDAU   NIPDAU               | Level-3-260C-168 HR        | -55 to 125   | (O131UJ, OPA)<br>131UJ    |
| OPA131UJ.B            | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | (O131UJ, OPA)<br>131UJ    |
| OPA131UJ/2K5          | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU   NIPDAU               | Level-3-260C-168 HR        | -55 to 125   | (O131UJ, OPA)<br>131UJ    |
| OPA131UJ/2K5.B        | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | (O131UJ, OPA)<br>131UJ    |
| OPA2131UA             | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | NIPDAU   NIPDAU               | Level-3-260C-168 HR        | -55 to 125   | (2131UA, OPA)             |
| OPA2131UA.B           | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | (2131UA, OPA)             |
| OPA2131UA/2K5         | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU   NIPDAU               | Level-3-260C-168 HR        | -55 to 125   | (2131UA, OPA)             |
| OPA2131UA/2K5.B       | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | (2131UA, OPA)             |
| OPA2131UJ             | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | NIPDAU   NIPDAU               | Level-3-260C-168 HR        | -40 to 85    | (2131UJ, OPA)             |
| OPA2131UJ.B           | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | (2131UJ, OPA)             |
| OPA2131UJ/2K5         | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU   NIPDAU               | Level-3-260C-168 HR        | -40 to 85    | (2131UJ, OPA)             |
| OPA2131UJ/2K5.B       | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 85    | (2131UJ, OPA)             |
| OPA4131NA             | Active     | Production    | SOIC (D)   14  | 50   TUBE             | Yes             | NIPDAU-DCC                    | Level-3-260C-168 HR        | -40 to 85    | OPA4131NA                 |



-40 to 85

4-Aug-2025

OPA4131UA



www.ti.com

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                 |              |              |
| OPA4131NA.A           | Active | Production    | SOIC (D)   14  | 50   TUBE             | Yes  | NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | OPA4131NA    |
| OPA4131NA.B           | Active | Production    | SOIC (D)   14  | 50   TUBE             | -    | Call TI       | Call TI             | -40 to 85    |              |
| OPA4131NJ             | Active | Production    | SOIC (D)   14  | 50   TUBE             | Yes  | NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | OPA4131NJ    |
| OPA4131NJ.A           | Active | Production    | SOIC (D)   14  | 50   TUBE             | Yes  | NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | OPA4131NJ    |
| OPA4131NJ.B           | Active | Production    | SOIC (D)   14  | 50   TUBE             | -    | Call TI       | Call TI             | -40 to 85    |              |
| OPA4131PA             | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type    | -40 to 85    | OPA4131PA    |
| OPA4131PA.A           | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type    | -40 to 85    | OPA4131PA    |
| OPA4131PAG4           | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type    | -40 to 85    | OPA4131PA    |
| OPA4131PJ             | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type    | -40 to 85    | OPA4131PJ    |
| OPA4131PJ.A           | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type    | -40 to 85    | OPA4131PJ    |
| OPA4131UA             | Active | Production    | SOIC (DW)   16 | 40   TUBE             | Yes  | NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | OPA4131UA    |
| OPA4131UA.A           | Active | Production    | SOIC (DW)   16 | 40   TUBE             | Yes  | NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | OPA4131UA    |
| OPA4131UA/1K          | Active | Production    | SOIC (DW)   16 | 1000   LARGE T&R      | Yes  | NIPDAU-DCC    | Level-3-260C-168 HR | -40 to 85    | OPA4131UA    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Active

OPA4131UA/1K.A

Yes

NIPDAU-DCC

Level-3-260C-168 HR

1000 | LARGE T&R

Production

SOIC (DW) | 16

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# PACKAGE OPTION ADDENDUM

www.ti.com 4-Aug-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA131UA/2K5  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA131UJ/2K5  | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2131UA/2K5 | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA2131UJ/2K5 | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4131UA/1K  | SOIC            | DW                 | 16 | 1000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |



www.ti.com 24-Jul-2025



### \*All dimensions are nominal

| 7 til dilliononono di o mominar |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| OPA131UA/2K5                    | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| OPA131UJ/2K5                    | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| OPA2131UA/2K5                   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| OPA2131UJ/2K5                   | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| OPA4131UA/1K                    | SOIC         | DW              | 16   | 1000 | 353.0       | 353.0      | 32.0        |



www.ti.com 24-Jul-2025

## **TUBE**



### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OPA131U     | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA131U.B   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA131UA    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA131UA.B  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA131UJ    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA131UJ.B  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2131UA   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2131UA.B | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2131UJ   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA2131UJ.B | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| OPA4131NA   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| OPA4131NA.A | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| OPA4131NJ   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| OPA4131NJ.A | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| OPA4131PA   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| OPA4131PA.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| OPA4131PAG4 | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| OPA4131PJ   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| OPA4131PJ.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| OPA4131UA   | DW           | SOIC         | 16   | 40  | 507    | 12.83  | 5080   | 6.6    |
| OPA4131UA.A | DW           | SOIC         | 16   | 40  | 507    | 12.83  | 5080   | 6.6    |





### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated