













SN65HVD11-HT

SLLS934F-NOVEMBER 2008-REVISED NOVEMBER 2015

# SN65HVD11-HT 3.3-V RS-485 Transceiver

#### **Features**

- Operates With a 3.3-V Supply
- Bus-Pin ESD Protection Exceeds 16-kV Human-Body Model (HBM)
- 1/8 Unit-Load Option Available (up to 256 Nodes on Bus)
- Optional Driver Output Transition Times for Signaling Rates (1) of 1 Mbps, 10 Mbps, and 32 Mbps
- Based on ANSI TIA/EIA-485-A
- **Bus-Pin Short Circuit Protection From** -7 V to 12 V
- Open-Circuit, Idle-Bus, and Shorted-Bus Fail-Safe Receiver
- Glitch-Free Power-Up and Power-Down Protection for Hot-Plugging Applications
- SN75176 Footprint
- Supports Extreme Temperature Applications:
  - Controlled Baselines
  - One Assembly and Test Sites
  - One Fabrication Sites
  - Available in Extreme (–55°C/210°C) Temperature Range (2)

(1) The signaling rate of a line is the number of voltage

Custom temperature ranges available

- **Extended Product Life Cycles**
- Extended Product-Change Notifications
- Product Traceability

bits per second (bps).

 Texas Instruments' High Temperature Products Use Highly Optimized Silicon (Die) Solutions With Design and Process Enhancements to Maximize Performance Over Extended Temperatures.

transitions that are made per second expressed in the units

## 2 Applications

- Down-Hole Drilling
- **High Temperature Environments**
- **Digital Motor Controls**
- **Utility Meters**
- Chassis-to-Chassis Interconnects
- **Electronic Security Stations**
- **Industrial Process Controls**
- **Building Automation**
- Point-of-Sale (POS) Terminals and Networks

## 3 Description

The SN65HVD11-HT device combines a 3-state differential line driver and differential input line receiver that operates with a single 3.3-V power supply. It is designed for balanced transmission lines and meets or exceeds ANSI TIA/EIA-485-A and ISO 8482:1993, with the exception that the thermal shutdown is removed. This differential bus transceiver is a monolithic integrated circuit designed for bidirectional data communication on multipoint bustransmission lines. The driver and receiver have active-high and active-low enables, respectively, that can be externally connected together to function as direction control.

The driver differential outputs and receiver differential inputs connect internally to form a differential input/ output (I/O) bus port that is designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ .

#### Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE     | BODY SIZE (NOM)    |
|-----------------|-------------|--------------------|
|                 | SOIC (8)    | 4.90 mm × 3.91 mm  |
| CNGELIV/D44 LIT | CFP (8) (2) | 6.90 mm × 5.65 mm  |
| SN65HVD11-HT    | CFP (8) (3) | 6.90 mm × 5.65 mm  |
|                 | CDIP SB (8) | 11.81 mm × 7.49 mm |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- (2) HKJ Package
- (3) HKQ Package

#### Typical Application Diagram





## **Table of Contents**

| 1 | Features 1                                                        |    | 8.2 Functional Block Diagram                     |                 |
|---|-------------------------------------------------------------------|----|--------------------------------------------------|-----------------|
| 2 | Applications 1                                                    |    | 8.3 Feature Description                          | 19              |
| 3 | Description 1                                                     |    | 8.4 Device Functional Modes                      | 19              |
| 4 | Revision History2                                                 | 9  | Application and Implementation                   | 21              |
| 5 | Pin Configuration and Functions3                                  |    | 9.1 Application Information                      | 21              |
| 6 | Specifications4                                                   |    | 9.2 Typical Application                          | <mark>22</mark> |
| ٠ | 6.1 Absolute Maximum Ratings                                      | 10 | Power Supply Recommendations                     | 25              |
|   | 6.2 ESD Ratings                                                   | 11 | Layout                                           | 25              |
|   | 6.3 Recommended Operating Conditions                              |    | 11.1 Layout Guidelines                           | 25              |
|   | 6.4 Thermal Information                                           |    | 11.2 Layout Example                              | 25              |
|   | 6.5 Driver Electrical Characteristics                             |    | 11.3 Thermal Considerations                      | 26              |
|   | 6.6 Receiver Electrical Characteristics                           | 12 | Device and Documentation Support                 | 27              |
|   | 6.7 Driver Switching Characteristics 8                            |    | 12.1 Community Resources                         | <mark>27</mark> |
|   | 6.8 Receiver Switching Characteristics9                           |    | 12.2 Trademarks                                  | 27              |
|   | 6.9 Typical Characteristics                                       |    | 12.3 Electrostatic Discharge Caution             | 27              |
| 7 | Parameter Measurement Information                                 |    | 12.4 Glossary                                    | 27              |
| 8 | Detailed Description         19           8.1 Overview         19 | 13 | Mechanical, Packaging, and Orderable Information | 27              |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision E (June 2012) to Revision F

**Page** 

 Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section



# 5 Pin Configuration and Functions





#### **Pin Functions**

| PIN  SOIC, PDIP  HKQ |   |      |                     |                                                      |
|----------------------|---|------|---------------------|------------------------------------------------------|
|                      |   | TYPE | DESCRIPTION         |                                                      |
| Α                    | 6 | 6    | Bus input/output    | Driver output or receiver input (complementary to B) |
| В                    | 7 | 7    | Bus input/output    | Driver output or receiver input (complementary to A) |
| D                    | 4 | 4    | Digital input       | Driver data input                                    |
| DE                   | 3 | 3    | Digital input       | Active-high driver enable                            |
| GND                  | 5 | 5    | Reference potential | Local device ground                                  |
| R                    | 1 | 1    | Digital output      | Receive data output                                  |
| RE                   | 2 | 2    | Digital input       | Active-low receiver enable                           |
| V <sub>CC</sub>      | 8 | 8    | Supply              | 3-V to 3.6-V supply                                  |

## **Bare Die Information**

| DIE THICKNESS |                        |     | THICKNESS BACKSIDE FINISH BACKSIDE POTENTIAL |  | BOND PAD METALLIZATION COMPOSITION |  |
|---------------|------------------------|-----|----------------------------------------------|--|------------------------------------|--|
| 15 mils.      | Silicon with backgrind | GND | Cu-Ni-Pd                                     |  |                                    |  |

## **Bond Pad Coordinates in Microns - Rev A**

| DESCRIPTION <sup>(1)</sup> | PAD NUMBER | а       | b       | С       | d       |
|----------------------------|------------|---------|---------|---------|---------|
| R                          | 1          | 69.3    | 372.15  | 185.3   | 489.15  |
| ~RE                        | 2          | 388.75  | 71.5    | 503.75  | 186.5   |
| DNC                        | 3          | 722.4   | 55.4    | 839.4   | 172.4   |
| DNC                        | 4          | 891.4   | 55.4    | 1008.4  | 172.4   |
| DE                         | 5          | 1174.8  | 71.5    | 1289.8  | 186.5   |
| DNC                        | 6          | 1754.35 | 65.4    | 1869.35 | 180.4   |
| DNC                        | 7          | 1907.35 | 65.4    | 2022.35 | 180.4   |
| D                          | 8          | 2280.55 | 69.5    | 2395.55 | 184.5   |
| DNC                        | 9          | 2733.5  | 371.5   | 2848.5  | 486.5   |
| GND                        | 10         | 2691    | 1693.1  | 2808    | 1810.1  |
| GND                        | 11         | 2535    | 1693.1  | 2652    | 1810.1  |
| DNC                        | 12         | 2253.45 | 1685.65 | 2368.45 | 1800.65 |
| A                          | 13         | 1961.55 | 1693.1  | 2078.55 | 1810.1  |
| В                          | 14         | 799.55  | 1693.1  | 916.55  | 1810.1  |
| DNC                        | 15         | 498.35  | 1681.2  | 613.35  | 1796.2  |
| VCC                        | 16         | 244.8   | 1668.5  | 359.8   | 1783.5  |

Product Folder Links: SN65HVD11-HT

(1) DNC = Do Not Connect



## Bond Pad Coordinates in Microns - Rev A (continued)

| DESCRIPTION <sup>(1)</sup> | PAD NUMBER | а    | b      | С     | d      |
|----------------------------|------------|------|--------|-------|--------|
| VCC                        | 17         | 91.8 | 1668.5 | 206.8 | 1783.5 |



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|          |                                                                               | MIN            | MAX                   | UNIT |
|----------|-------------------------------------------------------------------------------|----------------|-----------------------|------|
| $V_{CC}$ | Supply voltage                                                                | -0.3           | 6                     | V    |
|          | Voltage at A or B                                                             | -9             | 14                    | V    |
|          | Input voltage at D, DE, R, or RE                                              | -0.5           | V <sub>CC</sub> + 0.5 | V    |
|          | Voltage input, transient pulse, A and B, through 100 $\Omega$ (see Figure 20) | -50            | 50                    | V    |
| Io       | Receiver output current                                                       | -11            | 11                    | mA   |
|          | Continuous total power dissipation                                            | See Thermal II | nformation            |      |

Product Folder Links: SN65HVD11-HT

(1) All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.



## 6.2 ESD Ratings

|             |                                            |                                                            |                       | VALUE  | UNIT |
|-------------|--------------------------------------------|------------------------------------------------------------|-----------------------|--------|------|
|             | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)     | A, B, and GND         | ±16000 |      |
| $V_{(ESD)}$ |                                            | Human-body model (HBINI), per ANSI/ESDA/JEDEC 35-00 1      | All pins              | ±4000  | V    |
|             |                                            | Charged-device model (CDM), per JEDEC specification JESD22 | 2-C101 <sup>(2)</sup> | ±1000  |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                                   | ·                                       |                                               | MIN               | NOM | MAX             | UNIT |  |
|-----------------------------------|-----------------------------------------|-----------------------------------------------|-------------------|-----|-----------------|------|--|
| V <sub>CC</sub>                   | Supply voltage                          |                                               | 3                 |     | 3.6             | V    |  |
| V <sub>I</sub> or V <sub>IC</sub> | Voltage at any bus terminal (separately | or common-mode)                               | -7 <sup>(1)</sup> |     | 12              | V    |  |
| V <sub>IH</sub>                   | High-level input voltage                | D, DE, RE                                     | 2                 |     | V <sub>CC</sub> | V    |  |
| V <sub>IL</sub>                   | Low-level input voltage                 | D, DE, RE                                     | 0                 |     | 0.8             | V    |  |
| V <sub>ID</sub>                   | Differential input voltage              | Figure 16                                     | -12               |     | 12              | V    |  |
|                                   | Library and a company                   | Driver                                        | -60               |     |                 | Λ    |  |
| Іон                               | High-level output current               | Receiver                                      | -8                |     |                 | mA   |  |
|                                   | Landan Landan da coma et                | Driver                                        |                   |     | 60              | ^    |  |
| I <sub>OL</sub>                   | Low-level output current                | Receiver                                      |                   |     | 8               | mA   |  |
| R <sub>L</sub>                    | Differential load resistance            |                                               | 54                | 60  |                 | Ω    |  |
| C <sub>L</sub>                    | Differential load capacitance           |                                               |                   | 50  |                 | pF   |  |
|                                   | Signaling rate                          |                                               |                   |     | 10              | Mbps |  |
|                                   |                                         | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ |                   | 129 |                 |      |  |
| T <sub>J</sub> <sup>(2)</sup>     | Operating junction temperature          | T <sub>A</sub> = 175°C                        |                   | 179 |                 | °C   |  |
|                                   |                                         | T <sub>A</sub> = 210°C                        |                   | 214 |                 |      |  |

<sup>(1)</sup> The algebraic convention, in which the least-positive (most-negative) limit is designated as minimum, is used in this data sheet.

## 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | HKJ (CFP) | HKQ (CFP) | UNIT   |        |      |
|----------------------|----------------------------------------------|-----------|-----------|--------|--------|------|
|                      |                                              | 8 PINS    | 8 PINS    | 8 PINS | 8 PINS |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 101.5     | 73.9      | N/A    | 170    | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 53.6      | N/A       | N/A    | 6.2    | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 45.1      | 39.8      | N/A    | 195    | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 4.8       | 6.9       | N/A    | 3.8    | °C/W |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 41.8      | 49.2      | N/A    | 146.8  | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A       | 9.1       | 6.2    | N/A    | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: SN65HVD11-HT

<sup>(2)</sup> See *Thermal Information* table for information regarding this specification.



# 6.5 Driver Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                           |                                                   |                                                  | TEST CONDITIONS                               |                                       | MIN   | TYP             | MAX  | UNIT |  |
|---------------------|-------------------------------------|---------------------------------------------------|--------------------------------------------------|-----------------------------------------------|---------------------------------------|-------|-----------------|------|------|--|
| V <sub>IK</sub>     | Input clamp v                       | /oltage                                           | $I_1 = -18 \text{ mA}$                           |                                               |                                       | -1.5  |                 |      | V    |  |
|                     |                                     |                                                   | I <sub>O</sub> = 0                               |                                               | 2                                     |       | V <sub>CC</sub> |      |      |  |
| V <sub>OD</sub>     |                                     | Differential output                               |                                                  | gure 10                                       |                                       | 1     |                 |      | V    |  |
| I * ODI             | voltage                             |                                                   | V <sub>test</sub> = -7 V to 12 See Figure 11     | V,                                            |                                       | 1     |                 |      | ·    |  |
| $\Delta  V_{OD} $   | Change in m of differential voltage |                                                   | V <sub>test</sub> = -7 V to 12 See Figure 10 and | V,<br>I Figure 11                             |                                       | -0.2  |                 | 0.2  | V    |  |
| V <sub>OC(PP)</sub> | Peak-to-peak<br>mode output         |                                                   | See Figure 12                                    |                                               |                                       |       | 400             |      | mV   |  |
| V <sub>OC(SS)</sub> | Steady-state mode output            |                                                   | See Figure 12                                    |                                               |                                       | 1.4   |                 | 2.5  | V    |  |
| $\Delta V_{OC(SS)}$ |                                     | Change in steady-state common mode output voltage |                                                  |                                               |                                       | -0.06 |                 | 0.06 | V    |  |
| l <sub>OZ</sub>     | High-impeda<br>current              | nce output                                        | See receiver input                               | currents                                      |                                       |       |                 |      |      |  |
|                     | Input<br>current                    |                                                   |                                                  | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ |                                       | -100  |                 | 0    |      |  |
|                     |                                     |                                                   | $T_A = 175^{\circ}C^{(1)}$                       |                                               |                                       | -100  |                 | 3    | uА   |  |
| I <sub>I</sub>      |                                     |                                                   |                                                  | $T_A = 210^{\circ}C^{(2)}$                    |                                       | -100  |                 | 3    |      |  |
|                     |                                     | DE                                                |                                                  |                                               |                                       | 0     |                 | 100  |      |  |
| los                 | Short circuit current               | output                                            | -7 V ≤ V <sub>O</sub> ≤ 12 V                     |                                               |                                       | -250  |                 | 250  | mA   |  |
| C <sub>(OD)</sub>   | Differential o<br>capacitance       | utput                                             | V <sub>OD</sub> = 0.4 sin (4E6<br>DE = 0 V       | 6πt) + 0.5 V,                                 |                                       |       | 18              |      | pF   |  |
|                     |                                     |                                                   | RE = V <sub>CC</sub> ,<br>D and                  | Receiver disabled                             | T <sub>A</sub> = -55°C to<br>125°C    |       | 11              | 15.5 |      |  |
|                     |                                     |                                                   | $DE = V_{CC}$                                    | and driver enabled                            | T <sub>A</sub> = 175°C <sup>(1)</sup> |       | 11.5            | 17.5 | mA   |  |
|                     |                                     |                                                   | No load                                          |                                               | T <sub>A</sub> = 210°C <sup>(2)</sup> |       | 14              | 18   |      |  |
|                     |                                     |                                                   | $\overline{RE} = V_{CC},$ $D = V_{CC},$          | Receiver disabled                             | T <sub>A</sub> = -55°C to<br>125°C    |       | 2.5             | 20   | μА   |  |
| I <sub>CC</sub>     | Supply curre                        | nt                                                | DE = 0 V,                                        | and driver disabled (standby)                 | T <sub>A</sub> = 175°C <sup>(1)</sup> |       | 20              | 150  |      |  |
|                     |                                     |                                                   | No load                                          | (Startuby)                                    | T <sub>A</sub> = 210°C <sup>(2)</sup> |       | 175             | 450  |      |  |
|                     | RE = 0 V,                           | Receiver enabled and                              | $T_A = -55$ °C to 125°C                          |                                               | 11                                    | 15.5  |                 |      |      |  |
|                     |                                     | $DE = V_{CC}$ , driver enabled                    |                                                  | T <sub>A</sub> = 175°C <sup>(1)</sup>         |                                       | 11    | 17.5            | mA   |      |  |
|                     |                                     |                                                   |                                                  |                                               | T <sub>A</sub> = 210°C <sup>(2)</sup> |       | 11              |      | 18   |  |

Submit Documentation Feedback

Copyright © 2008-2015, Texas Instruments Incorporated

 <sup>(1)</sup> Minimum and maximum parameters are characterized for operation at T<sub>A</sub> = 175°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.
 (2) Minimum and maximum parameters are characterized for operation at T<sub>A</sub> = 210°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.



## 6.6 Receiver Electrical Characteristics

over recommended operating conditions (unless otherwise noted)

|                  | PARAMETER                                                  |                                                             | TEST CONDITION                        | IS                                            | MIN  | TYP   | MAX   | UNIT |
|------------------|------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------|-----------------------------------------------|------|-------|-------|------|
| V <sub>IT+</sub> | Positive-going input threshold voltage                     | I <sub>O</sub> = -8 mA                                      |                                       |                                               |      |       | -0.01 | V    |
| V <sub>IT</sub>  | Negative-going input threshold voltage                     | I <sub>O</sub> = 8 mA                                       |                                       |                                               | -0.2 |       |       | V    |
|                  |                                                            |                                                             | $T_A = -55^{\circ}C \text{ to } 12$   | 25°C                                          |      | 35    |       |      |
| $V_{hys}$        | Hysteresis voltage<br>(V <sub>IT+</sub> –V <sub>IT</sub> ) |                                                             | $T_A = 175^{\circ}C^{(1)}$            |                                               |      | 41    |       | mV   |
|                  | (*11+ *11-)                                                |                                                             | T <sub>A</sub> = 210°C <sup>(2)</sup> |                                               |      | 41    |       |      |
| $V_{IK}$         | Enable-input clamp voltage                                 | I <sub>I</sub> = -18 mA                                     |                                       |                                               | -1.5 |       |       | V    |
| V <sub>OH</sub>  | High-level output voltage                                  | $V_{ID} = 200 \text{ mV}, I_{OH} = -8$<br>See Figure 16     | mA,                                   |                                               | 2.4  |       |       | V    |
| V <sub>OL</sub>  | Low-level output voltage                                   | $V_{ID} = -200 \text{ mV}, I_{OL} = 8$<br>See Figure 16     | mA,                                   |                                               |      |       | 0.4   | V    |
| I <sub>OZ</sub>  | High-impedance state output current                        | $V_O = 0$ or $V_{CC,RE} = V_{CC}$                           | С                                     |                                               | -1   |       | 1     | μA   |
|                  |                                                            |                                                             |                                       | $T_A = -55^{\circ}C$ to 125°C                 |      | 0.075 | 0.11  |      |
|                  |                                                            | $V_A$ or $V_B = 12 \text{ V}$                               |                                       | T <sub>A</sub> = 175°C <sup>(1)</sup>         |      | 0.1   | 0.15  |      |
|                  |                                                            |                                                             |                                       | T <sub>A</sub> = 210°C <sup>(2)</sup>         |      | 0.1   | 0.15  |      |
| l <sub>ı</sub>   |                                                            | $V_A$ or $V_B = 12 \text{ V}$ , $V_{CC} = 0 \text{ V}$      |                                       | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ |      | 0.085 | 0.13  |      |
|                  | Bus input current                                          |                                                             | Other input                           | $T_A = 175^{\circ}C^{(1)}$                    |      | 0.12  | 0.16  | mA   |
|                  |                                                            |                                                             |                                       | T <sub>A</sub> = 210°C <sup>(2)</sup>         |      | 0.12  | 0.16  |      |
|                  |                                                            | $V_A$ or $V_B = -7 \text{ V}$                               | at 0 V                                | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | -0.1 | -0.05 |       |      |
|                  |                                                            |                                                             |                                       | $T_A = 175^{\circ}C^{(1)}$                    | -0.3 | -0.15 |       |      |
|                  |                                                            |                                                             |                                       | T <sub>A</sub> = 210°C <sup>(2)</sup>         | -0.3 | -0.15 |       |      |
|                  |                                                            |                                                             |                                       | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | -0.1 | -0.05 |       |      |
|                  |                                                            | $V_A$ or $V_B = -7 V$ ,<br>$V_{CC} = 0 V$                   |                                       | $T_A = 175^{\circ}C^{(1)}$                    | -0.3 | -0.15 |       |      |
|                  |                                                            | V <sub>CC</sub> = 0 V                                       |                                       | T <sub>A</sub> = 210°C <sup>(2)</sup>         | -0.3 | -0.15 |       |      |
|                  |                                                            |                                                             | <u> </u>                              | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | -30  |       | 0     |      |
| I <sub>IH</sub>  | High-level input<br>current, RE                            | V <sub>IH</sub> = 2 V                                       |                                       | $T_A = 175^{\circ}C^{(1)}$                    | -30  |       | 3     | μΑ   |
|                  | current, NL                                                |                                                             |                                       | T <sub>A</sub> = 210°C <sup>(2)</sup>         | -30  |       | 3     |      |
| I <sub>IL</sub>  | Low-level input current, RE                                | V <sub>IL</sub> = 0.8 V                                     |                                       |                                               | -30  |       | 0     | μΑ   |
|                  |                                                            |                                                             |                                       | $T_A = -55$ °C to 125°C                       |      | 15    |       |      |
| C <sub>ID</sub>  | Differential input                                         | $V_{ID} = 0.4 \sin (4E6\pi t) +$                            | 0.5 V,                                | $T_A = 175^{\circ}C^{(1)}$                    |      | 18    |       | pF   |
| .5               | capacitance                                                | DE at 0 V                                                   |                                       | T <sub>A</sub> = 210°C <sup>(2)</sup>         |      | 18    |       | ·    |
|                  |                                                            | DE OV                                                       | Desciver                              | $T_A = -55$ °C to 125°C                       |      | 5     | 8     |      |
|                  |                                                            | RE = 0 V,<br>D and DE = 0 V,                                | Receiver enabled and                  | T <sub>A</sub> = 175°C <sup>(1)</sup>         |      | 7.5   | 8.5   | mA   |
|                  |                                                            | No load                                                     | driver disabled                       | T <sub>A</sub> = 210°C <sup>(2)</sup>         |      | 7.5   | 10    |      |
|                  |                                                            | RE = V <sub>CC</sub> ,                                      | Receiver                              | T <sub>A</sub> = -55°C to 125°C               |      | 2.5   | 20    |      |
| Icc              | Supply current                                             | D = V <sub>CC</sub> ,<br>DE = 0 V,                          | disabled and                          | T <sub>A</sub> = 175°C <sup>(1)</sup>         |      | 12.5  | 200   | μΑ   |
|                  |                                                            | No load                                                     | driver disabled (standby)             | $T_A = 210^{\circ}C^{(2)}$                    |      | 175   | 450   |      |
|                  |                                                            | <u>PE</u> – 0.V                                             | Pagaires                              | T <sub>A</sub> = -55°C to 125°C               |      | 11    | 15.5  | mA   |
|                  |                                                            | $\overline{RE} = 0 \text{ V},$ D and DE = V <sub>CC</sub> , | Receiver enabled and                  | $T_A = 175^{\circ}C^{(1)}$                    |      | 11.5  | 17.5  |      |
|                  |                                                            | No load                                                     | driver enabled                        | T <sub>A</sub> = 210°C <sup>(2)</sup>         |      | 14    | 18    |      |

Minimum and maximum parameters are characterized for operation at  $T_A = 175^{\circ}\text{C}$  but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance. Minimum and maximum parameters are characterized for operation at  $T_A = 210^{\circ}\text{C}$  but may not be production tested at that temperature.

Product Folder Links: SN65HVD11-HT

Production test limits with statistical guardbands are used to ensure high temperature performance.



## 6.7 Driver Switching Characteristics

over recommended operating conditions (unless otherwise noted)

| PARAMETER               |                                                                    | TES                                                | T CONDITIONS                                  | MIN | TYP | MAX | UNIT |  |
|-------------------------|--------------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------|-----|-----|-----|------|--|
| t <sub>PLH</sub>        | Propagation delay time, low-<br>to-high-level output               |                                                    |                                               | 18  | 25  | 40  | ns   |  |
| t <sub>PHL</sub>        | Propagation delay time, high-<br>to-low-level output               |                                                    |                                               | 18  | 25  | 40  | ns   |  |
|                         |                                                                    |                                                    | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 10  | 21  | 30  |      |  |
| $t_{r}$                 | Differential output signal rise time                               | $R_L = 54 \Omega$                                  | $T_A = 175^{\circ}C^{(1)}$                    | 10  | 22  | 30  | ns   |  |
|                         |                                                                    | C <sub>L</sub> = 50 pF,<br>See Figure 13           | $T_A = 210^{\circ}C^{(2)}$                    | 10  | 22  | 30  |      |  |
|                         | Differential output signal fall                                    | See Figure 13                                      | $T_A = -55^{\circ}C \text{ to } 125^{\circ}C$ | 10  | 21  | 30  | ns   |  |
| $t_f$                   |                                                                    |                                                    | $T_A = 175^{\circ}C^{(1)}$                    | 10  | 22  | 30  |      |  |
|                         |                                                                    |                                                    | $T_A = 210^{\circ}C^{(2)}$                    | 10  | 22  | 30  |      |  |
| t <sub>sk(p)</sub>      | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )                |                                                    |                                               |     |     | 2.5 | ns   |  |
| t <sub>sk(pp)</sub> (3) | Part-to-part skew (t <sub>PHL</sub> or t <sub>PLH</sub> )          |                                                    |                                               |     |     | 11  | ns   |  |
| t <sub>PZH</sub>        | Propagation delay time, high-<br>impedance to high-level<br>output | $R_L = 110 \Omega$ ,<br>RE = 0 V,<br>See Figure 14 |                                               |     |     | 55  | ns   |  |
| t <sub>PHZ</sub>        | Propagation delay time, high-<br>level to high-impedance<br>output |                                                    |                                               |     |     | 55  | ns   |  |
| t <sub>PZL</sub>        | Propagation delay time, high-<br>impedance to low-level output     | $R_L = 110 \Omega$ ,<br>RE = 0 V,<br>See Figure 15 |                                               |     |     | 55  | ns   |  |
| t <sub>PLZ</sub>        | Propagation delay time, low-<br>level to high-impedance<br>output  |                                                    |                                               |     |     | 75  | ns   |  |
| t <sub>PZH</sub>        | Propagation delay time, standby to high-level output               | $R_L = 110 \Omega$ ,<br>RE = 3 V,<br>See Figure 14 |                                               |     |     | 6   | μs   |  |
| t <sub>PZL</sub>        | Propagation delay time, standby to low-level output                | $R_L$ = 110 Ω,<br>RE = 3 V,<br>See Figure 15       |                                               |     |     | 6   | μs   |  |

Minimum and maximum parameters are characterized for operation at T<sub>A</sub> = 175°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.
 Minimum and maximum parameters are characterized for operation at T<sub>A</sub> = 210°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

Submit Documentation Feedback

Copyright © 2008-2015, Texas Instruments Incorporated

 $t_{\rm sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.



## 6.8 Receiver Switching Characteristics

over recommended operating conditions (unless otherwise noted)

| PARAMETER                       |                                                          | TEST CONI                                                           | DITIONS                            | MIN | TYP | MAX | UNIT |  |
|---------------------------------|----------------------------------------------------------|---------------------------------------------------------------------|------------------------------------|-----|-----|-----|------|--|
| t <sub>PLH</sub>                | Propagation delay time, low-to-high-<br>level output     |                                                                     | 30                                 | 55  | 70  | ns  |      |  |
| t <sub>PHL</sub>                | Propagation delay time, high-to-low-level output         | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ $C_L = 15 \text{ pF},$ |                                    | 30  | 55  | 70  | ns   |  |
| t <sub>sk(p)</sub>              | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )      | See Figure 17                                                       |                                    |     |     | 4   | ns   |  |
| t <sub>sk(pp)</sub> (1)         | Part-to-part skew                                        |                                                                     |                                    |     | 15  | ns  |      |  |
|                                 |                                                          |                                                                     | T <sub>A</sub> = -55°C to<br>125°C | 1   | 3   | 5   |      |  |
| t <sub>r</sub>                  | Output signal rise time                                  |                                                                     | $T_A = 175^{\circ}C^{(2)}$         | 1   | 4   | 5   | ns   |  |
|                                 |                                                          | C <sub>L</sub> = 15 pF,                                             | $T_A = 210^{\circ}C^{(3)}$         | 1   | 4   | 5   |      |  |
|                                 | Output signal fall time                                  | See Figure 17                                                       | T <sub>A</sub> = -55°C to<br>125°C | 1   | 3   | 5   | ns   |  |
| t <sub>f</sub>                  |                                                          |                                                                     | $T_A = 175^{\circ}C^{(2)}$         | 1   | 4   | 5   |      |  |
|                                 |                                                          |                                                                     | $T_A = 210^{\circ}C^{(3)}$         | 1   | 4   | 5   |      |  |
| t <sub>PZH</sub> <sup>(3)</sup> | Output enable time to high level                         |                                                                     |                                    |     |     | 15  | ns   |  |
| t <sub>PZL</sub> (3)            | Output enable time to low level                          | $C_L = 15 \text{ pF}, DE = 3 \text{ V},$                            |                                    |     |     | 15  | ns   |  |
| t <sub>PHZ</sub>                | Output disable time from high level                      | See Figure 18                                                       |                                    |     |     | 20  | ns   |  |
| t <sub>PLZ</sub>                | Output disable time from low level                       |                                                                     |                                    |     | 15  | ns  |      |  |
| t <sub>PZH</sub> <sup>(1)</sup> | Propagation delay time, standby-to-<br>high-level output | C <sub>L</sub> = 15 pF, DE = 0,                                     |                                    |     |     | 6   | μs   |  |
| t <sub>PZL</sub> <sup>(1)</sup> | Propagation delay time, standby-to-<br>low-level output  | See Figure 19                                                       |                                    |     |     | 6   | μs   |  |

<sup>(1)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

Product Folder Links: SN65HVD11-HT

<sup>(2)</sup> Minimum and maximum parameters are characterized for operation at T<sub>A</sub> = 175°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.

<sup>(3)</sup> Minimum and maximum parameters are characterized for operation at T<sub>A</sub> = 210°C but may not be production tested at that temperature. Production test limits with statistical guardbands are used to ensure high temperature performance.





- (1) See data sheet for absolute maximum and minimum recommended operating conditions.
- (2) Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).
- (3) The predicted operating lifetime vs. junction temperature is based on reliability modeling using electromigration as the dominant failure mechanism affecting device wearout for the specific device process and design characteristics.
- (4) Wirebond fail mode applicable for D package only.
- (5) Wirebond life approaches 0 hours < 200°C which is only true of the HD device.

Figure 1. SN65HVD11SJD/SKGDA/SHKJ/SHKQ/HD Operating Life Derating Chart

Submit Documentation Feedback

Copyright © 2008–2015, Texas Instruments Incorporated





Note: The time  $t_{pZL}(x)$  is the measure from DE to  $V_{OD}(x)$ .  $V_{OD}$  is valid when it is greater than 1.5 V.

Figure 2. Driver Enable Time From De to  $V_{\text{OD}}$ 

Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: SN65HVD11-HT

# TEXAS INSTRUMENTS

## 6.9 Typical Characteristics



Figure 3. RMS Supply Current vs Signaling Rate



Figure 4. Bus Input Current vs Bus Input Voltage



Figure 5. High-Level Output Current vs Driver High-Level
Output Voltage



Figure 6. Low-Level Output Current vs Driver Low-Level
Output Voltage



Figure 7. Driver Differential Output vs Free-Air Temperature



Figure 8. Driver Output Current vs Supply Voltage

Submit Documentation Feedback

Copyright © 2008–2015, Texas Instruments Incorporated



# **Typical Characteristics (continued)**





#### 7 Parameter Measurement Information



Figure 10. Driver  $V_{\text{OD}}$  Test Circuit and Voltage and Current Definitions



Figure 11. Driver V<sub>OD</sub> With Common Mode Loading Test Circuit



- A. Input: PRR = 500 kHz, 50% Duty Cycle,  $t_r$ <6ns,  $t_f$ <6ns,  $Z_O$  = 50  $\Omega$
- B.  $C_L$  Includes fixture and instrumentation capacitance

Figure 12. Test Circuit and Definitions for Driver Common Mode Output Voltage



Figure 13. Driver Switching Test Circuit and Voltage Waveforms





Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 

Figure 14. Driver High-Level Enable and Disable Time Test Circuit and Voltage Waveforms



Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 

Figure 15. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms



Figure 16. Receiver Voltage and Current Definitions

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback





Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 



Figure 17. Receiver Switching Test Circuit and Voltage Waveforms



Generator: PRR = 500 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_o$  = 50  $\Omega$ 



Figure 18. Receiver Enable and Disable Time Test Circuit and Voltage Waveforms With Drivers Enabled





Generator: PRR = 100 kHz, 50% Duty Cycle,  $t_r$  <6 ns,  $t_f$  <6 ns,  $Z_0$  = 50  $\Omega$ 



Figure 19. Receiver Enable Time From Standby (Driver Disabled)



NOTE: This test is conducted to test survivability only. Data stability at the R output is not specified.

Figure 20. Test Circuit, Transient Overvoltage Test

Submit Documentation Feedback
Product Folder Links: SN65HVD11-HT





R3 = 180 kΩ

Figure 21. Equivalent Input and Output Schematic Diagrams



## 8 Detailed Description

#### 8.1 Overview

The SN65HVD11-HT device is a 3.3 V, half-duplex, RS-485 transceiver available in 3 speed grades suitable for data transmission up to 32 Mbps, 10 Mbps, and 1 Mbps, respectively.

The device has active-high driver enables and active-low receiver enables. A standby current of less than 5 µA can be achieved by disabling both driver and receiver.

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

Internal ESD protection circuits protect the transceiver bus terminals against ±16-kV Human Body Model (HBM) electrostatic discharges and ±4-kV electrical fast transients (EFT) according to IEC61000-4-4.

The SN65HVD11-HT half-duplex device provides internal biasing of the receiver input thresholds for open-circuit, bus-idle, or short circuit failsafe conditions, and a typical receiver hysteresis of 35 mV.

#### 8.4 Device Functional Modes

When the driver enable pin, DE, is logic high, the differential outputs A and B follow the logic states at data input D. A logic high at D causes A to turn high and B to turn low. In this case the differential output voltage defined as  $V_{OD} = V_A - V_B$  is positive. When D is low, the output states reverse, B turns high, A becomes low, and  $V_{OD}$  is negative.

When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pulldown resistor to ground; thus, when left open, the driver is disabled (high-impedance) by default. The D pin has an internal pullup resistor to  $V_{CC}$ ; thus, when left open while the driver is enabled, output A turns high and B turns low.

Table 1. Driver Functions (1)

| INPUT | ENABLE | OUT | PUTS | FUNCTION                           |
|-------|--------|-----|------|------------------------------------|
| D     | DE     | Α   | В    | FUNCTION                           |
| Н     | Н      | Н   | L    | Actively drive bus High            |
| L     | Н      | L   | Н    | Actively drive bus Low             |
| Х     | L      | Z   | Z    | Driver disabled                    |
| Х     | OPEN   | Z   | Z    | Driver disabled by default         |
| OPEN  | Н      | Н   | L    | Actively drive bus High by default |

(1) H = high level; L = low level; Z = high impedance; X = irrelevant; ? = indeterminate

Product Folder Links: SN65HVD11-HT



When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_A - V_B$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output, R, turns high. When  $V_{ID}$  is negative and lower than the negative input threshold,  $V_{IT-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$ , the output is indeterminate.

When  $\overline{\text{RE}}$  is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of  $V_{\text{ID}}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

Table 2. Receiver Functions<sup>(1)</sup>

| DIFFERENTIAL INPUT $V_{ID} = V_A - V_B$ | ENABLE<br>RE | OUTPUT<br>R | FUNCTION                     |
|-----------------------------------------|--------------|-------------|------------------------------|
| $V_{ID} > V_{IT+}$                      | L            | Н           | Receive valid bus High       |
| $V_{IT-} < V_{ID} < V_{IT+}$            | L            | ?           | Indeterminate bus state      |
| $V_{ID} < V_{IT-}$                      | L            | L           | Receive valid bus Low        |
| X                                       | Н            | Z           | Receiver disabled            |
| X                                       | OPEN         | Z           | Receiver disabled by default |
| Open-circuit bus                        | L            | Н           | Fail-safe high output        |
| Short circuit bus                       | L            | Н           | Fail-safe high output        |

<sup>(1)</sup> H = high level; L = low level; Z = high impedance; X = irrelevant; ? = indeterminate

### 8.4.1 Low-Power Standby Mode

When both the driver and receiver are disabled (DE low and  $\overline{RE}$  high) the device is in standby mode. If the enable inputs are in this state for less than 60 ns, the device does not enter standby mode. This guards against inadvertently entering standby mode during driver or receiver enabling. Only when the enable inputs are held in this state for 300 ns or more, the device is assured to be in standby mode. In this low-power standby mode, most internal circuitry is powered down, and the supply current is typically less than 1  $\mu$ A. When either the driver or the receiver is reenabled, the internal circuitry becomes active.



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The SN65HVD11-HT is a half-duplex RS-485 transceiver commonly used for asynchronous data transmissions. The driver and receiver enable pins allow for the configuration of different operating modes.







- a) Independent driver and receiver enable signals
- b) Combined enable signals for use as directional control pin
- c) Receiver always on

Figure 22. Half-Duplex Transceiver Configurations

- a. Using independent enable lines provides the most flexible control as it allows for the driver and the receiver to be turned on and off individually. While this configuration requires two control lines, it allows for selective listening into the bus traffic, whether the driver is transmitting data or not.
- b. Combining the enable signals simplifies the interface to the controller by forming a single direction-control signal. In this configuration, the transceiver operates as a driver when the direction-control line is high, and as a receiver when the direction-control line is low.
- c. Only one line is required when connecting the receiver-enable input to ground and controlling only the driverenable input. In this configuration, a node not only receives the data from the bus, but also the data it sends and can verify that the correct data have been transmitted.

Product Folder Links: SN65HVD11-HT

Copyright © 2008-2015, Texas Instruments Incorporated



## 9.2 Typical Application

An RS-485 bus consists of multiple transceivers connected in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_T$ , whose value matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over a longer cable length.



Figure 23. Typical RS-485 Network With Half-Duplex Transceivers

#### 9.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 9.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and bus length, meaning the higher the data rate, the shorter the cable length; and conversely, the lower the data rate, the longer the cable may be without introducing data errors. While most RS-485 systems use data rates between 10 kbps and 100 kbps, some applications require data rates up to 250 kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%.



Figure 24. Cable Length vs Data Rate Characteristic



## Typical Application (continued)

#### 9.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a nonterminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in Equation 1.

 $L_{(STUB)} \le 0.1 \times t_r \times v \times c$ 

#### where

- t<sub>r</sub> is the 10/90 rise time of the driver
- *v* is the signal velocity of the cable or trace as a factor of *c*
- c is the speed of light  $(3 \times 10^8 \text{ m/s})$

(1)

Per Equation 1, Table 3 lists the maximum cable-stub lengths for the minimum-driver output rise-times of the SN65HVD1x full-duplex family of transceivers for a signal velocity of 78%.

**Table 3. Maximum Stub Length** 

| DEVICE       | MINIMUM DRIVER OUTPUT | MAXIMUM STUB LENGTH |      |  |
|--------------|-----------------------|---------------------|------|--|
| DEVICE       | RISE TIME (ns)        | (m)                 | (ft) |  |
| SN65HVD11-HT | 10                    | 0.23                | 0.75 |  |

#### 9.2.1.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (UL), where 1 unit load represents a load impedance of approximately 12 k $\Omega$ . Because the SN65HVD11-HT and HVD12 are each 1/8 UL transceivers, it is possible to connect up to 256 receivers to the bus. The SN65HVD11-HT is a 1/4 UL transceiver, and up to 64 receivers may be connected to the bus.

#### 9.2.1.4 Receiver Failsafe

The differential receivers of the SN65HVD11-HT are failsafe to invalid bus states caused by:

- · Open bus conditions, such as a disconnected connector
- Shorted bus conditions, such as cable damage shorting the twisted-pair together
- · Idle bus conditions that occur when no driver on the bus is actively driving.

In any of these cases, the differential receiver will output a failsafe logic High state so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds such that the input indeterminate range does not include zero volts differential. To comply with the RS-422 and RS-485 standards, the receiver output must output a High when the differential input  $V_{ID}$  is more positive than 200 mV, and must output a Low when  $V_{ID}$  is more negative than -200 mV. The receiver parameters which determine the failsafe performance are  $V_{IT(+)}$  and  $V_{IT(-)}$ . As shown in *Receiver Electrical Characteristics*, differential signals more negative than -200 mV will always cause a Low receiver output, and differential signals more positive than 200 mV will always cause a High receiver output.

When the differential input signal is close to zero, it is still above the maximum  $V_{IT(+)}$  threshold of -10 mV, and the receiver output will be High.

#### 9.2.2 Detailed Design Procedure

To protect bus nodes against high-energy transients, the implementation of external transient protection devices is therefore necessary. Figure 25 shows a protection circuit against 10-kV ESD (IEC 61000-4-2), 4-kV EFT (IEC 61000-4-4), and 1-kV surge (IEC 61000-4-5) transients.

Product Folder Links: SN65HVD11-HT





Figure 25. Transient Protection Against ESD, EFT, and Surge Transients

Table 4. Bill of Materials

FUNCTION ORDER NUMBER

| DEVICE | FUNCTION                                        | ORDER NUMBER       | MANUFACTURER |
|--------|-------------------------------------------------|--------------------|--------------|
| XCVR   | 3.3-V, full-duplex RS-485 transceiver           | SN65HVD11-HT       | TI           |
| R1, R2 | 10- $\Omega$ , pulse-proof, thick-film resistor | CRCW0603010RJNEAHP | Vishay       |
| TVS    | Bidirectional 400-W transient suppressor        | CDSOT23-SM712      | Bourns       |

## 9.2.3 Application Curve

Figure 26 demonstrates operation of the SN65HVD11-HT at a signaling rate of 250 kbps. Two SN65HVD11-HT transceivers are used to transmit data through a 2000 foot (600 m) segment of Commscope 5524 category 5e+twisted pair cable. The bus is terminated at each end by a  $100-\Omega$  resistor, matching the cable characteristic impedance.



Figure 26. SN65HVD11-HT Input and Output Through 2000 Feet of Cable



## 10 Power Supply Recommendations

To assure reliable operation at all data rates and supply voltages, each supply must be buffered with a 100-nF ceramic capacitor located as close to the supply pins as possible. The TPS76333 linear voltage regulator is suitable for the 3.3-V supply.

## 11 Layout

## 11.1 Layout Guidelines

On-chip IEC-ESD protection is sufficient for laboratory and portable equipment but never sufficient for EFT and surge transients occurring in industrial environments. Therefore, robust and reliable bus node design requires the use of external transient protection devices.

Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high-frequency layout techniques must be applied during PCB design.

- 1. Place the protection circuitry close to the bus connector to prevent noise transients from entering the board.
- 2. Use  $V_{CC}$  and ground planes to provide low-inductance. High-frequency currents follow the path of least inductance and not the path of least impedance.
- 3. Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
- 4. Apply 100-nF to 220-nF bypass capacitors as close as possible to the V<sub>CC</sub> pins of transceiver, UART, and controller ICs on the board.
- 5. Use at least two vias for V<sub>CC</sub> and ground connections of bypass capacitors and protection devices to minimize effective via-inductance.
- 6. Use  $1-k\Omega$  to  $10-k\Omega$  pullup or pulldown resistors for enable lines to limit noise currents in these lines during transient events.
- 7. Insert pulse-proof series resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus terminals. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.
- 8. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.

#### 11.2 Layout Example



Figure 27. SN65HVD11-HT Layout Example



#### 11.3 Thermal Considerations

 $R_{\theta JA}$  (Junction-to-Ambient Thermal Resistance) is defined as the difference in junction temperature to ambient temperature divided by the operating power.

 $R_{\theta JA}$  is *not* a constant and is a strong function of:

- the PCB design (50% variation)
- altitude (20% variation)
- device power (5% variation)

 $R_{\theta JA}$  can be used to compare the thermal performance of packages if the specific test conditions are defined and used. Standardized testing includes specification of PCB construction, test chamber volume, sensor locations, and the thermal characteristics of holding fixtures.  $\theta_{JA}$  is often misused when it is used to calculate junction temperatures for other installations.

TI uses two test PCBs as defined by JEDEC specifications. The low-k board gives *average* in-use condition thermal performance, and it consists of a single copper trace layer 25-mm long and 2-oz thick. The high-k board gives best *case* in-use condition, and it consists of two 1-oz buried power planes with a single copper trace layer 25-mm long and 2-oz thick. A 4% to 50% difference in  $\theta_{JA}$  can be measured between these two test cards.

R<sub>eJC</sub> (Junction-to-Case Thermal Resistance) is defined as difference in junction temperature to case divided by the operating power. It is measured by putting the mounted package up against a copper block cold plate to force heat to flow from die, through the mold compound into the copper block.

 $R_{\theta JC}$  is a useful thermal characteristic when a heatsink is applied to package. It is *not* a useful characteristic to predict junction temperature because it provides pessimistic numbers if the case temperature is measured in a nonstandard system and junction temperatures are backed out. It can be used with  $\theta_{JB}$  in 1-dimensional thermal simulation of a package system.

 $R_{\theta JB}$  (Junction-to-Board Thermal Resistance) is defined as the difference in the junction temperature and the PCB temperature at the center of the package (closest to the die) when the PCB is clamped in a cold-plate structure.  $\theta_{JB}$  is only defined for the high-k test card.

 $R_{\theta JB}$  provides an overall thermal resistance between the die and the PCB. It includes a bit of the PCB thermal resistance (especially for BGA's with thermal balls) and can be used for simple 1-dimensional network analysis of package system, see Figure 28.



Figure 28. Thermal Resistance

Submit Documentation Feedback

Copyright © 2008–2015, Texas Instruments Incorporated



# 12 Device and Documentation Support

#### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN65HVD11-HT

www.ti.com 30-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking      |
|-----------------------|--------|---------------|-------------------|-----------------------|------|---------------|--------------------|--------------|-------------------|
|                       | (1)    | (2)           |                   |                       | (3)  | Ball material | Peak reflow        |              | (6)               |
|                       |        |               |                   |                       |      | (4)           | (5)                |              |                   |
| SN65HVD11HD           | Active | Production    | SOIC (D)   8      | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 175   | HD11              |
| SN65HVD11HD.A         | Active | Production    | SOIC (D)   8      | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 175   | HD11              |
| SN65HVD11SHKJ         | Active | Production    | CFP (HKJ)   8     | 25   TUBE             | Yes  | Call TI       | N/A for Pkg Type   | -55 to 210   | SN65HVD11S<br>HKJ |
| SN65HVD11SHKJ.A       | Active | Production    | CFP (HKJ)   8     | 25   TUBE             | Yes  | Call TI       | N/A for Pkg Type   | -55 to 210   | SN65HVD11S<br>HKJ |
| SN65HVD11SHKQ         | Active | Production    | CFP (HKQ)   8     | 25   TUBE             | Yes  | AU            | N/A for Pkg Type   | -55 to 210   | HVD11S<br>HKQ     |
| SN65HVD11SHKQ.A       | Active | Production    | CFP (HKQ)   8     | 25   TUBE             | Yes  | AU            | N/A for Pkg Type   | -55 to 210   | HVD11S<br>HKQ     |
| SN65HVD11SJD          | Active | Production    | CDIP SB (JDJ)   8 | 45   TUBE             | Yes  | Call TI       | N/A for Pkg Type   | -55 to 210   | SN65HVD11SJD      |
| SN65HVD11SJD.A        | Active | Production    | CDIP SB (JDJ)   8 | 45   TUBE             | Yes  | Call TI       | N/A for Pkg Type   | -55 to 210   | SN65HVD11SJD      |
| SN65HVD11SKGDA        | Active | Production    | XCEPT (KGD)   0   | 130   OTHER           | Yes  | Call TI       | N/A for Pkg Type   | -55 to 210   |                   |
| SN65HVD11SKGDA.A      | Active | Production    | XCEPT (KGD)   0   | 130   OTHER           | Yes  | Call TI       | N/A for Pkg Type   | -55 to 210   |                   |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 30-Jun-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65HVD11-HT:

Catalog: SN65HVD11

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

## **TUBE**



\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65HVD11HD     | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD11HD.A   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65HVD11SHKJ   | HKJ          | CFP          | 8    | 25  | 506.98 | 26.16  | 6220   | NA     |
| SN65HVD11SHKJ.A | HKJ          | CFP          | 8    | 25  | 506.98 | 26.16  | 6220   | NA     |
| SN65HVD11SHKQ   | HKQ          | CFP          | 8    | 25  | 506.98 | 26.16  | 6220   | NA     |
| SN65HVD11SHKQ.A | HKQ          | CFP          | 8    | 25  | 506.98 | 26.16  | 6220   | NA     |



SMALL OUTLINE INTEGRATED CIRCUIT



- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# JDJ (R-CDIP-T8)

## CERAMIC DUAL IN-LINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Ceramic quad flatpack with flat leads brazed to non-conductive tie bar carrier.
- D. This package is hermetically sealed with a metal lid.
- E. The leads are gold plated and can be solderdipped.
- F. Leads not shown for clarity purposes.
- G. Lid and heat sink are connected to GND leads.



# HKJ (R-CDFP-F8)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals will be gold plated.



HKQ (R-CDFP-G8)

CERAMIC GULL WING



- All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- This package can be hermetically sealed with a metal lid.
- D. The terminals will be gold plated.E. Lid is not connected to any lead.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated