



## MAX3747A/MAX3747B

# 155Mbps to 3.2Gbps, Low-Power SFP Limiting Amplifiers

### General Description

The MAX3747A/MAX3747B multirate limiting amplifiers function as data quantizers for OC-3 through OC-48 synchronous optical network (SONET), Fibre-Channel, and Gigabit Ethernet optical receivers. They are pin-for-pin compatible with the SY88993V from Micrel Semiconductor, Inc. The amplifiers accept a wide range of input voltages and provide constant-level, current-mode logic (CML) output voltages with controlled edge speeds. The MAX3747A/MAX3747B output voltages are 800mVp-p. The MAX3747B has enhanced LOS operation under overload conditions.

The MAX3747A/MAX3747B limiting amplifiers feature a programmable loss-of-signal detect (LOS) and an optional disable function (DISABLE) that can be combined to implement squelch.

The MAX3747A/MAX3747B are available in a 3mm, 10-pin  $\mu$ MAX® package ideal for small form-factor receivers.

### Applications

Gigabit Ethernet SFP/SFF Optical Transceiver Modules

1G/2G Fibre-Channel SFP/SFF Optical Transceiver Modules

Multirate OC-3 to OC-48 FEC SFP/SFF Optical Transceiver Modules

10G LX4 Transceiver Modules

### Features

- ◆ Pin Compatible with Micrel SY88993V
- ◆ 155Mbps to 3.2Gbps Operation
- ◆ > 57dB of Gain
- ◆  $< 10^{-12}$  BER with 2mVp-p Input Amplitude
- ◆ 18mA Supply Current
- ◆ Chatter-Free LOS with Programmable Threshold
- ◆ Output DISABLE Function
- ◆ PECL-Compatible Inputs

### Ordering Information

| PART         | TEMP RANGE     | PIN-PACKAGE  |
|--------------|----------------|--------------|
| MAX3747AEUB+ | -40°C to +85°C | 10 $\mu$ MAX |
| MAX3747BEUB+ | -40°C to +85°C | 10 $\mu$ MAX |

+Denotes a lead(Pb)-free/RoHS-compliant package.

$\mu$ MAX is a registered trademark of Maxim Integrated Products, Inc.

Pin Configuration appears at end of data sheet.

### Typical Application Circuit



For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at [www.maximintegrated.com](http://www.maximintegrated.com).

# MAX3747A/MAX3747B

## 155Mbps to 3.2Gbps, Low-Power SFP Limiting Amplifiers

### ABSOLUTE MAXIMUM RATINGS

|                                                   |                                                      |                                   |
|---------------------------------------------------|------------------------------------------------------|-----------------------------------|
| Power-Supply Voltage (V <sub>CC</sub> )           | .....                                                | -0.5V to +4.5V                    |
| Voltage at IN+, IN-                               | (V <sub>CC</sub> - 2.4V) to (V <sub>CC</sub> + 0.5V) |                                   |
| Voltage at DISABLE, LOS, TH, V <sub>REF</sub>     | .....                                                | -0.5V to (V <sub>CC</sub> + 0.5V) |
| Current into LOS                                  | .....                                                | -1mA to +9mA                      |
| Current into V <sub>REF</sub>                     | .....                                                | 2mA                               |
| Differential Input Voltage (IN+ - IN-)            | .....                                                | 2.5V                              |
| Continuous Current at CML Outputs<br>(OUT+, OUT-) | .....                                                | -25mA to +25mA                    |

|                                                        |       |
|--------------------------------------------------------|-------|
| Continuous Power Dissipation (T <sub>A</sub> = +70°C)  |       |
| 10-Pin µMAX (derate 6.9mW/°C above +70°C)              | ..... |
| Operating Junction Temperature Range (T <sub>J</sub> ) | ..... |
| Storage Ambient Temperature Range (T <sub>S</sub> )    | ..... |
| Lead Temperature (soldering, 10s)                      | ..... |
| Soldering Temperature (reflow)                         | ..... |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### ELECTRICAL CHARACTERISTICS

(V<sub>CC</sub> = +2.97V to +3.63V, CML output load is 50Ω to V<sub>CC</sub>, T<sub>A</sub> = -40°C to +85°C. Typical values are at V<sub>CC</sub> = +3.3V and T<sub>A</sub> = +25°C, unless otherwise specified.) (Note 1)

| PARAMETER                                | SYMBOL              | CONDITIONS                                                                        | MIN  | TYP | MAX  | UNITS             |
|------------------------------------------|---------------------|-----------------------------------------------------------------------------------|------|-----|------|-------------------|
| <b>POWER SUPPLY</b>                      |                     |                                                                                   |      |     |      |                   |
| Supply Current (Note 2)                  | I <sub>CC</sub>     | MAX3747A including the CML output current                                         | 36   | 41  |      | mA                |
|                                          |                     | MAX3747B including the CML output current                                         | 38   | 43  |      |                   |
|                                          |                     | MAX3747A excluding the CML output current                                         | 18   | 24  |      |                   |
|                                          |                     | MAX3747B excluding the CML output current                                         | 20   | 26  |      |                   |
| Power-Supply Noise Rejection             | PSNR                | f < 2MHz                                                                          | 30   |     |      | dB                |
| <b>INPUT SPECIFICATION</b>               |                     |                                                                                   |      |     |      |                   |
| Input Sensitivity                        | V <sub>IN-MIN</sub> | (Note 3)                                                                          |      | 4   |      | mV <sub>P-P</sub> |
| Input Overload                           | V <sub>IN-MAX</sub> | (Note 3)                                                                          | 1200 |     |      | mV <sub>P-P</sub> |
| <b>OUTPUT SPECIFICATION</b>              |                     |                                                                                   |      |     |      |                   |
| Output Resistance                        | R <sub>OUT</sub>    | (Note 4)                                                                          | 42   | 50  | 58   | Ω                 |
| Differential Output Return Loss          |                     | DUT is powered on, f < 3GHz                                                       |      | 15  |      | dB                |
| CML Differential Output Voltage          |                     | MAX3747A/MAX3747B<br>4mV <sub>P-P</sub> ≤ V <sub>IN</sub> ≤ 1200mV <sub>P-P</sub> | 600  | 800 | 1000 | mV <sub>P-P</sub> |
| Differential Output Signal When Disabled |                     | AC-coupled outputs, V <sub>IN-MAX</sub> applied to the input (Note 4)             |      | 15  |      | mV <sub>P-P</sub> |
| Data-Output Transition Time              |                     | 20% to 80% (Note 4)                                                               | 70   | 120 |      | ps                |
| <b>TRANSFER CHARACTERISTIC</b>           |                     |                                                                                   |      |     |      |                   |
| Deterministic Jitter (Notes 4, 5)        | DJ                  | K28.5 pattern at 3.2Gbps                                                          | 13.2 | 19  |      | psRMS             |
|                                          |                     | PRBS 2 <sup>23</sup> - 1 equivalent pattern at 2.7Gbps (Note 6)                   | 14   | 25  |      |                   |
|                                          |                     | K28.5 pattern at 2.1Gbps                                                          | 12   | 17  |      |                   |
|                                          |                     | PRBS 2 <sup>23</sup> - 1 equivalent pattern at 155Mbps (Note 6)                   | 85   | 150 |      |                   |
| Random Jitter                            |                     | V <sub>IN</sub> = 4mV <sub>P-P</sub> (Notes 4, 7)                                 | 3.5  | 5   |      | psRMS             |

# **MAX3747A/MAX3747B**

## **155Mbps to 3.2Gbps, Low-Power SFP Limiting Amplifiers**

### **ELECTRICAL CHARACTERISTICS (continued)**

( $V_{CC} = +2.97V$  to  $+3.63V$ , CML output load is  $50\Omega$  to  $V_{CC}$ ,  $T_A = -40^\circ C$  to  $+85^\circ C$ . Typical values are at  $V_{CC} = +3.3V$  and  $T_A = +25^\circ C$ , unless otherwise specified.) (Note 1)

| PARAMETER                 | SYMBOL           | CONDITIONS                                                     | MIN                    | TYP                    | MAX                    | UNITS         |
|---------------------------|------------------|----------------------------------------------------------------|------------------------|------------------------|------------------------|---------------|
| Input-Referred Noise      |                  | $V_{IN} = 4mV_{P-P}$ (Note 4)                                  |                        | 120                    | 150                    | $\mu V_{RMS}$ |
| Low-Frequency Cutoff      |                  |                                                                |                        | 6.4                    |                        | kHz           |
| LOS Hysteresis            |                  | $10\log(V_{DEASSERT}/V_{ASSERT})$ (Note 4)                     | 1.25                   |                        |                        | dB            |
| LOS Assert/Deassert Time  |                  | MAX3747A (Notes 4, 8)                                          | 2.3                    | 40.0                   | $\mu s$                |               |
|                           |                  | MAX3747B (Notes 4, 8, 9)                                       |                        |                        |                        |               |
| Low LOS Assert Level      |                  | $V_{TH} = -1.3V$ (Notes 4, 10)                                 | 2.5                    | 4.1                    | 5.9                    | $mV_{P-P}$    |
| Low LOS Deassert Level    |                  | $V_{TH} = -1.3V$ (Notes 4, 10)                                 |                        | 6.2                    | 9.3                    | $mV_{P-P}$    |
| Medium LOS Assert Level   |                  | $V_{TH} = -0.68V$ (Notes 4, 10)                                | 22.0                   | 29.0                   | 36.0                   | $mV_{P-P}$    |
| Medium LOS Deassert Level |                  | $V_{TH} = -0.68V$ (Notes 4, 10)                                |                        | 44.8                   | 62.0                   | $mV_{P-P}$    |
| High LOS Assert Level     |                  | $V_{TH} = -0.114V$ (Notes 4, 10)                               | 36.0                   | 53.7                   | 63.6                   | $mV_{P-P}$    |
| High LOS Deassert Level   |                  | $V_{TH} = -0.114V$ (Notes 4, 10)                               |                        | 86.0                   | 115                    | $mV_{P-P}$    |
| <b>TTL/CMOS I/O</b>       |                  |                                                                |                        |                        |                        |               |
| V <sub>REF</sub> Voltage  | V <sub>REF</sub> |                                                                | V <sub>CC</sub> - 1.35 | V <sub>CC</sub> - 1.3V | V <sub>CC</sub> - 1.19 | V             |
| LOS Output High Voltage   | V <sub>OH</sub>  | $R_{LOS} = 4.7k\Omega$ to $10k\Omega$ to $V_{CC\_HOST}$ (3V)   | 2.4                    |                        |                        | V             |
| LOS Output Low Voltage    | V <sub>OL</sub>  | $R_{LOS} = 4.7k\Omega$ to $10k\Omega$ to $V_{CC\_HOST}$ (3.6V) |                        | 0.4                    |                        | V             |
| DISABLE Input High        | V <sub>IH</sub>  |                                                                |                        | 2.0                    |                        | V             |
| DISABLE Input Low         | V <sub>IL</sub>  |                                                                |                        |                        | 0.8                    | V             |
| DISABLE Input Current     |                  | $R_{LOS} = 4.7k\Omega$ to $10k\Omega$ to $V_{CC\_HOST}$        |                        |                        | 10                     | $\mu A$       |

**Note 1:** The data-input transition time is controlled by a 4th-order Bessel filter with  $f_{-3dB} = 0.75 \times 2.667\text{GHz}$  for all data rates of 2.667Gbps and below. The  $f_{-3dB} = 0.75 \times 3.2\text{GHz}$  for a data rate of 3.2Gbps.

**Note 2:** Supply current is measured with unterminated outputs or with AC-coupled output termination (see Figure 1).

**Note 3:** Between sensitivity and overload, all AC specifications are met and the output is  $0.95 \times$  limited output amplitude.

**Note 4:** Guaranteed by design and characterization.

**Note 5:** The deterministic jitter (DJ) caused by the input filter is not included in the DJ generation specification.

**Note 6:** The PRBS  $2^{23} - 1$  equivalent pattern consists of a K28.5 pattern plus 240 ones plus K28.5 pattern plus 240 zeros.

**Note 7:** Random jitter was measured without using a filter at the input.

**Note 8:** The signal at the input is switched between two amplitudes, Signal\_ON and Signal\_OFF, as shown in Figure 2A.

**Note 9:** The signal at the input is switched between  $1.2V_{P-P}$  and Signal\_OFF as shown in Figure 2B.

**Note 10:**  $V_{TH}$  is the voltage at pin 5 referenced to  $V_{CC}$  (see Figure 5).

# MAX3747A/MAX3747B

## 155Mbps to 3.2Gbps, Low-Power SFP Limiting Amplifiers



Figure 1. Power-Supply Current Measurement



Figure 2A. LOS Deassert Threshold—Set 1dB Below Receiver Sensitivity



Figure 2B. LOS Deassert Threshold—Operating at Input Overload

# MAX3747A/MAX3747B

## 155Mbps to 3.2Gbps, Low-Power SFP Limiting Amplifiers

### Typical Operating Characteristics

( $V_{CC} = +3.3V$ ,  $T_A = +25^\circ C$ , unless otherwise noted.)



# MAX3747A/MAX3747B

## 155Mbps to 3.2Gbps, Low-Power SFP Limiting Amplifiers

### Typical Operating Characteristics (continued)

( $V_{CC} = +3.3V$ ,  $T_A = +25^\circ C$ , unless otherwise noted.)

**BIT-ERROR RATIO vs. INPUT VOLTAGE**



**DETERMINISTIC JITTER vs. INPUT AMPLITUDE**



**DETERMINISTIC JITTER vs. TEMPERATURE**



**LOS ASSERT/DEASSERT TIMES vs. INPUT AMPLITUDE (LOW  $R_{TH1}/R_{TH2}$  SETTINGS)**



**LOS ASSERT/DEASSERT TIMES vs. INPUT AMPLITUDE (HIGH  $R_{TH1}/R_{TH2}$  SETTINGS)**



**ASSERT/DEASSERT vs.  $V_{TH}$**



**ASSERT/DEASSERT vs. TEMPERATURE**



**OUTPUT RETURN vs. FREQUENCY (SDD22) (INPUT SIGNAL LEVEL = -60dBm)**



**INPUT RETURN vs. FREQUENCY (SDD11) (INPUT SIGNAL LEVEL = -60dBm)**



# **MAX3747A/MAX3747B**

## **155Mbps to 3.2Gbps, Low-Power SFP Limiting Amplifiers**

### **Pin Description**

| PIN | NAME                  |                   | FUNCTION                                                                                                                                                                                                                                                                             |
|-----|-----------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | MAX3747A/<br>MAX3747B | MICREL<br>SY8893V |                                                                                                                                                                                                                                                                                      |
| 1   | DISABLE               | EN                | Disable Function Pin. The data outputs are held static when this pin is asserted high, transistor-to-transistor logic (TTL). The data outputs are enabled when this pin is held low. LOS functions remain active when outputs are disabled. For normal operation connect to GND.     |
| 2   | IN+                   | DIN               | Noninverted Input Signal                                                                                                                                                                                                                                                             |
| 3   | IN-                   | DIN               | Inverted Input Signal                                                                                                                                                                                                                                                                |
| 4   | V <sub>REF</sub>      | V <sub>REF</sub>  | Reference Voltage for LOS Threshold Setting                                                                                                                                                                                                                                          |
| 5   | TH                    | LOSLVL            | Loss-of-Signal Level Set. A voltage on this pin created by a two-resistor divider sets the threshold level. Connect one resistor from this pin to V <sub>CC</sub> and another from this pin to V <sub>REF</sub> (see Figure 5).                                                      |
| 6   | GND                   | GND               | Ground                                                                                                                                                                                                                                                                               |
| 7   | LOS                   | LOS               | Loss of Signal. Open collector for the MAX3747A; internal 100kΩ pullup to V <sub>CC</sub> for the MAX3747B. LOS is high when the level of the input signal drops below the preset threshold set by the TH input. LOS is deasserted low when the signal level is above the threshold. |
| 8   | OUT-                  | DOUT              | Inverted Data Output, CML                                                                                                                                                                                                                                                            |
| 9   | OUT+                  | DOUT              | Noninverted Data Output, CML                                                                                                                                                                                                                                                         |
| 10  | V <sub>CC</sub>       | V <sub>CC</sub>   | Positive Power Supply                                                                                                                                                                                                                                                                |

### **Detailed Description**

The limiting amplifiers consist of a multistage amplifier, offset-correction circuitry, an output buffer, and loss-of-signal detect circuitry (see the *Functional Diagram*).

#### **Input Stage**

The input stage is shown in Figure 3. It provides 50Ω termination to V<sub>REF</sub> for each input signal, IN+ and IN-. The MAX3747A/MAX3747B should be AC-coupled.

#### **Multistage Amplifier**

The high-bandwidth multistage amplifier provides approximately 61dB of gain for the MAX3747A/MAX3747B.

#### **Offset Correction Loop**

The MAX3747A/MAX3747B are susceptible to DC offsets in the signal path because they have high gain. In communication systems using NRZ data with a 50% duty cycle, pulse-width distortion present in the signal or generated in the transimpedance amplifier appears as an input offset and is reduced by the offset correction loop.

The offset correction loop sets a low-frequency cutoff of 3.2kHz.



Figure 3. Differential Input Stage

# MAX3747A/MAX3747B

## 155Mbps to 3.2Gbps, Low-Power SFP Limiting Amplifiers

### Functional Diagram



### CML Output Buffer

The CML outputs of the MAX3747A/MAX3747B limiting amplifiers provide high tolerance to impedance mismatches and inductive connectors. The output current is approximately 16mA for the MAX3747A/MAX3747B. Connecting the  $DISABLE$  pin to  $V_{CC}$  disables the output. If the  $LOS$  pin is connected to the  $DISABLE$  pin, the outputs  $OUT_+$  and  $OUT_-$  are at a static voltage (squelch) whenever the input signal level drops below the  $LOS$  threshold. The output buffer can be AC- or DC-coupled to the load (Figure 4).

The MAX3747A/MAX3747B output is 800mVp-p.



Figure 4. CML Output Buffer

# MAX3747A/MAX3747B

## 155Mbps to 3.2Gbps, Low-Power SFP Limiting Amplifiers

### Loss-of-Signal Indicator

The MAX3747A/MAX3747B are equipped with LOS circuitry that indicates when the input signal is below a programmable threshold, set by a voltage on the TH pin (see the *Typical Operating Characteristics*). The voltage on the TH pin is set by two resistors, one connecting from the TH pin to V<sub>CC</sub> and the other connecting from TH to V<sub>REF</sub> (Figure 5). An RMS power detector compares the input signal amplitude with this threshold and feeds the signal-detect information to the LOS output, which is open collector. To prevent LOS chatter in the region of the programmed threshold, approximately 2dB of hysteresis is built into the LOS assert/deassert function. Once asserted, LOS is not deasserted until the input amplitude rises to the required level. Figure 6 shows the LOS output circuit.



Figure 5. MAX3747A/MAX3747B LOS Threshold Circuit



Figure 6. MAX3747A/MAX3747B LOS Output Circuit

### Applications Information

#### Program the LOS Assert Threshold

Program the LOS assert threshold according to Figure 5. The combination of R<sub>TH1</sub> and R<sub>TH2</sub> should be greater than or equal to 5kΩ, see the Assert/Deassert vs. V<sub>TH</sub> graph in the *Typical Operating Characteristics*.

#### Select the Coupling Capacitor

When AC-coupling is desired, coupling capacitors C<sub>IN</sub> and C<sub>OUT</sub> should be selected to minimize the receiver's deterministic jitter. Jitter is decreased as the input low-frequency cutoff (f<sub>IN</sub>) is decreased:

$$f_{IN} = 1/[2\pi(50)(C_{IN})]$$

For all applications, the recommended value for C<sub>IN</sub> and C<sub>OUT</sub> is 0.1μF, which provides f<sub>IN</sub> equal to 32kHz. Refer to Application Note HFAN-1.1: *Choosing AC-Coupling Capacitors* on the Maxim website ([www.maximintegrated.com](http://www.maximintegrated.com)).

# MAX3747A/MAX3747B

## 155Mbps to 3.2Gbps, Low-Power SFP Limiting Amplifiers

### Pin Configuration



### Chip Information

PROCESS: SiGe Bipolar

### Package Information

For the latest package outline information and land patterns (footprints), go to [www.maximintegrated.com/packages](http://www.maximintegrated.com/packages). Note that a “+”, “#”, or “-” in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | OUTLINE NO.             | LAND PATTERN NO.        |
|--------------|--------------|-------------------------|-------------------------|
| 10 μMAX      | U10CN+1      | <a href="#">21-0061</a> | <a href="#">90-0330</a> |

# **MAX3747A/MAX3747B**

## **155Mbps to 3.2Gbps, Low-Power SFP Limiting Amplifiers**

### **Revision History**

| REVISION NUMBER | REVISION DATE | DESCRIPTION                                                                  | PAGES CHANGED |
|-----------------|---------------|------------------------------------------------------------------------------|---------------|
| 0               | 5/05          | Initial release                                                              | —             |
| 1               | 10/07         | Release of the MAX3747B.                                                     | 1-10          |
| 2               | 8/12          | Removed MAX3747 from data sheet, updated <i>Electrical Characteristics</i> . | 1-10          |



Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.