

www.ti.com SLLS993 – NOVEMBER 2009

# LOW-CAPACITANCE 2-CHANNEL ±15-kV ESD-PROTECTION ARRAY FOR HIGH-SPEED DATA INTERFACES

Check for Samples: TPD2E001-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- ESD Protection Exceeds
  - ±15-kV Human-Body Model (HBM)
  - ±8-kV IEC 61000-4-2 Contact Discharge
  - ±15-kV IEC 61000-4-2 Air-Gap Discharge
- Low 1.5-pF Input Capacitance
- Low 1-nA (Max) Leakage Current
- 0.9-V to 5.5-V Supply-Voltage Range
- Two-Channel Device
- · Space-Saving DRL Package
- Alternate 3-, 4-, 6-Channel Options Available: TPD3E001, TPD4E001, and TPD6E001

#### **APPLICATIONS**

- USB 2.0
- Ethernet
- FireWire™
- Video
- Cell Phones
- SVGA Video Connections
- Glucose Meters



#### DESCRIPTION/ORDERING INFORMATION

The TPD2E001 is a low-capacitance  $\pm 15$ -kV ESD-protection diode array designed to protect sensitive electronics attached to communication lines. Each channel consists of a pair of diodes that steer ESD current pulses to  $V_{CC}$  or GND. The TPD2E001 protects against ESD pulses up to  $\pm 15$ -kV Human-Body Model (HBM),  $\pm 8$ -kV Contact Discharge, and  $\pm 15$ -kV Air-Gap Discharge, as specified in IEC 61000-4-2. This device has a 1.5-pF capacitance per channel, making it ideal for use in high-speed data IO interfaces.

The TPD2E001 is a two-channel device intended for USB and USB 2.0 applications.

The TPD2E001 is available in the DRL package and is specified for -40°C to 85°C operation.

#### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACK          | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|---------------|--------------------|-----------------------|------------------|--|
| -40°C to 85°C  | SOT-533 - DRL | Reel of 4000       | TPD2E001IDRLRQ1       | OEQ              |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

FireWire is a trademark of Apple Computer, Inc.



# **LOGIC BLOCK DIAGRAM**



# **PIN DESCRIPTION**

| NO.  | NAME            | FUNCTION                                                                           |
|------|-----------------|------------------------------------------------------------------------------------|
| 3, 5 | IOx             | ESD-protected channel                                                              |
| 4    | GND             | Ground                                                                             |
| 1    | V <sub>CC</sub> | Power-supply input. Bypass V <sub>CC</sub> to GND with a 0.1-µF ceramic capacitor. |
| 2    | N.C.            | No connection. Not internally connected.                                           |
|      | EP              | Exposed pad. Connect to GND.                                                       |

www.ti.com SLLS993 – NOVEMBER 2009

# **ABSOLUTE MAXIMUM RATINGS**(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                    |                      | MIN  | MAX                   | UNIT |
|------------------|------------------------------------|----------------------|------|-----------------------|------|
| $V_{CC}$         |                                    |                      | -0.3 | 7                     | V    |
| $V_{IO}$         |                                    |                      | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| T <sub>stg</sub> | Storage temperature range          | -65                  | 150  | °C                    |      |
| $T_{J}$          | Junction temperature               | Junction temperature |      |                       |      |
|                  | Duran taran aratura (a aldaria a)  | Infrared (15 s)      |      | 220                   | °C   |
|                  | Bump temperature (soldering)       | Vapor phase (60 s)   |      | 215                   | 30   |
|                  | Lead temperature (soldering, 10 s) |                      | 300  | °C                    |      |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute-maximum-rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $V_{CC} = 5 \text{ V} \pm 10\%$ ,  $T_A = -40^{\circ}\text{C}$  to 85°C (unless otherwise noted)

|                  | PARAMETER                              | TEST CON                                                        | MIN                 | TYP (1) | MAX | UNIT                  |    |
|------------------|----------------------------------------|-----------------------------------------------------------------|---------------------|---------|-----|-----------------------|----|
| V <sub>CC</sub>  | Supply voltage                         |                                                                 |                     | 0.9     |     | 5.5                   | V  |
| I <sub>CC</sub>  | Supply current                         |                                                                 |                     |         | 1   | 120                   | nA |
| $V_{F}$          | Diode forward voltage                  | I <sub>F</sub> = 10 mA                                          |                     | 0.65    |     | 0.95                  | V  |
| $V_{BR}$         | Breakdown Voltage                      | I <sub>BR</sub> = 10mA                                          |                     | 11      |     |                       | V  |
|                  | Channel clamp voltage <sup>(2)</sup>   | T <sub>A</sub> = 25°C, ±15-kV HBM,                              | Positive transients |         |     | V <sub>CC</sub> + 25  |    |
|                  |                                        | I <sub>F</sub> = 10 A                                           | Negative transients |         |     | -25                   |    |
|                  |                                        | $T_A = 25^{\circ}C$ ,                                           | Positive transients |         |     | V <sub>CC</sub> + 60  |    |
| $V_{C}$          |                                        | ±8-kV Contact Discharge (IEC 61000-4-2), I <sub>F</sub> = 24 A  | Negative transients |         |     | -60                   | V  |
|                  |                                        | T <sub>A</sub> = 25°C, Positive transients                      |                     |         |     | V <sub>CC</sub> + 100 |    |
|                  |                                        | ±15-kV Air-Gap Discharge (IEC 61000-4-2), I <sub>F</sub> = 45 A | Negative transients |         |     | -100                  |    |
| I <sub>i/o</sub> | Channel leakage current <sup>(2)</sup> | $V_{i/o} = GND \text{ to } V_{CC}$                              |                     |         |     | ±1                    | nA |
| C <sub>i/o</sub> | Channel input capacitance              | $V_{CC} = 5 \text{ V}$ , Bias of $V_{CC}/2$                     |                     |         | 1.5 |                       | pF |

<sup>(1)</sup> Typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ 

### **ESD PROTECTION**

| PARAMETER                       | TYP | UNIT |
|---------------------------------|-----|------|
| HBM                             | ±15 | kV   |
| IEC 61000-4-2 Contact Discharge | ±8  | kV   |
| IEC 61000-4-2 Air-Gap Discharge | ±15 | kV   |

Copyright © 2009, Texas Instruments Incorporated

<sup>(2)</sup> Not production tested



# TYPICAL OPERATING CHARACTERISTICS







www.ti.com SLLS993 – NOVEMBER 2009

#### **APPLICATION INFORMATION**



# **Detailed Description**

When placed near the connector, the TPD2E001 ESD solution offers little or no signal distortion during normal operation due to low IO capacitance and ultra-low leakage current specifications. The TPD2E001 ensures that the core circuitry is protected and the system is functioning properly in the event of an ESD strike. For proper operation, the following layout/ design guidelines should be followed:

- 1. Place the TPD2E001 solution close to the connector. This allows the TPD2E001 to take away the energy associated with ESD strike before it reaches the internal circuitry of the system board.
- 2. Place a 0.1-μF capacitor very close to the V<sub>CC</sub> pin. This limits any momentary voltage surge at the IO pin during the ESD strike event.
- 3. Make sure that there is enough metallization for the  $V_{CC}$  and GND loop. During normal operation, the TPD2E001 consumes nA leakage current. But during the ESD event,  $V_{CC}$  and GND may see 15 A to 30 A of current, depending on the ESD level. Sufficient current path enables safe discharge of all the energy associated with the ESD strike.
- 4. Leave the unused IO pins floating.
- 5. The V<sub>CC</sub> pin can be connected in two different ways:
  - (a) If the  $V_{CC}$  pin is connected to the system power supply, the TPD2E001 works as a transient suppressor for any signal swing above  $V_{CC}$  +  $V_F$ . A 0.1- $\mu F$  capacitor on the device  $V_{CC}$  pin is recommended for ESD bypass.
  - (b) If the  $V_{CC}$  pin is not connected to the system power supply, the TPD2E001 can tolerate higher signal swing in the range up to 10 V. Please note that a 0.1- $\mu$ F capacitor is still recommended at the  $V_{CC}$  pin for ESD bypass.



# PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------|
| TPD2E001IDRLRQ1  | ACTIVE | SOT-5X3      | DRL                | 5    | 4000           | Green (RoHS<br>& no Sb/Br) | NIPDAUAG             | Level-1-260C-UNLIM | -40 to 85    | OEQ                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPD2E001-Q1:



# **PACKAGE OPTION ADDENDUM**

6-Feb-2020

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 8-Feb-2018

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD2E001IDRLRQ1 | SOT-5X3         | DRL                | 5 | 4000 | 180.0                    | 8.4                      | 1.78       | 1.78       | 0.69       | 4.0        | 8.0       | Q3               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 8-Feb-2018



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPD2E001IDRLRQ1 | SOT-5X3      | DRL             | 5    | 4000 | 183.0       | 183.0      | 20.0        |  |

# DRL (R-PDSO-N5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs.

  Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,15 per end or side.
- D. JEDEC package registration is pending.



# DRL (R-PDSO-N5)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated