



# Zerø-Drift, Bi-Directional CURRENT/POWER MONITOR with I<sup>2</sup>C™ Interface

Check for Samples: INA219

#### **FEATURES**

- SENSES BUS VOLTAGES FROM 0V TO +26V
- REPORTS CURRENT, VOLTAGE, AND POWER
- 16 PROGRAMMABLE ADDRESSES
- HIGH ACCURACY: 0.5% (Max) OVER TEMPERATURE (INA219B)
- FILTERING OPTIONS
- CALIBRATION REGISTERS
- SOT23-8 AND SO-8 PACKAGES

#### **APPLICATIONS**

- SERVERS
- TELECOM EQUIPMENT
- NOTEBOOK COMPUTERS
- POWER MANAGEMENT
- BATTERY CHARGERS
- WELDING EQUIPMENT
- POWER SUPPLIES
- TEST EQUIPMENT

#### DESCRIPTION

The INA219 is a high-side current shunt and power monitor with an  $I^2C$  interface. The INA219 monitors both shunt drop and supply voltage, with programmable conversion times and filtering. A programmable calibration value, combined with an internal multiplier, enables direct readouts in amperes. An additional multiplying register calculates power in watts. The  $I^2C$  interface features 16 programmable addresses.

The INA219 is available in two grades: A and B. The B grade version has higher accuracy and higher precision specifications.

The INA219 senses across shunts on buses that can vary from 0V to 26V. The device uses a single +3V to +5.5V supply, drawing a maximum of 1mA of supply current. The INA219 operates from -40°C to +125°C.

#### **RELATED PRODUCTS**

| DESCRIPTION                                                                      | DEVICE                                    |
|----------------------------------------------------------------------------------|-------------------------------------------|
| Current/Power Monitor with Watchdog,<br>Peak-Hold, and Fast Comparator Functions | INA209                                    |
| Zerø-Drift, Low-Cost, Analog Current Shunt<br>Monitor Series in Small Package    | INA210, INA211, INA212,<br>INA213, INA214 |



M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

I<sup>2</sup>C is a trademark of NXP Semiconductors.

All other trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### Table 1. PACKAGING INFORMATION(1)

| PRODUCT   | PACKAGE-LEAD | PACKAGE DESIGNATOR | PACKAGE MARKING |
|-----------|--------------|--------------------|-----------------|
| INA219A   | SO-8         | D                  | I219A           |
| INAZ I 9A | SOT23-8      | DCN                | A219            |
| INA219B   | SO-8         | D                  | I219B           |
| IINAZ19B  | SOT23-8      | DCN                | B219            |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the INA219 product folder at www.ti.com.

### ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range (unless otherwise noted).

|                                                                                               |                                                                       | INA219                    | UNIT                        |  |  |
|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------|-----------------------------|--|--|
| Supply Voltage,                                                                               | $V_S$                                                                 | 6                         | V V V V V MA MA C C °C °C V |  |  |
| Analog Inputs,                                                                                | Differential (V <sub>IN+</sub> ) – (V <sub>IN-</sub> ) <sup>(2)</sup> | -26 to +26                | V                           |  |  |
| Open-Drain Digital Operating Temperations Storage Temperation                                 | Common-Mode                                                           | -0.3 to +26               | V                           |  |  |
| SDA                                                                                           |                                                                       | GND – 0.3 to +6           |                             |  |  |
| SCL                                                                                           |                                                                       | GND $-0.3$ to $V_S + 0.3$ | V                           |  |  |
| Input Current Int                                                                             | o Any Pin                                                             | 5                         | mA                          |  |  |
| Open-Drain Digi                                                                               | tal Output Current                                                    | 10                        | mA                          |  |  |
| Operating Temp                                                                                | erature                                                               | -40 to +125               | °C                          |  |  |
| Storage Temper                                                                                | ature                                                                 | -65 to +150               | °C                          |  |  |
| Junction Temper                                                                               | rature                                                                | +150                      | °C                          |  |  |
|                                                                                               | Human Body Model                                                      | 4000                      | V                           |  |  |
| SDA SCL Input Current Into Open-Drain Digita Operating Tempe Storage Tempera Junction Tempera | Charged-Device Model                                                  | 750                       | V                           |  |  |
|                                                                                               | Machine Model (MM)                                                    | 200                       | V                           |  |  |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

<sup>(2)</sup> V<sub>IN+</sub> and V<sub>IN-</sub> may have a differential voltage of –26V to +26V; however, the voltage at these pins must not exceed the range –0.3V to +26V.



### **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = +3.3V

**Boldface** limits apply over the specified temperature range,  $T_A = -25^{\circ}C$  to +85°C. At  $T_A = +25^{\circ}C$ ,  $V_{IN+} = 12V$ ,  $V_{SENSE} = (V_{IN+} - V_{IN-}) = 32\text{mV}$ , PGA =  $\div$  1, and BRNG<sup>(1)</sup> = 1, unless otherwise noted.

|                                              | DADAMETED       |                                |     | INA219A   |      |     | INA219B   |                    |               |
|----------------------------------------------|-----------------|--------------------------------|-----|-----------|------|-----|-----------|--------------------|---------------|
| PARAMETER                                    | TEST CONDITIONS | MIN                            | TYP | MAX       | MIN  | TYP | MAX       | UNIT               |               |
| INPUT                                        |                 |                                |     |           |      |     |           |                    |               |
| Full-Scale Current Sense (Input) Voltage Rai | PGA = ÷ 1       | 0                              |     | ±40       | 0    |     | ±40       | mV                 |               |
|                                              |                 | PGA = ÷ 2                      | 0   |           | ±80  | 0   |           | ±80                | mV            |
|                                              |                 | PGA = ÷ 4                      | 0   |           | ±160 | 0   |           | ±160               | mV            |
|                                              |                 | PGA = ÷ 8                      | 0   |           | ±320 | 0   |           | ±320               | mV            |
| Bus Voltage (Input Voltage) Range (2)        |                 | BRNG = 1                       | 0   |           | 32   | 0   |           | 32                 | V             |
|                                              |                 | BRNG = 0                       | 0   |           | 16   | 0   |           | 16                 | V             |
| Common-Mode Rejection                        | CMRR            | $V_{IN+} = 0V \text{ to } 26V$ | 100 | 120       |      | 100 | 120       |                    | dB            |
| Offset Voltage, RTI <sup>(3)</sup>           | Vos             | PGA = ÷ 1                      |     | ±10       | ±100 |     | ±10       | ±50 <sup>(4)</sup> | μV            |
|                                              |                 | PGA = ÷ 2                      |     | ±20       | ±125 |     | ±20       | ±75                | μV            |
|                                              |                 | PGA = ÷ 4                      |     | ±30       | ±150 |     | ±30       | ±75                | μV            |
|                                              |                 | PGA = ÷ 8                      |     | ±40       | ±200 |     | ±40       | ±100               | μV            |
| vs Temperature                               |                 |                                |     | 0.1       |      |     | 0.1       |                    | μ <b>V/°C</b> |
| vs Power Supply                              | PSRR            | $V_{S} = 3V \text{ to } 5.5V$  |     | 10        |      |     | 10        |                    | μV/V          |
| Current Sense Gain Error                     |                 |                                |     | ±40       |      |     | ±40       |                    | m%            |
| vs Temperature                               |                 |                                |     | 1         |      |     | 1         |                    | m%/°C         |
| Input Impedance                              |                 | Active Mode                    |     |           |      |     |           |                    |               |
| V <sub>IN+</sub> Pin                         |                 |                                |     | 20        |      |     | 20        |                    | μA            |
| V <sub>IN</sub> _ Pin                        |                 |                                |     | 20    320 |      |     | 20    320 |                    | μΑ    kΩ      |
| Input Leakage <sup>(5)</sup>                 |                 | Power-Down Mode                |     |           |      |     |           |                    |               |
| V <sub>IN+</sub> Pin                         |                 |                                |     | 0.1       | ±0.5 |     | 0.1       | ±0.5               | μA            |
| V <sub>IN</sub> _ Pin                        |                 |                                |     | 0.1       | ±0.5 |     | 0.1       | ±0.5               | μΑ            |
| DC ACCURACY                                  |                 |                                |     |           |      |     |           |                    |               |
| ADC Basic Resolution                         |                 |                                |     | 12        |      |     | 12        |                    | Bits          |
| 1 LSB Step Size                              |                 |                                |     |           |      |     |           |                    |               |
| Shunt Voltage                                |                 |                                |     | 10        |      |     | 10        |                    | μV            |
| Bus Voltage                                  |                 |                                |     | 4         |      |     | 4         |                    | mV            |
| Current Measurement Error                    |                 |                                |     | ±0.2      | ±0.5 |     | ±0.2      | ±0.3               | %             |
| over Temperature                             |                 |                                |     |           | ±1   |     |           | ±0.5               | %             |
| Bus Voltage Measurement Error                |                 |                                |     | ±0.2      | ±0.5 |     | ±0.2      | ±0.5               | %             |
| over Temperature                             |                 |                                |     |           | ±1   |     |           | ±1                 | %             |
| Differential Nonlinearity                    |                 |                                |     | ±0.1      |      |     | ±0.1      |                    | LSB           |
| ADC TIMING                                   |                 |                                |     |           |      |     |           |                    |               |
| ADC Conversion Time                          |                 | 12-Bit                         |     | 532       | 586  |     | 532       | 586                | μs            |
|                                              |                 | 11-Bit                         |     | 276       | 304  |     | 276       | 304                | μs            |
|                                              |                 | 10-Bit                         |     | 148       | 163  |     | 148       | 163                | μs            |
|                                              |                 | 9-Bit                          |     | 84        | 93   |     | 84        | 93                 | μs            |
| Minimum Convert Input Low Time               |                 |                                | 4   |           |      | 4   |           |                    | μs            |

 <sup>(1)</sup> BRNG is bit 13 of the Configuration Register.
 (2) This parameter only expresses the full-scale range of the ADC scaling. In no event should more than 26V be applied to this device.

Referred-to-input (RTI).

Shaded cells indicate improved specifications of the INA219B.

Input leakage is positive (current flowing into the pin) for the conditions shown at the top of the table. Negative leakage currents can occur under different input conditions.



### ELECTRICAL CHARACTERISTICS: $V_S = +3.3V$ (continued)

**Boldface** limits apply over the specified temperature range,  $T_A = -25^{\circ}C$  to +85°C. At  $T_A = +25^{\circ}C$ ,  $V_{IN+} = 12V$ ,  $V_{SENSE} = (V_{IN+} - V_{IN-}) = 32\text{mV}$ , PGA =  $\div$  1, and BRNG<sup>(1)</sup> = 1, unless otherwise noted.

|                                               |                          |                       | INA219A |                       |                       | INA219B |                       |      |
|-----------------------------------------------|--------------------------|-----------------------|---------|-----------------------|-----------------------|---------|-----------------------|------|
| PARAMETER                                     | TEST CONDITIONS          | MIN                   | MIN TYP |                       | MIN                   | TYP     | MAX                   | UNIT |
| SMBus                                         |                          |                       |         |                       |                       |         |                       |      |
| SMBus Timeout <sup>(6)</sup>                  |                          |                       | 28      | 35                    |                       | 28      | 35                    | ms   |
| DIGITAL INPUTS<br>(SDA as Input, SCL, A0, A1) |                          |                       |         |                       |                       |         |                       |      |
| Input Capacitance                             |                          |                       | 3       |                       |                       | 3       |                       | pF   |
| Leakage Input Current                         | $0 \le V_{IN} \le V_{S}$ |                       | 0.1     | 1                     |                       | 0.1     | 1                     | μΑ   |
| Input Logic Levels:                           |                          |                       |         |                       |                       |         |                       |      |
| $V_{IH}$                                      |                          | 0.7 (V <sub>S</sub> ) |         | 6                     | 0.7 (V <sub>S</sub> ) |         | 6                     | V    |
| $V_{\rm IL}$                                  |                          | -0.3                  |         | 0.3 (V <sub>S</sub> ) | -0.3                  |         | 0.3 (V <sub>S</sub> ) | V    |
| Hysteresis                                    |                          |                       | 500     |                       |                       | 500     |                       | mV   |
| OPEN-DRAIN DIGITAL OUTPUTS (SDA)              |                          |                       |         |                       |                       |         |                       |      |
| Logic '0' Output Level                        | I <sub>SINK</sub> = 3mA  |                       | 0.15    | 0.4                   |                       | 0.15    | 0.4                   | V    |
| High-Level Output Leakage Current             | $V_{OUT} = V_{S}$        |                       | 0.1     | 1                     |                       | 0.1     | 1                     | μΑ   |
| POWER SUPPLY                                  |                          |                       |         |                       |                       |         |                       |      |
| Operating Supply Range                        |                          | +3                    |         | +5.5                  | +3                    |         | +5.5                  | V    |
| Quiescent Current                             |                          |                       | 0.7     | 1                     |                       | 0.7     | 1                     | mA   |
| Quiescent Current, Power-Down Mode            |                          |                       | 6       | 15                    |                       | 6       | 15                    | μΑ   |
| Power-On Reset Threshold                      |                          |                       | 2       |                       |                       | 2       |                       | V    |
| TEMPERATURE RANGE                             |                          |                       |         |                       |                       |         |                       |      |
| Specified Temperature Range                   |                          | -25                   |         | +85                   | -25                   |         | +85                   | °C   |
| Operating Temperature Range                   |                          | -40                   |         | +125                  | -40                   |         | +125                  | °C   |
| Thermal Resistance <sup>(7)</sup>             | $\theta_{JA}$            |                       |         |                       |                       |         |                       |      |
| SOT23-8                                       |                          |                       | 142     |                       |                       | 142     |                       | °C/W |
| SO-8                                          |                          |                       | 120     |                       |                       | 120     |                       | °C/W |

<sup>(6)</sup> SMBus timeout in the INA219 resets the interface any time SCL or SDA is low for over 28ms.

<sup>(7)</sup>  $\theta_{JA}$  value is based on JEDEC low-K board.



#### **PIN CONFIGURATIONS**





#### **PIN DESCRIPTIONS: SOT23-8**

|        | T23-8<br>CN)      |                                                                                                                                   |
|--------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| PIN NO | NAME              | DESCRIPTION                                                                                                                       |
| 1      | V <sub>IN+</sub>  | Positive differential shunt voltage. Connect to positive side of shunt resistor.                                                  |
| 2      | V <sub>IN</sub> _ | Negative differential shunt voltage. Connect to negative side of shunt resistor. Bus voltage is measured from this pin to ground. |
| 3      | GND               | Ground.                                                                                                                           |
| 4      | Vs                | Power supply, 3V to 5.5V.                                                                                                         |
| 5      | SCL               | Serial bus clock line.                                                                                                            |
| 6      | SDA               | Serial bus data line.                                                                                                             |
| 7      | A0                | Address pin. Table 2 shows pin settings and corresponding addresses.                                                              |
| 8      | A1                | Address pin. Table 2 shows pin settings and corresponding addresses.                                                              |

#### **PIN DESCRIPTIONS: SO-8**

| SC<br>(I | )-8<br>))         |                                                                                                                                   |
|----------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| PIN NO   | NAME              | DESCRIPTION                                                                                                                       |
| 1        | A1                | Address pin. Table 2 shows pin settings and corresponding addresses.                                                              |
| 2        | A0                | Address pin. Table 2 shows pin settings and corresponding addresses.                                                              |
| 3        | SDA               | Serial bus data line.                                                                                                             |
| 4        | SCL               | Serial bus clock line.                                                                                                            |
| 5        | Vs                | Power supply, 3V to 5.5V.                                                                                                         |
| 6        | GND               | Ground.                                                                                                                           |
| 7        | V <sub>IN</sub> _ | Negative differential shunt voltage. Connect to negative side of shunt resistor. Bus voltage is measured from this pin to ground. |
| 8        | $V_{IN+}$         | Positive differential shunt voltage. Connect to positive side of shunt resistor.                                                  |

Copyright © 2008–2011, Texas Instruments Incorporated



#### TYPICAL CHARACTERISTICS

At  $T_A = +25$ °C,  $V_{IN+} = 12$ V,  $V_{SENSE} = (V_{IN+} - V_{IN-}) = 32$ mV, PGA =  $\div$  1, and BRNG = 1, unless otherwise noted.



Figure 1.



Figure 2.

#### **ADC SHUNT GAIN ERROR VS TEMPERATURE**



Figure 3.



Figure 4.

#### ADC BUS GAIN ERROR vs TEMPERATURE



Figure 5.



Figure 6.



#### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25$ °C,  $V_{IN+} = 12$ V,  $V_{SENSE} = (V_{IN+} - V_{IN-}) = 32$ mV, PGA =  $\div$  1, and BRNG = 1, unless otherwise noted.

#### INPUT CURRENTS WITH LARGE DIFFERENTIAL VOLTAGES



ACTIVE  $I_Q$  vs TEMPERATURE



Figure 8.



Figure 7.



ACTIVE  $I_Q$  vs  $I^2C$  CLOCK FREQUENCY



Figure 9. Figure 10.





#### **REGISTER BLOCK DIAGRAM**



Figure 12. INA219 Register Block Diagram



#### APPLICATION INFORMATION

The INA219 is a digital current-shunt monitor with an I<sup>2</sup>C and SMBus-compatible interface. It provides digital current, voltage. and power readings decision-making necessary for accurate precisely-controlled systems. Programmable registers flexible configuration for allow measurement resolution, and continuousoperation. versus-triggered Detailed register information appears at the end of this data sheet, beginning with Table 4. See the Register Block Diagram for a block diagram of the INA219.

#### **INA219 TYPICAL APPLICATION**

Figure 13 shows a typical application circuit for the INA219. Use a 0.1µF ceramic capacitor for power-supply bypassing, placed as closely as possible to the supply and ground pins.

The input filter circuit consisting of  $R_{F1}$ ,  $R_{F2}$ , and  $C_F$  is not necessary in most applications. If the need for filtering is unknown, reserve board space for the components and install  $0\Omega$  resistors unless a filter is needed. See the *Filtering and Input Considerations* section.

The pull-up resistors shown on the SDA and SCL lines are not needed if there are pull-up resistors on these same lines elsewhere in the system. Resistor values shown are typical: consult either the I<sup>2</sup>C or SMBus specification to determine the acceptable minimum or maximum values.

#### **BUS OVERVIEW**

The INA219 offers compatibility with both  $I^2C$  and SMBus interfaces. The  $I^2C$  and SMBus protocols are essentially compatible with one another.

The I<sup>2</sup>C interface is used throughout this data sheet as the primary example, with SMBus protocol specified only when a difference between the two systems is being addressed. Two bidirectional lines, SCL and SDA, connect the INA219 to the bus. Both SCL and SDA are open-drain connections.

The device that initiates the transfer is called a *master*, and the devices controlled by the master are *slaves*. The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates START and STOP conditions.

To address a specific device, the master initiates a START condition by pulling the data signal line (SDA) from a HIGH to a LOW logic level while SCL is HIGH. All slaves on the bus shift in the slave address byte on the rising edge of SCL, with the last bit indicating whether a read or write operation is intended. During the ninth clock pulse, the slave being addressed responds to the master by generating an Acknowledge and pulling SDA LOW.

Data transfer is then initiated and eight bits of data are sent, followed by an *Acknowledge* bit. During data transfer, SDA must remain stable while SCL is HIGH. Any change in SDA while SCL is HIGH is interpreted as a START or STOP condition.

Once all data have been transferred, the master generates a STOP condition, indicated by pulling SDA from LOW to HIGH while SCL is HIGH. The INA219 includes a 28ms timeout on its interface to prevent locking up an SMBus.



Figure 13. Typical Application Circuit



#### **Serial Bus Address**

To communicate with the INA219, the master must first address slave devices via a slave address byte. The slave address byte consists of seven address bits, and a direction bit indicating the intent of executing a read or write operation.

The INA219 has two address pins, A0 and A1. Table 2 describes the pin logic levels for each of the 16 possible addresses. The state of pins A0 and A1 is sampled on every bus communication and should be set before any activity on the interface occurs. The address pins are read at the start of each communication event.

Table 2. INA219 Address Pins and Slave Addresses

| <b>A</b> 1      | A0              | SLAVE ADDRESS |
|-----------------|-----------------|---------------|
| GND             | GND             | 1000000       |
| GND             | V <sub>S+</sub> | 1000001       |
| GND             | SDA             | 1000010       |
| GND             | SCL             | 1000011       |
| V <sub>S+</sub> | GND             | 1000100       |
| $V_{S+}$        | V <sub>S+</sub> | 1000101       |
| $V_{S+}$        | SDA             | 1000110       |
| V <sub>S+</sub> | SCL             | 1000111       |
| SDA             | GND             | 1001000       |
| SDA             | V <sub>S+</sub> | 1001001       |
| SDA             | SDA             | 1001010       |
| SDA             | SCL             | 1001011       |
| SCL             | GND             | 1001100       |
| SCL             | V <sub>S+</sub> | 1001101       |
| SCL             | SDA             | 1001110       |
| SCL             | SCL             | 1001111       |

#### **Serial Interface**

The INA219 operates only as a slave device on the  $I^2C$  bus and SMBus. Connections to the bus are made via the open-drain I/O lines SDA and SCL. The SDA and SCL pins feature integrated spike suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. The INA219 supports the transmission protocol for fast (1kHz to 400kHz) and high-speed (1kHz to 3.4MHz) modes. All data bytes are transmitted most significant byte first.

#### WRITING TO/READING FROM THE INA219

Accessing a particular register on the INA219 is accomplished by writing the appropriate value to the register pointer. Refer to Table 4 for a complete list of registers and corresponding addresses. The value for the register pointer as shown in Figure 17 is the first byte transferred after the slave address byte with the R/W bit LOW. Every write operation to the INA219 requires a value for the register pointer.

Writing to a register begins with the first byte transmitted by the <u>master</u>. This byte is the slave address, with the R/W bit LOW. The INA219 then acknowledges receipt of a valid address. The next byte transmitted by the master is the address of the register to which data will be written. This register address value updates the register pointer to the desired register. The next two bytes are written to the register addressed by the register pointer. The INA219 acknowledges receipt of each data byte. The master may terminate data transfer by generating a START or STOP condition.

When reading from the INA219, the last value stored in the register pointer by a write operation determines which register is read during a read operation. To change the register pointer for a read operation, a new value must be written to the register pointer. This write is accomplished by issuing a slave address byte with the  $R/\overline{W}$  bit LOW, followed by the register pointer byte. No additional data are required. The master then generates a START condition and sends the slave address byte with the R/W bit HIGH to initiate the read command. The next byte is transmitted by the slave and is the most significant byte of the register indicated by the register pointer. This byte is followed by an Acknowledge from the master; then the slave transmits the least significant byte. The master acknowledges receipt of the data byte. The master may terminate data transfer by generating a Not-Acknowledge after receiving any data byte, or generating a START or STOP condition. If repeated reads from the same register are desired, it is not necessary to continually send the register pointer bytes; the INA219 retains the register pointer value until it is changed by the next write operation.

Figure 14 and Figure 15 show read and write operation timing diagrams, respectively. Note that register bytes are sent most-significant byte first, followed by the least significant byte. Figure 16 shows the timing diagram for the SMBus Alert response operation. Figure 17 illustrates a typical register pointer configuration.





Start By Master NOTES: (1) The value of the Slave Address Byte is determined by the settings of the A0 and A1 pins. Refer to Table 1.

(2) Read data is from the last register pointer location. If a new register is desired, the register pointer must be updated. See Figure 19.

(3) ACK by Master can also be sent. Frame 1 Two-Wire Slave Address Byte (1) ACK By INA219 Frame 2 Data MSByte (2) INA219 ACK By Master Frame 3 Data LSByte (2) From INA219 NoACK B Master Stop

**Figure 14. Timing Diagram for Write Word Format** 

Figure 15. Timing Diagram for Read Word Format





Figure 16. Timing Diagram for SMBus ALERT



Figure 17. Typical Register Pointer Set



#### High-Speed I<sup>2</sup>C Mode

When the bus is idle, both the SDA and SCL lines are pulled high by the pull-up devices. The master generates a start condition followed by a valid serial byte containing High-Speed (HS) master code 00001XXX. This transmission is made in fast (400kbps) or standard (100kbps) (F/S) mode at no than 400kbps. The INA219 does not acknowledge the HS master code, but does recognize it and switches its internal filters to support 3.4Mbps operation.

The master then generates a repeated start condition (a repeated start condition has the same timing as the start condition). After this repeated start condition, the protocol is the same as F/S mode, except that transmission speeds up to 3.4Mbps are allowed. Instead of using a stop condition, repeated start conditions should be used to secure the bus in HS-mode. A stop condition ends the HS-mode and switches all the internal filters of the INA219 to support the F/S mode.



Figure 18. Bus Timing Diagram

#### **Bus Timing Diagram Definitions**

|                                                                                               |                      | FAST  | MODE | HIGH-SPE | ED MODE |       |
|-----------------------------------------------------------------------------------------------|----------------------|-------|------|----------|---------|-------|
| PARAMETER                                                                                     |                      | MIN   | MAX  | MIN      | MAX     | UNITS |
| SCL Operating Frequency                                                                       | f <sub>(SCL)</sub>   | 0.001 | 0.4  | 0.001    | 3.4     | MHz   |
| Bus Free Time Between STOP and START Condition                                                | t <sub>(BUF)</sub>   | 600   |      | 160      |         | ns    |
| Hold time after repeated START condition.<br>After this period, the first clock is generated. | t <sub>(HDSTA)</sub> | 100   |      | 100      |         | ns    |
| Repeated START Condition Setup Time                                                           | t <sub>(SUSTA)</sub> | 100   |      | 100      |         | ns    |
| STOP Condition Setup Time                                                                     | t <sub>(SUSTO)</sub> | 100   |      | 100      |         | ns    |
| Data Hold Time                                                                                | t <sub>(HDDAT)</sub> | 0     |      | 0        |         | ns    |
| Data Setup Time                                                                               | t <sub>(SUDAT)</sub> | 100   |      | 10       |         | ns    |
| SCL Clock LOW Period                                                                          | t <sub>(LOW)</sub>   | 1300  |      | 160      |         | ns    |
| SCL Clock HIGH Period                                                                         | t <sub>(HIGH)</sub>  | 600   |      | 60       |         | ns    |
| Clock/Data Fall Time t <sub>F</sub>                                                           |                      |       | 300  |          | 160     | ns    |
| Clock/Data Rise Time t <sub>R</sub>                                                           |                      |       | 300  |          | 160     | ns    |
| Clock/Data Rise Time for SCLK ≤ 100kHz                                                        | $t_R$                |       | 1000 |          |         | ns    |

Submit Documentation Feedback

Product Folder Link(s): INA219



#### **Power-Up Conditions**

Power-up conditions apply to a software reset via the RST bit (bit 15) in the Configuration Register, or the  $I^2C$  bus General Call Reset.

#### **BASIC ADC FUNCTIONS**

The two analog inputs to the INA219,  $V_{IN+}$  and  $V_{IN-}$  connect to a shunt resistor in the bus of interest. The INA219 is typically powered by a separate supply from +3V to +5.5V. The bus being sensed can vary from 0V to 26V. There are no special considerations for power-supply sequencing (for example, a bus voltage can be present with the supply voltage off, and vice-versa). The INA219 senses the small drop across the shunt for shunt voltage, and senses the voltage with respect to ground from  $V_{IN-}$  for the bus voltage. Figure 19 illustrates this operation.

When the INA219 is in the normal operating mode (that is, MODE bits of the Configuration Register are set to '111'), it continuously converts the shunt voltage up to the number set in the shunt voltage averaging function (Configuration Register, SADC bits). The device then converts the bus voltage up to the number set in the bus voltage averaging

(Configuration Register, BADC bits). The Mode control in the Configuration Register also permits selecting modes to convert only voltage or current, either continuously or in response to an event (triggered).

All current and power calculations are performed in the background and do not contribute to conversion time; conversion times shown in the Electrical Characteristics table can be used to determine the actual conversion time.

Power-Down mode reduces the quiescent current and turns off current into the INA219 inputs, avoiding any supply drain. Full recovery from Power-Down requires 40µs. ADC Off mode (set by the Configuration Register, MODE bits) stops all conversions.

Writing any of the triggered convert modes into the Configuration Register (even if the desired mode is already programmed into the register) triggers a single-shot conversion. Table 7 lists the triggered convert mode settings.



Figure 19. INA219 Configured for Shunt and Bus Voltage Measurement

www.ti.com

Although the INA219 can be read at any time, and the data from the last conversion remain available, the Conversion Ready bit (Status Register, CNVR bit) is provided to help co-ordinate one-shot or triggered conversions. The Conversion Ready bit is set after all conversions, averaging, and multiplication operations are complete.

The Conversion Ready bit clears under these conditions:

- Writing to the Configuration Register, except when configuring the MODE bits for Power Down or ADC off (Disable) modes;
- 2. Reading the Status Register; or
- Triggering a single-shot conversion with the Convert pin.

#### **Power Measurement**

Current and bus voltage are converted at different points in time, depending on the resolution and averaging mode settings. For instance, when configured for 12-bit and 128 sample averaging, up to 68ms in time between sampling these two values is possible. Again, these calculations are performed in the background and do not add to the overall conversion time.

#### **PGA Function**

If larger full-scale shunt voltages are desired, the INA219 provides a PGA function that increases the full-scale range up to 2, 4, or 8 times (320mV). Additionally, the bus voltage measurement has two full-scale ranges: 16V or 32V.

#### **Compatibility with TI Hot Swap Controllers**

The INA219 is designed for compatibility with hot swap controllers such the TI TPS2490. The TPS2490 uses a high-side shunt with a limit at 50mV; the INA219 full-scale range of 40mV enables the use of the same shunt for current sensing below this limit. When sensing is required at (or through) the 50mV sense point of the TPS2490, the PGA of the INA219 can be set to ÷2 to provide an 80mV full-scale range.

#### Filtering and Input Considerations

Measuring current is often noisy, and such noise can be difficult to define. The INA219 offers several options for filtering by choosing resolution and averaging in the Configuration Register. These filtering options can be set independently for either voltage or current measurement.

The internal ADC is based on a delta-sigma ( $\Delta\Sigma$ ) front-end with a 500kHz (±30%) typical sampling rate. This architecture has good inherent noise rejection; however, transients that occur at or very close to the sampling rate harmonics can cause problems. Because these signals are at 1MHz and higher, they can be dealt with by incorporating filtering at the input of the INA219. The high frequency enables the use of low-value series resistors on the filter for negligible effects on measurement accuracy. In general, filtering the INA219 input is only necessary if there are transients at exact harmonics of the 500kHz (±30%) sampling rate (>1MHz). Filter using the lowest possible series resistance and ceramic capacitor. Recommended values are 0.1µF to 1.0µF. Figure 20 shows the INA219 with an additional filter added at the input.



Figure 20. INA219 with Input Filtering



Overload conditions are another consideration for the INA219 inputs. The INA219 inputs are specified to tolerate 26V across the inputs. A large differential scenario might be a short to ground on the load side of the shunt. This type of event can result in full power-supply voltage across the shunt (as long the power supply or energy storage capacitors support it). It must be remembered that removing a short to ground can result in inductive kickbacks that could exceed the 26V differential and common-mode rating of the INA219. Inductive kickback voltages are best dealt with by zener-type transient-absorbing devices (commonly called *transzorbs*) combined with sufficient energy storage capacitance.

In applications that do not have large energy storage electrolytics on one or both sides of the shunt, an input overstress condition may result from an excessive dV/dt of the voltage applied to the input. A hard physical short is the most likely cause of this event, particularly in applications with no large electrolytics present. This problem occurs because an excessive dV/dt can activate the ESD protection in the INA219 in systems where large currents are available. Testing has demonstrated that the addition of  $10\Omega$  resistors in series with each input of the INA219 sufficiently protects the inputs against dV/dt failure up to the 26V rating of the INA219. These resistors have no significant effect on accuracy.

## Simple Current Shunt Monitor Usage (No Programming Necessary)

The INA219 can be used without any programming if it is only necessary to read a shunt voltage drop and bus voltage with the default 12-bit resolution, 320mV shunt full-scale range (PGA =  $\div 8$ ), 32V bus full-scale range, and continuous conversion of shunt and bus voltage.

Without programming, current is measured by reading the shunt voltage. The Current Register and Power Register are only available if the Calibration Register contains a programmed value.

#### **Programming the INA219**

The default power-up states of the registers are shown in the INA219 register descriptions section of this data sheet. These registers are volatile, and if programmed to other than default values, must be re-programmed at every device power-up. Detailed information on programming the Calibration Register specifically is given in the section, *Programming the INA219 Power Measurement Engine* 

www.ti.com

## PROGRAMMING THE INA219 POWER MEASUREMENT ENGINE

#### Calibration Register and Scaling

The Calibration Register makes it possible to set the scaling of the Current and Power Registers to whatever values are most useful for a given application. One strategy may be to set the Calibration Register such that the largest possible number is generated in the Current Register or Power Register at the expected full-scale point; this approach yields the highest resolution. The

Calibration Register can also be selected to provide values in the Current and Power Registers that either provide direct decimal equivalents of the values being measured, or yield a round LSB number. After these choices have been made, the Calibration Register also offers possibilities for end user system-level calibration, where the value is adjusted slightly to cancel total system error.

Below are two examples for configuring the INA219 calibration. Both examples are written so the information directly relates to the calibration setup found in the INA219EVM software.

## Calibration Example 1: Calibrating the INA219 with no possibility for overflow. (Note that the numbers used in this example are the same used with the INA219EVM software as shown in Figure 21.)

1. Establish the following parameters:

$$V_{BUS\_MAX} = 32$$
  
 $V_{SHUNT\_MAX} = 0.32$   
 $R_{SHUNT} = 0.5$ 

2. Using Equation 1, determine the maximum possible current.

$$\begin{aligned} \text{MaxPossible\_I} &= \frac{V_{\text{SHUNT\_MAX}}}{R_{\text{SHUNT}}} \\ \text{MaxPossible\_I} &= 0.64 \end{aligned} \tag{1}$$

3. Choose the desired maximum current value. This value is selected based on system expectations.

Max Expected 
$$I = 0.6$$

4. Calculate the possible range of current LSBs. To calculate this range, first compute a range of LSBs that is appropriate for the design. Next, select an LSB within this range. Note that the results will have the most resolution when the minimum LSB is selected. Typically, an LSB is selected to be the nearest round number to the minimum LSB value.

$$Minimum\_LSB = \frac{Max\_Expected\_I}{32767}$$

$$Minimum\_LSB = 18.311 \times 10^{-6}$$

$$Maximum\_LSB = \frac{Max\_Expected\_I}{4096}$$

$$Maximum\_LSB = 146.520 \times 10^{-6}$$
(2)

Choose an LSB in the range: Minimum LSB<Selected LSB < Maximum LSB

Current LSB = 
$$20 \times 10^{-6}$$

#### Note:

This value was selected to be a round number near the Minimum\_LSB. This selection allows for good resolution with a rounded LSB.

5. Compute the Calibration Register value using Equation 4:

Cal = trunc 
$$\left[\frac{0.04096}{\text{Current\_LSB} \times \text{R}_{\text{SHUNT}}}\right]$$
Cal = 4096 (4)



6. Calculate the Power LSB, using Equation 5. Equation 5 shows a general formula; because the bus voltage measurement LSB is always 4mV, the power formula reduces to the calculated result.

Power LSB = 20 Current LSB

Power\_LSB = 
$$400 \times 10^{-6}$$
 (5)

7. Compute the maximum current and shunt voltage values (before overflow), as shown by Equation 6 and Equation 7. Note that both Equation 6 and Equation 7 involve an *If - then* condition:

Max\_Current = Current\_LSB × 32767

$$Max\_Current = 0.65534$$
 (6)

If Max Current ≥ Max Possible I then

Max\_Current\_Before\_Overflow = MaxPossible\_I

Else

Max\_Current\_Before\_Overflow = Max\_Current

Fnd If

(Note that Max\_Current is greater than MaxPossible\_I in this example.)

Max\_Current\_Before\_Overflow = 0.64 (Note: This result is displayed by software as seen in Figure 21.)

Max\_ShuntVoltage = Max\_Current\_Before\_Overflow × R<sub>SHUNT</sub>

If Max\_ShuntVoltage ≥ V<sub>SHUNT MAX</sub>

Max\_ShuntVoltage\_Before\_Overflow = V<sub>SHUNT\_MAX</sub>

Else

Max\_ShuntVoltage\_Before\_Overflow= Max\_ShuntVoltage

End If

(Note that Max\_ShuntVoltage is greater than V<sub>SHUNT MAX</sub> in this example.)

Max\_ShuntVoltage\_Before\_Overflow = 0.32 (Note: This result is displayed by software as seen in Figure 21.)

8. Compute the maximum power with Equation 8.

MaximumPower = Max\_Current\_Before\_Overflow × V<sub>BUS\_MAX</sub>

MaximumPower = 20.48 (8)

(Optional second Calibration step.) Compute corrected full-scale calibration value based on measured current.

INA219 Current = 0.63484

MeaShuntCurrent = 0.55

$$Corrected\_Full\_Scale\_Cal = trunc \left[ \frac{Cal \times MeasShuntCurrent}{INA219\_Current} \right]$$

Corrected Full Scale Cal = 3548

(9)



Figure 21 illustrates how to perform the same procedure discussed in this example using the automated INA219EVM software. Note that the same numbers used in the nine-step example are used in

the software example in Figure 21. Also note that Figure 21 illustrates which results correspond to which step (for example, the information entered in Step 1 is enclosed in a box in Figure 21 and labeled).



Figure 21. INA219 Calibration Sofware Automatically Computes Calibration Steps 1-9



#### **Calibration Example 2 (Overflow Possible)**

This design example uses the nine-step procedure for calibrating the INA219 where overflow is possible. Figure 22 illustrates how the same procedure is performed using the automated INA219EVM

software. Note that the same numbers used in the nine-step example are used in the software example in Figure 22. Also note that Figure 22 illustrates which results correspond to which step (for example, the information entered in Step 1 is circled in Figure 22 and labeled).

1. Establish the following parameters:

$$V_{BUS\_MAX} = 32$$
  
 $V_{SHUNT\_MAX} = 0.32$   
 $R_{SHUNT} = 5$ 

2. Determine the maximum possible current using Equation 10:

$$MaxPossible\_I = \frac{V_{SHUNT\_MAX}}{R_{SHUNT}}$$

 $MaxPossible_I = 0.064$  (10)

3. Choose the desired maximum current value: Max\_Expected\_I, ≤ MaxPossible\_I. This value is selected based on system expectations.

 $Max\_Expected_I = 0.06$ 

4. Calculate the possible range of current LSBs. This calculation is done by first computing a range of LSB's that is appropriate for the design. Next, select an LSB withing this range. Note that the results will have the most resolution when the minimum LSB is selected. Typically, an LSB is selected to be the nearest round number to the minimum LSB.

$$\label{eq:minimum_LSB} \begin{aligned} & \text{Minimum\_LSB} = \frac{\text{Max\_Expected\_I}}{32767} \\ & \text{Minimum\_LSB} = 1.831 \times 10^{-6} \end{aligned} \tag{11}$$

$$Maximum\_LSB = \frac{Max\_Expected\_I}{4096}$$

Maximum\_LSB = 
$$14.652 \times 10^{-6}$$
 (12)

Choose an LSB in the range: Minimum\_LSB<Selected\_LSB<Maximum\_LSB

 $Current\_LSB = 1.9 \times 10^{-6}$ 

#### Note:

This value was selected to be a round number near the Minimum\_LSB. This section allows for good resolution with a rounded LSB.

5. Compute the calibration register using Equation 13:

Cal = trunc 
$$\left[\begin{array}{c} 0.04096 \\ \hline Current\_LSB \times R_{SHUNT} \end{array}\right]$$
 Cal = 4311 (13)

6. Calculate the Power LSB using Equation 14. Equation 14 shows a general formula; because the bus voltage measurement LSB is always 4mV, the power formula reduces to calculate the result.

Power LSB = 20 Current LSB

Power\_LSB = 
$$38 \times 10^{-6}$$
 (14)

www.ti.com

7. Compute the maximum current and shunt voltage values (before overflow), as shown by Equation 15 and Equation 16. Note that both Equation 15 and Equation 16 involve an *If - then* condition.

 $Max\_Current = Current\_LSB \times 32767$ 

$$Max\_Current = 0.06226$$
 (15)

If Max\_Current ≥ Max Possible\_I then

Max Current Before Overflow = MaxPossible I

Else

Max\_Current\_Before\_Overflow = Max\_Current

End If

(Note that Max\_Current is less than MaxPossible\_I in this example.)

Max\_Current\_Before\_Overflow = 0.06226 (Note: This result is displayed by software as seen in Figure 22.)

Max\_ShuntVoltage = Max\_Current\_Before\_Overflow × R<sub>SHUNT</sub>

If Max\_ShuntVoltage  $\geq V_{SHUNT\_MAX}$ 

Max\_ShuntVoltage\_Before\_Overflow = V<sub>SHUNT MAX</sub>

Else

Max\_ShuntVoltage\_Before\_Overflow= Max\_ShuntVoltage

End If

(Note that Max\_ShuntVoltage is less than  $V_{SHUNT\_MAX}$  in this example.)

Max\_ShuntVoltage\_Before\_Overflow = 0.3113 (Note: This result is displayed by software as seen in Figure 22.)

8. Compute the maximum power with equation 8.

(Optional second calibration step.) Compute the corrected full-scale calibration value based on measured current.

 $INA219\_Current = 0.06226$ 

MeaShuntCurrent = 0.05

$$Corrected\_Full\_Scale\_Cal = trunc \left( \frac{Cal \times MeasShuntCurrent}{INA219\_Current} \right)$$

(18)

(17)



Figure 22 illustrates how to perform the same procedure discussed in this example using the automated INA219EVM software. Note that the same numbers used in the nine-step example are used in the software example in Figure 22.

Also note that Figure 22 illustrates which results correspond to which step (for example, the information entered in Step 1 is enclosed in a box in Figure 22 and labeled).



Figure 22. Calibration Software Automatically Computes Calibration Steps 1-9



## CONFIGURE/MEASURE/CALCULATE EXAMPLE

In this example, the 10A load creates a differential voltage of 20mV across a  $2m\Omega$  shunt resistor. The voltage present at the  $V_{\rm IN-}$  pin is equal to the common-mode voltage minus the differential drop across the resistor. The bus voltage for the INA219 is internally measured at the  $V_{\rm IN-}$  pin to measure the voltage level delivered to the load. For this example, the voltage at the  $V_{\rm IN-}$  pin is 11.98V. For this particular range (40mV full-scale), this small difference is not a significant deviation from the 12V common-mode voltage. However, at larger full-scale ranges, this deviation can be much larger.

Note that the Bus Voltage Register bits are not right-aligned. In order to compute the value of the Bus Voltage Register contents using the LSB of 4mV, the register must be shifted right by three bits. This shift puts the BD0 bit in the LSB position so that the contents can be multiplied by the 4mV LSB value to compute the bus voltage measured by the device. The shifted value of the bus voltage register contents is now equal to BB3h, a decimal equivalent of 2995. This value of 2995 multiplied by the 4mV LSB results in a value of 11.98V.

The Calibration Register (05h) is set in order to provide the device information about the current shunt resistor that was used to create the measured

shunt voltage. By knowing the value of the shunt resistor, the device can then calculate the amount of current that created the measured shunt voltage drop. The first step when calculating the calibration value is setting the current LSB. The Calibration Register value is based on a calculation that has its precision capability limited by the size of the register and the Current Register LSB. The device can measure bidirectional current; thus, the MSB of the Current Register is a sign bit that allows for the rest of the 15 bits to be used for the Current Register value. It is common when using the current value calculations to use a resolution between 12 bits and 15 bits. Calculating the current LSB for each of these resolutions provides minimum and maximum values. These values are calculated assuming the maximum current that will be expected to flow through the current shunt resistor, as shown in Equation 2 and Equation 3. To simplify the mathematics, it is common to choose a round number located between these two points. For this example, the maximum current LSB is 3.66mA/bit and the minimum current LSB would be 457.78µA/bit assuming a maximum expected current of 15A. For this example, a value of 1mA/bit was chosen for the current LSB. Setting the current LSB to this value allows for sufficient precision while serving to simplify the math as well. Using Equation 4 results in a Calibration Register value of 20480, or 5000h.



Figure 23. Example Circuit Configuration



The Current Register (04h) is then calculated by multiplying the shunt voltage contents by the Calibration Register and then dividing by 4096. For this example, the shunt voltage of 2000 is multiplied by the calibration register of 20480 and then divided by 4096 to yield a Current Register of 2710h.

The Power Register (03h) is then be calculated by multiplying the Current Register of 10000 by the Bus Voltage Register of 2995 and then dividing by 5000. For this example, the Power Register contents are 1766h, or a decimal equivalent of 5990. Multiplying

this result by the power LSB that is 20 times the  $1 \times 10^{-3}$  current LSB, or  $20 \times 10^{-3}$ , results in a power calculation of 5990 × 20mW/bit, which equals 119.8W. This result matches what is expected for this register. A manual calculation for the power being delivered to the load would use 11.98V (12VCM – 20mV shunt drop) multiplied by the load current of 10A to give a 119.8W result.

Table 3 shows the steps for configuring, measuring, and calculating the values for current and power for this device.

Table 3. Configure/Measure/Calculate Example (1)

| STEP#  | REGISTER NAME | ADDRESS          | CONTENTS | ADJ  | DEC   | LSB  | VALUE  |
|--------|---------------|------------------|----------|------|-------|------|--------|
| Step 1 | Configuration | 00h              | 019Fh    |      |       |      |        |
| Step 2 | Shunt         | 01h              | 07D0h    |      | 2000  | 10µV | 20mV   |
| Step 3 | Bus           | s 02h 5D98h 0BB3 |          | 0BB3 | 2995  | 4mV  | 11.98V |
| Step 4 | Calibration   | 05h              | 5000h    |      | 20480 |      |        |
| Step 5 | Current       | 04h              | 2710h    |      | 10000 | 1mA  | 10.0A  |
| Step 6 | Power         | 03h              | 1766h    |      | 5990  | 20mW | 119.8W |

(1) Conditions: load = 10A,  $V_{CM}$  = 12V,  $R_{SHUNT}$  = 2m $\Omega$ ,  $V_{SHUNT}$  FSR = 40mV, and  $V_{BUS}$  = 16V.



#### REGISTER INFORMATION

The INA219 uses a bank of registers for holding configuration settings, measurement results, maximum/minimum limits, and status information. Table 4 summarizes the INA219 registers; Figure 12 illustrates registers.

Register contents are updated  $4\mu s$  after completion of the write command. Therefore, a  $4\mu s$  delay is required between completion of a write to a given register and a subsequent read of that register (without changing the pointer) when using SCL frequencies in excess of 1MHz.

**Table 4. Summary of Register Set** 

| POINTER<br>ADDRESS |                        |                                                                                              | POWER-ON RES      |      |         |
|--------------------|------------------------|----------------------------------------------------------------------------------------------|-------------------|------|---------|
| HEX                | REGISTER NAME          | FUNCTION                                                                                     | BINARY            | HEX  | TYPE(1) |
| 00                 | Configuration Register | All-register reset, settings for bus voltage range, PGA Gain, ADC resolution/averaging.      | 00111001 10011111 | 399F | R/W     |
| 01                 | Shunt Voltage          | Shunt voltage measurement data.                                                              | Shunt voltage     | _    | R       |
| 02                 | Bus Voltage            | Bus voltage measurement data.                                                                | Bus voltage       | _    | R       |
| 03                 | Power <sup>(2)</sup>   | Power measurement data.                                                                      | 00000000 00000000 | 0000 | R       |
| 04                 | Current <sup>(2)</sup> | Contains the value of the current flowing through the shunt resistor.                        | 00000000 00000000 | 0000 | R       |
| 05                 | Calibration            | Sets full-scale range and LSB of current and power measurements. Overall system calibration. | 00000000 00000000 | 0000 | R/W     |

<sup>(1)</sup> Type:  $\mathbf{R} = \text{Read-Only}$ ,  $\mathbf{R}/\overline{\mathbf{W}} = \text{Read/Write}$ .

<sup>(2)</sup> The Power Register and Current Register default to '0' because the Calibration Register defaults to '0', yielding a zero current value until the Calibration Register is programmed.



#### **REGISTER DETAILS**

All INA219 registers 16-bit registers are actually two 8-bit bytes via the I2C interface.

#### Configuration Register 00h (Read/Write)

| BIT#         | D15 | D14 | D13  | D12 | D11 | D10   | D9    | D8    | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------------|-----|-----|------|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| BIT<br>NAME  | RST | -   | BRNG | PG1 | PG0 | BADC4 | BADC3 | BADC2 | BADC1 | SADC4 | SADC3 | SADC2 | SADC1 | MODE3 | MODE2 | MODE1 |
| POR<br>VALUE | 0   | 0   | 1    | 1   | 1   | 0     | 0     | 1     | 1     | 0     | 0     | 1     | 1     | 1     | 1     | 1     |

#### **Bit Descriptions**

RST: Reset Bit

Bit 15 Setting this bit to '1' generates a system reset that is the same as power-on reset. Resets all registers to default

values; this bit self-clears.

BRNG: Bus Voltage Range

Bit 13 0 = 16V FSR

1 = 32V FSR (default value)

PG: PGA (Shunt Voltage Only)

Bits 11, 12 Sets PGA gain and range. Note that the PGA defaults to ÷8 (320mV range). Table 5 shows the gain and range for

the various product gain settings.

#### Table 5. PG Bit Settings(1)

| PG1 | PG0 | GAIN | RANGE  |
|-----|-----|------|--------|
| 0   | 0   | 1    | ±40mV  |
| 0   | 1   | ÷2   | ±80mV  |
| 1   | 0   | ÷4   | ±160mV |
| 1   | 1   | ÷8   | ±320mV |

(1) Shaded values are default.

BADC: BADC Bus ADC Resolution/Averaging

Bits 7–10 These bits adjust the Bus ADC resolution (9-, 10-, 11-, or 12-bit) or set the number of samples used when

averaging results for the Bus Voltage Register (02h).

www.ti.com

SADC: SADC Shunt ADC Resolution/Averaging

These bits adjust the Shunt ADC resolution (9-, 10-, 11-, or 12-bit) or set the number of samples used when Bits 3-6

averaging results for the Shunt Voltage Register (01h).

BADC (Bus) and SADC (Shunt) ADC resolution/averaging and conversion time settings are shown in Table 6.

### Table 6. ADC Settings<sup>(1)</sup>

| ADC4 | ADC3             | ADC2 | ADC1 | MODE/SAMPLES | CONVERSION TIME |
|------|------------------|------|------|--------------|-----------------|
| 0    | X <sup>(2)</sup> | 0    | 0    | 9-bit        | 84µs            |
| 0    | X <sup>(2)</sup> | 0    | 1    | 10-bit       | 148µs           |
| 0    | X <sup>(2)</sup> | 1    | 0    | 11-bit       | 276µs           |
| 0    | X <sup>(2)</sup> | 1    | 1    | 12-bit       | 532µs           |
| 1    | 0                | 0    | 0    | 12-bit       | 532µs           |
| 1    | 0                | 0    | 1    | 2            | 1.06ms          |
| 1    | 0                | 1    | 0    | 4            | 2.13ms          |
| 1    | 0                | 1    | 1    | 8            | 4.26ms          |
| 1    | 1                | 0    | 0    | 16           | 8.51ms          |
| 1    | 1                | 0    | 1    | 32           | 17.02ms         |
| 1    | 1                | 1    | 0    | 64           | 34.05ms         |
| 1    | 1                | 1    | 1    | 128          | 68.10ms         |

Shaded values are default.

MODE: **Operating Mode** 

Bits 0-2 Selects continuous, triggered, or power-down mode of operation. These bits default to continuous shunt and bus

measurement mode. The mode settings are shown in Table 7.

Table 7. Mode Settings<sup>(1)</sup>

| MODE3 | MODE2 | MODE1 | MODE                      |
|-------|-------|-------|---------------------------|
| 0     | 0     | 0     | Power-Down                |
| 0     | 0     | 1     | Shunt Voltage, Triggered  |
| 0     | 1     | 0     | Bus Voltage, Triggered    |
| 0     | 1     | 1     | Shunt and Bus, Triggered  |
| 1     | 0     | 0     | ADC Off (disabled)        |
| 1     | 0     | 1     | Shunt Voltage, Continuous |
| 1     | 1     | 0     | Bus Voltage, Continuous   |
| 1     | 1     | 1     | Shunt and Bus, Continuous |

(1) Shaded values are default.

X = Don't care.



#### **DATA OUTPUT REGISTERS**

#### Shunt Voltage Register 01h (Read-Only)

The Shunt Voltage Register stores the current shunt voltage reading,  $V_{SHUNT}$ . Shunt Voltage Register bits are shifted according to the PGA setting selected in the Configuration Register (00h). When multiple sign bits are present, they will all be the same value. Negative numbers are represented in two's complement format. Generate the two's complement of a negative number by complementing the absolute value binary number and adding 1. Extend the sign, denoting a negative number by setting the MSB = '1'. Extend the sign to any additional sign bits to form the 16-bit word.

Example: For a value of  $V_{SHUNT} = -320 \text{mV}$ :

- 1. Take the absolute value (include accuracy to 0.01mV)==> 320.00
- 2. Translate this number to a whole decimal number ==> 32000
- 3. Convert it to binary==> 111 1101 0000 0000
- 4. Complement the binary result: 000 0010 1111 1111
- 5. Add 1 to the Complement to create the Two's Complement formatted result ==> 000 0011 0000 0000
- 6. Extend the sign and create the 16-bit word: 1000 0011 0000 0000 = 8300h (Remember to extend the sign to all sign-bits, as necessary based on the PGA setting.)

At PGA =  $\div 8$ , full-scale range =  $\pm 320$ mV (decimal = 32000, positive value hex = 7D00, negative value hex = 8300), and LSB =  $10\mu$ V.

| В | IT#        | D15  | D14    | D13    | D12    | D11    | D10    | D9    | D8    | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|---|------------|------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|   | IT<br>IAME | SIGN | SD14_8 | SD13_8 | SD12_8 | SD11_8 | SD10_8 | SD9_8 | SD8_8 | SD7_8 | SD6_8 | SD5_8 | SD4_8 | SD3_8 | SD2_8 | SD1_8 | SD0_8 |
|   | OR         | 0    | 0      | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

At PGA =  $\div 4$ , full-scale range =  $\pm 160 \text{mV}$  (decimal = 16000, positive value hex = 3E80, negative value hex = C180), and LSB =  $10 \mu \text{V}$ .

| BIT#         | D15  | D14  | D13    | D12    | D11    | D10    | D9    | D8    | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------------|------|------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| BIT<br>NAME  | SIGN | SIGN | SD13_4 | SD12_4 | SD11_4 | SD10_4 | SD9_4 | SD8_4 | SD7_4 | SD6_4 | SD5_4 | SD4_4 | SD3_4 | SD2_4 | SD1_4 | SD0_4 |
| POR<br>VALUE | 0    | 0    | 0      | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

At PGA =  $\div$ 2, full-scale range =  $\pm$ 80mV (decimal = 8000, positive value hex = 1F40, negative value hex = E0C0), and LSB =  $10\mu$ V.

| BIT#         | D15  | D14  | D13  | D12    | D11    | D10    | D9    | D8    | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------------|------|------|------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| BIT<br>NAME  | SIGN | SIGN | SIGN | SD12_2 | SD11_2 | SD10_2 | SD9_2 | SD8_2 | SD7_2 | SD6_2 | SD5_2 | SD4_2 | SD3_2 | SD2_2 | SD1_2 | SD0_2 |
| POR<br>VALUE | 0    | 0    | 0    | 0      | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

At PGA =  $\div$ 1, full-scale range =  $\pm$ 40mV (decimal = 4000, positive value hex = 0FA0, negative value hex = F060), and LSB =  $10\mu$ V.

| BIT#         | D15  | D14  | D13  | D12  | D11    | D10    | D9    | D8    | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    |
|--------------|------|------|------|------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| BIT<br>NAME  | SIGN | SIGN | SIGN | SIGN | SD11_1 | SD10_1 | SD9_1 | SD8_1 | SD7_1 | SD6_1 | SD5_1 | SD4_1 | SD3_1 | SD2_1 | SD1_1 | SD0_1 |
| POR<br>VALUE | 0    | 0    | 0    | 0    | 0      | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |



## Table 8. Shunt Voltage Register Format<sup>(1)</sup>

| V <sub>SHUNT</sub><br>Reading (mV) | Decimal<br>Value | PGA = ÷ 8<br>(D15D0) | PGA = ÷ 4<br>(D15D0) | PGA = ÷ 2<br>(D15D0) | PGA = ÷ 1<br>(D15D0) |
|------------------------------------|------------------|----------------------|----------------------|----------------------|----------------------|
| 320.02                             | 32002            | 0111 1101 0000 0000  | 0011 1110 1000 0000  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| 320.01                             | 32001            | 0111 1101 0000 0000  | 0011 1110 1000 0000  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| 320.00                             | 32000            | 0111 1101 0000 0000  | 0011 1110 1000 0000  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| 319.99                             | 31999            | 0111 1100 1111 1111  | 0011 1110 1000 0000  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| 319.98                             | 31998            | 0111 1100 1111 1110  | 0011 1110 1000 0000  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| :                                  | :                | i                    | i                    | i                    | :                    |
| 160.02                             | 16002            | 0011 1110 1000 0010  | 0011 1110 1000 0000  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| 160.01                             | 16001            | 0011 1110 1000 0001  | 0011 1110 1000 0000  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| 160.00                             | 16000            | 0011 1110 1000 0000  | 0011 1110 1000 0000  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| 159.99                             | 15999            | 0011 1110 0111 1111  | 0011 1110 0111 1111  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| 159.98                             | 15998            | 0011 1110 0111 1110  | 0011 1110 0111 1110  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| :                                  | :                |                      | :                    | 1                    | :                    |
| 80.02                              | 8002             | 0001 1111 0100 0010  | 0001 1111 0100 0010  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| 80.01                              | 8001             | 0001 1111 0100 0001  | 0001 1111 0100 0001  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| 80.00                              | 8000             | 0001 1111 0100 0000  | 0001 1111 0100 0000  | 0001 1111 0100 0000  | 0000 1111 1010 0000  |
| 79.99                              | 7999             | 0001 1111 0011 1111  | 0001 1111 0011 1111  | 0001 1111 0011 1111  | 0000 1111 1010 0000  |
| 79.98                              | 7998             | 0001 1111 0011 1110  | 0001 1111 0011 1110  | 0001 1111 0011 1110  | 0000 1111 1010 0000  |
| 10.00                              | :                | 1                    | :                    | :                    | :                    |
| 40.02                              | 4002             | 0000 1111 1010 0010  | 0000 1111 1010 0010  | 0000 1111 1010 0010  | 0000 1111 1010 0000  |
| 40.02                              | 4002             | 0000 1111 1010 0010  | 0000 1111 1010 0010  | 0000 1111 1010 0010  | 0000 1111 1010 0000  |
| 40.01                              | 4001             | 0000 1111 1010 0001  | 0000 1111 1010 0001  | 0000 1111 1010 0001  | 0000 1111 1010 0000  |
| 39.99                              |                  |                      |                      |                      |                      |
|                                    | 3999             | 0000 1111 1001 1111  | 0000 1111 1001 1111  | 0000 1111 1001 1111  | 0000 1111 1001 1111  |
| 39.98                              | 3998             | :                    | :                    | 0000 1111 1001 1110  | 0000 1111 1001 1110  |
| :                                  |                  | ·                    |                      |                      |                      |
| 0.02                               | 2                | 0000 0000 0000 0010  | 0000 0000 0000 0010  | 0000 0000 0000 0010  | 0000 0000 0000 0010  |
| 0.01                               | 1                | 0000 0000 0000 0001  | 0000 0000 0000 0001  | 0000 0000 0000 0001  | 0000 0000 0000 0001  |
| 0                                  | 0                | 0000 0000 0000 0000  | 0000 0000 0000 0000  | 0000 0000 0000 0000  | 0000 0000 0000 0000  |
| -0.01                              | -1               | 1111 1111 1111 1111  | 1111 1111 1111 1111  | 1111 1111 1111 1111  | 1111 1111 1111 1111  |
| -0.02                              | -2               | 1111 1111 1111 1110  | 1111 1111 1111 1110  | 1111 1111 1111 1110  | 1111 1111 1111 1110  |
| :                                  | :                | <u> </u>             | :                    | i .                  | i                    |
| -39.98                             | -3998            | 1111 0000 0110 0010  | 1111 0000 0110 0010  | 1111 0000 0110 0010  | 1111 0000 0110 0010  |
| -39.99                             | -3999            | 1111 0000 0110 0001  | 1111 0000 0110 0001  | 1111 0000 0110 0001  | 1111 0000 0110 0001  |
| -40.00                             | -4000            | 1111 0000 0110 0000  | 1111 0000 0110 0000  | 1111 0000 0110 0000  | 1111 0000 0110 0000  |
| -40.01                             | -4001            | 1111 0000 0101 1111  | 1111 0000 0101 1111  | 1111 0000 0101 1111  | 1111 0000 0110 0000  |
| -40.02                             | -4002            | 1111 0000 0101 1110  | 1111 0000 0101 1110  | 1111 0000 0101 1110  | 1111 0000 0110 0000  |
| i                                  | :                | <u> </u>             | ŧ                    | ŧ                    | :                    |
| -79.98                             | -7998            | 1110 0000 1100 0010  | 1110 0000 1100 0010  | 1110 0000 1100 0010  | 1111 0000 0110 0000  |
| -79.99                             | -7999            | 1110 0000 1100 0001  | 1110 0000 1100 0001  | 1110 0000 1100 0001  | 1111 0000 0110 0000  |
| -80.00                             | -8000            | 1110 0000 1100 0000  | 1110 0000 1100 0000  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| -80.01                             | -8001            | 1110 0000 1011 1111  | 1110 0000 1011 1111  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| -80.02                             | -8002            | 1110 0000 1011 1110  | 1110 0000 1011 1110  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| :                                  | :                | :                    | :                    | i i                  | :                    |
| -159.98                            | -15998           | 1100 0001 1000 0010  | 1100 0001 1000 0010  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| -159.99                            | -15999           | 1100 0001 1000 0001  | 1100 0001 1000 0001  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| -160.00                            | -16000           | 1100 0001 1000 0000  | 1100 0001 1000 0000  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| -160.01                            | -16001           | 1100 0001 0111 1111  | 1100 0001 1000 0000  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| -160.02                            | -16002           | 1100 0001 0111 1110  | 1100 0001 1000 0000  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| i                                  | :                | i                    | i i                  | i                    | i                    |
| -319.98                            | -31998           | 1000 0011 0000 0010  | 1100 0001 1000 0000  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| -319.99                            | -31999           | 1000 0011 0000 0001  | 1100 0001 1000 0000  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| -320.00                            | -32000           | 1000 0011 0000 0000  | 1100 0001 1000 0000  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| -320.01                            | -32001           | 1000 0011 0000 0000  | 1100 0001 1000 0000  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |
| -320.02                            | -32002           | 1000 0011 0000 0000  | 1100 0001 1000 0000  | 1110 0000 1100 0000  | 1111 0000 0110 0000  |

(1) Out-of-range values are shown in grey shading.



#### Bus Voltage Register 02h (Read-Only)

The Bus Voltage Register stores the most recent bus voltage reading, V<sub>BUS</sub>.

At full-scale range = 32V (decimal = 8000, hex = 1F40), and LSB = 4mV.

| BIT#         | D15  | D14  | D13  | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2 | D1   | D0  |
|--------------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|------|-----|
| BIT<br>NAME  | BD12 | BD11 | BD10 | BD9 | BD8 | BD7 | BD6 | BD5 | BD4 | BD3 | BD2 | BD1 | BD0 | _  | CNVR | OVF |
| POR<br>VALUE | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0    | 0   |

At full-scale range = 16V (decimal = 4000, hex = 0FA0), and LSB = 4mV.

| BIT#         | D15 | D14  | D13  | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2 | D1   | D0  |
|--------------|-----|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|------|-----|
| BIT<br>NAME  | 0   | BD11 | BD10 | BD9 | BD8 | BD7 | BD6 | BD5 | BD4 | BD3 | BD2 | BD1 | BD0 | -  | CNVR | OVF |
| POR<br>VALUE | 0   | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0    | 0   |

CNVR: Conversion Ready

Bit 1 Although the data from the last conversion can be read at any time, the INA219 Conversion Ready bit (CNVR)

indicates when data from a conversion is available in the data output registers. The CNVR bit is set after all conversions, averaging, and multiplications are complete. CNVR will clear under the following conditions:

1.) Writing a new mode into the Operating Mode bits in the Configuration Register (except for Power-Down or Disable)

Disable)

2.) Reading the Power Register

OVF: Math Overflow Flag

Bit 0 The Math Overflow Flag (OVF) is set when the Power or Current calculations are out of range. It indicates that

current and power data may be meaningless.

#### Power Register 03h (Read-Only)

Full-scale range and LSB are set by the Calibration Register. See the *Programming the INA219 Power Measurement Engine* section.

| BIT#         | D15  | D14  | D13  | D12  | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|--------------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| BIT<br>NAME  | PD15 | PD14 | PD13 | PD12 | PD11 | PD10 | PD9 | PD8 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 |
| POR<br>VALUE | 0    | 0    | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

The Power Register records power in watts by multiplying the values of the current with the value of the bus voltage according to the equation:

Power = 
$$\frac{\text{Current} \times \text{BusVoltage}}{5000}$$

#### **Current Register 04h (Read-Only)**

Full-scale range and LSB depend on the value entered in the Calibration Register. See the *Programming the INA219 Power Measurement Engine* section. Negative values are stored in two's complement format.

| BIT#         | D15   | D14  | D13  | D12  | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|--------------|-------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| BIT<br>NAME  | CSIGN | CD14 | CD13 | CD12 | CD11 | CD10 | CD9 | CD8 | CD7 | CD6 | CD5 | CD4 | CD3 | CD2 | CD1 | CD0 |
| POR<br>VALUE | 0     | 0    | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

The value of the Current Register is calculated by multiplying the value in the Shunt Voltage Register with the value in the Calibration Register according to the equation:



#### **CALIBRATION REGISTER**

#### Calibration Register 05h (Read/Write)

Current and power calibration are set by bits D15 to D1 of the Calibration Register. Note that bit D0 is not used in the calculation. This register sets the current that corresponds to a full-scale drop across the shunt. Full-scale range and the LSB of the current and power measurement depend on the value entered in this register. See the *Programming the INA219 Power Measurement Engine* section. This register is suitable for use in overall system calibration. Note that the '0' POR values are all default.

| BIT#         | D15  | D14  | D13  | D12  | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0 <sup>(1)</sup> |
|--------------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------------|
| BIT<br>NAME  | FS15 | FS14 | FS13 | FS12 | FS11 | FS10 | FS9 | FS8 | FS7 | FS6 | FS5 | FS4 | FS3 | FS2 | FS1 | FS0               |
| POR<br>VALUE | 0    | 0    | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0                 |

(1) D0 is a void bit and will always be '0'. It is not possible to write a '1' to D0. CALIBRATION is the value stored in D15:D1.

#### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision E (September 2010) to Revision F | Page |
|--------------------------------------------------------|------|
| Changed values in text.                                | 24   |
| Changed step 5 and step 6 values in Table 3            | 24   |
| Changes from Revision D (September 2010) to Revision E | Page |
| Updated Packaging Information table                    |      |





19-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| INA219AID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -25 to 85    | I219A             | Samples |
| INA219AIDCNR     | ACTIVE | SOT-23       | DCN                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | A219              | Samples |
| INA219AIDCNRG4   | ACTIVE | SOT-23       | DCN                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | A219              | Samples |
| INA219AIDCNT     | ACTIVE | SOT-23       | DCN                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | A219              | Samples |
| INA219AIDCNTG4   | ACTIVE | SOT-23       | DCN                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | A219              | Samples |
| INA219AIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | I219A             | Samples |
| INA219BID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | I219B             | Samples |
| INA219BIDCNR     | ACTIVE | SOT-23       | DCN                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | B219              | Samples |
| INA219BIDCNT     | ACTIVE | SOT-23       | DCN                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | B219              | Samples |
| INA219BIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | I219B             | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE**: TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



#### PACKAGE OPTION ADDENDUM

19-Apr-2013

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

### PACKAGE MATERIALS INFORMATION

www.ti.com 21-Sep-2011

#### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device       |        | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|--------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA219AIDCNR | SOT-23 | DCN                | 8 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA219AIDCNT | SOT-23 | DCN                | 8 | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA219BIDCNR | SOT-23 | DCN                | 8 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA219BIDCNT | SOT-23 | DCN                | 8 | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 21-Sep-2011



\*All dimensions are nominal

| 7 til dilliciololio ale Homilia |                     |     |      |      |             |            |             |
|---------------------------------|---------------------|-----|------|------|-------------|------------|-------------|
| Device                          | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| INA219AIDCNR                    | SOT-23              | DCN | 8    | 3000 | 195.0       | 200.0      | 45.0        |
| INA219AIDCNT                    | SOT-23              | DCN | 8    | 250  | 195.0       | 200.0      | 45.0        |
| INA219BIDCNR                    | SOT-23              | DCN | 8    | 3000 | 195.0       | 200.0      | 45.0        |
| INA219BIDCNT                    | SOT-23              | DCN | 8    | 250  | 195.0       | 200.0      | 45.0        |

DCN (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN)



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Package outline exclusive of metal burr & dambar protrusion/intrusion.
- D. Package outline inclusive of solder plating.
- E. A visual index feature must be located within the Pin 1 index area.
- F. Falls within JEDEC MO-178 Variation BA.
- G. Body dimensions do not include flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.



DCN (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN)



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## D (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>