

# **High-Speed Quad-MOSFET Driver**

#### **Features**

- · 6 ns Rise and Fall Time
- · 2A Peak Output Source and Sink Currents
- 1.8V to 5V Input CMOS Compatible
- · Smart Logic Threshold
- · Low-jitter Design
- · Four Matched Channels
- Drives Two N-channel and Two P-channel MOSFETs
- · Outputs can Swing below Ground
- · Built-in Level Translator for Negative Gate Bias
- · Non-inverting Gate Driver OUTD for Easy Logic
- Low-inductance Quad Flat No-lead Package
- · Thermally Enhanced Package

#### **Applications**

- · Ultrasound PN Code Transmitter
- · Medical Ultrasound Imaging
- · Piezoelectric Transducer Drivers
- · Non-destructive Testing
- · High-speed Level Translator
- · High-voltage Bipolar Pulser

#### **General Description**

The MD1813 is a high-speed quad-MOSFET driver. It is designed to drive two N-channel and two P-channel, high-voltage, DMOS FETs for medical ultrasound applications and may be used in any application requiring a high output current for a capacitive load. The input stage of the MD1813 is a high-speed level translator that is able to operate from logic input signals of 1.8V to 5V amplitude. An adaptive threshold circuit is used to set the level translator threshold to the average of the input logic 0 and logic 1 levels. The level translator uses a proprietary circuit, which provides DC coupling together with high-speed operation.

The output stage of the MD1813 has separate power connections, enabling the output signal L and H levels to be chosen independently from the driver supply voltages. As an example, the input logic levels may be 0V and 1.8V, the control logic may be powered by +5V and -5V and the output L and H levels may be varied anywhere over the range of -5V to +5V. The output stage is capable of peak currents of up to ±2 amps, depending on the supply voltages used and load capacitance. The OE pin serves a dual purpose. First, its logic H level is used to compute the threshold voltage level for the channel input level translators. Second, when OE is low, the outputs are disabled, with the A output high and the B output low. This assists in properly pre-charging the coupling capacitors that may be used in series in the gate drive circuit of an external PMOS and NMOS. A built-in level shifter is for PMOS gate negative bias driving. It enables the user-defined damping control to generate return-to-zero bipolar output pulses. The MD1813 has a non-inverting driver OUTD for easy logic.

#### **Package Type**



# **Functional Block Diagram**



# **Typical Application Circuit**



#### 1.0 ELECTRICAL CHARACTERISTICS

### **Absolute Maximum Ratings†**

| Supply Voltage, V <sub>DD</sub> –V <sub>SS</sub>           |                                               |
|------------------------------------------------------------|-----------------------------------------------|
| Output High Supply Voltage, V <sub>H</sub>                 | V <sub>L</sub> -0.5V to V <sub>DD</sub> +0.5V |
| Output Low Supply Voltage, V <sub>L</sub>                  |                                               |
| Low-side Supply Voltage, V <sub>SS</sub>                   |                                               |
| Supply Voltage, V <sub>DD</sub> -V <sub>NEG</sub>          |                                               |
| Negative Supply Voltage, V <sub>NEG</sub> -V <sub>SS</sub> |                                               |
| Logic Input Levels                                         | V <sub>SS</sub> -0.5V to GND +7V              |
| Maximum Junction Temperature, T <sub>1</sub>               | +125°C                                        |
| Operating Ambient Temperature, T <sub>A</sub>              | –20°C to +85°C                                |
| Storage Temperature, T <sub>S</sub>                        |                                               |
| Power Dissipation                                          |                                               |
| ESD Rating (Note 1)                                        |                                               |
|                                                            |                                               |

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

Note 1: Device is ESD sensitive. Handling precautions are recommended.

#### DC ELECTRICAL CHARACTERISTICS

| <b>Electrical Specifications:</b> $V_H = V_{DD} = 12V$ , $V_L = V_{SS} = GND = 0V$ , $V_{NEG} = -6V$ , $V_{OE} = 3.3V$ and $T_A = 25^{\circ}C$ |                     |                      |                      |      |                    |                              |                                                          |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|----------------------|------|--------------------|------------------------------|----------------------------------------------------------|--|--|--|
| Parameter                                                                                                                                      | Sym.                | Min.                 | Тур.                 | Max. | Unit               | Conditions                   |                                                          |  |  |  |
| Supply Voltage                                                                                                                                 | $V_{DD}$ – $V_{SS}$ | 4.5                  | _                    | 13   | V                  | 2.5V ≤ V <sub>DD</sub> ≤ 13V |                                                          |  |  |  |
| Supply Voltage                                                                                                                                 |                     | $V_{DD}$ – $V_{NEG}$ | _                    | _    | 18                 | V                            |                                                          |  |  |  |
| Low-side Supply Voltage                                                                                                                        |                     | $V_{SS}$             | -5.5                 |      | 0                  | V                            |                                                          |  |  |  |
| Output High Supply Volta                                                                                                                       | ge                  | $V_{H}$              | V <sub>SS</sub> +2   | l    | $V_{DD}$           | V                            |                                                          |  |  |  |
| Output Low Supply Voltage                                                                                                                      | ge                  | $V_{L}$              | $V_{SS}$             | _    | V <sub>DD</sub> –2 | V                            |                                                          |  |  |  |
| Negative Supply Voltage                                                                                                                        |                     | V <sub>NEG</sub>     | <b>–</b> 9           | _    | V <sub>SS</sub> -2 | ٧                            | May be connected to V <sub>SS</sub> if OUTG is not used. |  |  |  |
| V <sub>DD</sub> Quiescent Current                                                                                                              |                     | $I_{DDQ}$            | _                    | 1.5  | _                  | mA                           |                                                          |  |  |  |
| V <sub>H</sub> Quiescent Current                                                                                                               |                     | I <sub>HQ</sub>      | _                    |      | 10                 | μΑ                           | No input transitions, OE = 1                             |  |  |  |
| V <sub>NEG</sub> Quiescent Current                                                                                                             |                     | I <sub>NEGQ</sub>    | _                    | 150  | _                  | μΑ                           |                                                          |  |  |  |
| V <sub>DD</sub> Average Current                                                                                                                |                     | I <sub>DD</sub>      | _                    | 7    | _                  | mA                           | 0                                                        |  |  |  |
| V <sub>H</sub> Average Current                                                                                                                 |                     | I <sub>H</sub>       | _                    | 22   | _                  | mA                           | One channel on at 5 MHz, no load                         |  |  |  |
| V <sub>NEG</sub> Average Current                                                                                                               |                     | I <sub>NEG</sub>     |                      | 1.5  |                    | mA                           | 110 1044                                                 |  |  |  |
| Input Logic Voltage High                                                                                                                       |                     | $V_{IH}$             | V <sub>OE</sub> -0.3 |      | 5                  | V                            |                                                          |  |  |  |
| Input logic Voltage Low                                                                                                                        |                     | $V_{IL}$             | 0                    | ı    | 0.3                | V                            | For logic inputs INA, INB, INC                           |  |  |  |
| Input Logic Current High                                                                                                                       |                     | I <sub>IH</sub>      |                      |      | 1                  | μΑ                           | and IND                                                  |  |  |  |
| Input Logic Current Low                                                                                                                        |                     | $I_{IL}$             | _                    | -    | 1                  | μΑ                           |                                                          |  |  |  |
| OE Input Logic Voltage H                                                                                                                       | igh                 | $V_{IH}$             | 1.7                  | ı    | 5                  | V                            |                                                          |  |  |  |
| OE Input Logic Voltage Lo                                                                                                                      | ow                  | $V_{IL}$             | 0                    | l    | 0.3                | V                            | For logic input OE                                       |  |  |  |
| OE Input Resistance                                                                                                                            |                     | $R_{IN}$             | 10                   | 20   | 30                 | kΩ                           |                                                          |  |  |  |
| Logic Input Capacitance                                                                                                                        |                     | C <sub>IN</sub>      |                      | 5    | 10                 | pF                           |                                                          |  |  |  |
| Output Cipk Desistance                                                                                                                         | OUTA-D              |                      |                      |      | 12.5               | Ω                            | I <sub>SINK</sub> = 50 mA                                |  |  |  |
| Output Sink Resistance                                                                                                                         | OUTG                | R <sub>SINK</sub>    | _                    | _    | 200                | Ω                            | I <sub>SINK</sub> = 5 mA                                 |  |  |  |
| Output Source                                                                                                                                  | OUTA-D              | D                    | _                    | _    | 12.5               | Ω                            | I <sub>SOURCE</sub> = 50 mA                              |  |  |  |
| Resistance                                                                                                                                     | OUTG                | R <sub>SOURCE</sub>  | _                    | _    | 200                | Ω                            | I <sub>SOURCE</sub> = 5 mA                               |  |  |  |

# DC ELECTRICAL CHARACTERISTICS (CONTINUED)

| <b>Electrical Specifications:</b> $V_H = V_{DD} = 12V$ , $V_L = V_{SS} = GND = 0V$ , $V_{NEG} = -6V$ , $V_{OE} = 3.3V$ and $T_A = 25$ °C |                     |   |   |   |   |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---|---|---|---|--|--|--|--|
| Parameter Sym. Min. Typ. Max. Unit Conditions                                                                                            |                     |   |   |   |   |  |  |  |  |
| Peak Output Sink Current                                                                                                                 | I <sub>SINK</sub>   | _ | 2 | _ | Α |  |  |  |  |
| Peak Output Source Current                                                                                                               | I <sub>SOURCE</sub> | _ | 2 | _ | Α |  |  |  |  |

### **AC ELECTRICAL CHARACTERISTICS**

| Electrical Specifications: $V_H = V_{DD} = 12V$ , $V_L = V_{SS} = GND = 0V$ , $V_{NEG} = -6V$ , $V_{OE} = 3.3V$ and $T_A = 25$ °C |                                        |      |      |      |      |                                                                                                      |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|------|------|------|------------------------------------------------------------------------------------------------------|--|--|
| Parameter                                                                                                                         | Sym.                                   | Min. | Тур. | Max. | Unit | Conditions                                                                                           |  |  |
| Input or OE Rise and Fall Time                                                                                                    | t <sub>irf</sub>                       | _    | _    | 10   | ns   | Logic input edge speed requirement                                                                   |  |  |
| Propagation Delay INC to OUTG                                                                                                     | t <sub>PCG</sub>                       | _    | 40   | _    | ns   | 10 MΩ load to GND                                                                                    |  |  |
| Propagation Delay when<br>Output is from Low to High<br>for OUTA-D                                                                | t <sub>PLH</sub>                       | _    | 7    | _    | ns   |                                                                                                      |  |  |
| Propagation Delay when<br>Output is from High to Low<br>for OUTA-D                                                                | t <sub>PHL</sub>                       | _    | 7    | _    | ns   | C <sub>LOAD</sub> = 1000 pF, input signal<br>rise/fall time of 2 ns<br>(See <b>Timing Diagram</b> .) |  |  |
| Output Rise Time                                                                                                                  | t <sub>r</sub>                         | _    | 6    | _    | ns   |                                                                                                      |  |  |
| Output Fall Time                                                                                                                  | t <sub>f</sub>                         | _    | 6    | _    | ns   |                                                                                                      |  |  |
| Rise and Fall Time Matching                                                                                                       | l t <sub>r</sub> –t <sub>f</sub> l     | _    | 1    | _    | ns   |                                                                                                      |  |  |
| Propagation Low-to-high and High-to-low Matching                                                                                  | l t <sub>PLH</sub> -t <sub>PHL</sub> l | _    | 1    | _    | ns   | For each channel                                                                                     |  |  |
| Propagation Delay Matching                                                                                                        | Δt <sub>dm</sub>                       | _    | ±2   | _    | ns   | Device-to-device delay match                                                                         |  |  |
| Output Enable Time                                                                                                                | t <sub>POE</sub>                       |      | 9    | _    | ns   |                                                                                                      |  |  |

### **TEMPERATURE SPECIFICATIONS**

| Parameter                     | Sym.           | Min. | Тур. | Max. | Unit | Conditions |
|-------------------------------|----------------|------|------|------|------|------------|
| TEMPERATURE RANGE             |                |      |      |      |      |            |
| Maximum Junction Temperature  | T <sub>J</sub> | _    | _    | +125 | °C   |            |
| Operating Ambient Temperature | T <sub>A</sub> | -20  | _    | +85  | °C   |            |
| Storage Temperature           | T <sub>S</sub> | -65  | _    | +150 | °C   |            |
| PACKAGE THERMAL RESISTANCE    |                |      |      |      |      |            |
| 16-lead QFN                   | $\theta_{JA}$  | _    | 25   | _    | °C/W | Note 1     |

**Note 1:** 1 oz. 4-layer 3" x 4" PCB

# **Timing Diagram**



TABLE 1-1: TRUTH FUNCTION TABLE

|        | Logic Inputs |     | Outputs        |                  |                |  |  |
|--------|--------------|-----|----------------|------------------|----------------|--|--|
| OE     | INA          | INB | OL             | OUTB             |                |  |  |
| Н      | L            | L   | V              | V <sub>H</sub>   |                |  |  |
| Н      | L            | Н   | V              | $V_{H}$          |                |  |  |
| Н      | Н            | L   | \              | $V_L$ $V_H$      |                |  |  |
| Н      | Н            | Н   | \              | $V_{L}$          |                |  |  |
| L      | Х            | Х   | V              | /н               | $V_L$          |  |  |
| OE (1) | INC          | IND | OUTC           | OUTG             | OUTD (2)       |  |  |
| _      | L            | L   | V <sub>H</sub> | V <sub>SS</sub>  | $V_{L}$        |  |  |
| _      | L            | Н   | V <sub>H</sub> | V <sub>SS</sub>  | $V_{H}$        |  |  |
| _      | Н            | L   | V <sub>L</sub> | V <sub>NEG</sub> | V <sub>L</sub> |  |  |
| _      | Н            | Н   | V <sub>L</sub> | V <sub>NEG</sub> | V <sub>H</sub> |  |  |

Note 1: No control to OUTG, OUTC or OUTD

2: OUTD is non-inverting output.

### 2.0 PIN DESCRIPTION

The details on the pins of MD1813 are listed on Table 2-1. See **Package Type** for the location of pins.

TABLE 2-1: PIN FUNCTION TABLE

| Pin Number | Pin Name | Description                                                               |
|------------|----------|---------------------------------------------------------------------------|
| 1          | INB      | Logic input. Controls OUTB when OE is high.                               |
| 2          | VL       | Supply voltage for N-channel output stage                                 |
| 3          | GND      | Device ground                                                             |
| 4          | VNEG     | Supply voltage for the auxiliary gate drive. (Note 1)                     |
| 5          | INC      | Logic input. Controls OUTC. Not controlled by OE.                         |
| 6          | IND      | Logic input. Controls OUTD. Not controlled by OE.                         |
| 7          | VSS      | Supply voltage for low-side analog, level shifter and gate drive circuit  |
| 8          | OUTD     | Output driver                                                             |
| 9          | OUTC     | Output driver                                                             |
| 10         | OUTG     | Not controlled by OE                                                      |
| 11         | VH       | Supply voltage for P-channel output stage                                 |
| 12         | OUTB     | Output driver                                                             |
| 13         | OUTA     | Output driver                                                             |
| 14         | VDD      | Supply voltage for high-side analog, level shifter and gate drive circuit |
| 15         | INA      | Logic input. Controls OUTA when OE is high.                               |
| 16         | OE       | Output enable logic input (See Figure 3-1.)                               |

Note 1: Thermal pad and pin 4, VNEG must be connected externally.

#### 3.0 APPLICATION INFORMATION

For proper operation of the MD1813, low-inductance bypass capacitors should be used in the various supply pins. The GND pin should be connected to the logic ground. The INA, INB, INC, IND and OE pins should be connected to a logic source with a swing of GND to  $V_{CC}$ , where  $V_{CC}$  is 1.8V to 5V. Good trace practices should be followed corresponding to the desired operating speed. The internal circuitry of the MD1813 is capable of operating up to 100 MHz, with the primary speed limitation being the loading effects of the load capacitance. Because of this speed and the high transient currents due to the capacitive loads, the bypass capacitors should be as close to the chip pins as possible. Unless the load specifically requires bipolar drive, the  $V_{SS}$  and  $V_L$  pins should have low-inductance feed-through connections directly to a ground plane. If these voltages are not zero, they need bypass capacitors in a manner similar to the positive power supplies. The power connections V<sub>DD</sub> should have a ceramic bypass capacitor to the ground plane with short leads and decoupling components to prevent resonance in the power leads.

Output drivers, OUTA and OUTC drive the gate of an external P-channel MOSFET, while output drivers OUTB and OUTD drive the gate of an external N-channel MOSFET, and they all swing from  $V_H$  to  $V_L$ . The auxiliary output drive, OUTG, swings from  $V_{SS}$  to  $V_{NEG}$ , and drives the external P-channel MOSFET as negative bias via a 2  $k\Omega$  series resistor.

The voltages of V<sub>H</sub> and V<sub>L</sub> decide the output signal levels. These two pins can draw fast transient currents of up to 2A, so they should be provided with an appropriate bypass capacitor located next to the chip pins. A ceramic capacitor of up to 1 µF may be appropriate, with a series ferrite bead to prevent resonance in the power supply lead going to the capacitor. Pay particular attention to minimizing trace lengths, current loop area, and using sufficient trace to reduce inductance. Surface-mount components are highly recommended. Since the output impedance of this driver is very low, in some cases it may be desirable to add a small series resistor in series with the output signal to obtain better waveform transitions at the load terminals. This will reduce the output voltage slew rate at the terminals of a capacitive load.

The OE pin sets the threshold level of logic for inputs  $(V_{OE} + V_{GND})/2$ . When OE is low, OUTA is at  $V_H$ . OUTB is at  $V_L$ , regardless of the inputs INA and INB. This pin will not control OUTC, OUTD or OUTG.

Ensure that parasitic couplings are minimized from the output to the input signal terminals. The parasitic feedback may cause oscillations or spurious waveform shapes on the edges of signal transitions. Since the input operates with signals down to 1.8V, even small coupled voltages may cause problems. The use of a

solid ground plane and good power and signal layout practices will prevent this problem. Make sure that a circulating ground return current from a capacitive load will not react with common inductance to cause noise voltages in the input logic circuitry. Best timing performance is obtained for OUTC when the voltage of  $V_{SS} - V_{NEG} = V_H - V_L$ . When input logic is high, output will swing to  $V_H$ , and when input logic is low, output will swing to  $V_H$ . All inputs must be kept low until the device is powered up.



FIGURE 3-1:  $V_{TH}/V_{OE}$  Curve.

#### 4.0 PACKAGING INFORMATION

## 4.1 Package Marking Information

16-lead QFN

Example

XXXXXX XXXXXX @YYWW NNN

MD 1813K6 @1714 895

**Legend:** XX...X Product Code or Customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

e3 Pb-free JEDEC® designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator (e3)

can be found on the outer packaging for this package.

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for product code or customer-specific information. Package may or not include

the corporate logo.

# 16-Lead QFN Package Outline (K6)

4.00x4.00mm body, 1.00mm height (max), 0.65mm pitch



Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging.

#### Notes

- A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
- 2. Depending on the method of manufacturing, a maximum of 0.15mm pullback (L1) may be present.
- The inner tip of the lead may be either rounded or square.

| Symb              | ol  | Α    | A1   | А3          | b    | D     | D2   | E     | E2   | е           | L                 | L1   | θ          |
|-------------------|-----|------|------|-------------|------|-------|------|-------|------|-------------|-------------------|------|------------|
|                   | MIN | 0.80 | 0.00 |             | 0.25 | 3.85* | 2.50 | 3.85* | 2.50 |             | 0.30 <sup>†</sup> | 0.00 | <b>0</b> o |
| Dimension<br>(mm) | NOM | 0.90 | 0.02 | 0.20<br>REF | 0.30 | 4.00  | 2.65 | 4.00  | 2.65 | 0.65<br>BSC | 0.40 <sup>†</sup> | -    | -          |
| ()                | MAX | 1.00 | 0.05 |             | 0.35 | 4.15* | 2.80 | 4.15* | 2.80 | 230         | 0.50 <sup>†</sup> | 0.15 | 14º        |

JEDEC Registration MO-220, Variation VGGC-2, Issue K, June 2006.

Drawings not to scale.

<sup>\*</sup> This dimension is not specified in the JEDEC drawing.

<sup>†</sup> This dimension differs from the JEDEC drawing.

### APPENDIX A: REVISION HISTORY

### Revision A (May 2017)

- Converted Supertex Doc# DSFP-MD1813 to Microchip DS20005747A
- Changed the package marking format
- Changed the quantity of the 16-lead QFN K6 package from 3000/Reel to 3300/Reel
- Made minor text changes throughout the document

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART NO.       | XX             |   | - <u>X</u> - <u>X</u>                 | Example:       |                                                             |
|----------------|----------------|---|---------------------------------------|----------------|-------------------------------------------------------------|
| Device         | Packa<br>Optio |   | Environmental Media Type              | a) MD1813K6-G: | High-Speed Quad-MOSFET<br>Driver, 16-lead QFN,<br>3300/Reel |
| Device:        | MD1813         | = | High-Speed Quad-MOSFET Driver         |                |                                                             |
| Package:       | K6             | = | 16-lead QFN                           |                |                                                             |
| Environmental: | G              | = | Lead (Pb)-free/RoHS-compliant Package |                |                                                             |
| Media Type:    | (blank)        | = | 3300/Reel for a K6 Package            |                |                                                             |
|                |                |   |                                       |                |                                                             |
|                |                |   |                                       |                |                                                             |
|                |                |   |                                       |                |                                                             |
|                |                |   |                                       |                |                                                             |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-1702-6



# Worldwide Sales and Service

#### **AMERICAS**

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7277 **Technical Support:** 

http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX

Tel: 281-894-5983 Indianapolis

Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York NY

Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270

Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

**Asia Pacific Office** Suites 3707-14, 37th Floor

Tower 6, The Gateway Harbour City, Kowloon

Hong Kong Tel: 852-2943-5100

Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing Tel: 86-10-8569-7000

Fax: 86-10-8528-2104

China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

China - Qingdao Tel: 86-532-8502-7355

Fax: 86-532-8502-7205 China - Shanghai

Tel: 86-21-3326-8000 Fax: 86-21-3326-8021

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

China - Xiamen Tel: 86-592-2388138

Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040

Fax: 86-756-3210049 India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

France - Saint Cloud Tel: 33-1-30-60-70-00

Germany - Garching Tel: 49-8931-9700 Germany - Haan Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

UK - Wokingham Tel: 44-118-921-5800 Fax: 44-118-921-5820