

Data sheet acquired from Harris Semiconductor

January 1997

# NOT RECOMMENDED FOR NEW DESIGNS Use CMOS Technology

# Features

- Buffered Inputs
- Typical Propagation Delay: 6.8ns at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ ,  $C_L = 50pF$
- CD75FCT651
  - Inverting
- CD74FCT652
  - Noninverting
- · Family Features
  - SCR Latchup Resistant BiCMOS Process and Circuit Design
  - Speed of Bipolar FAST™/AS/S
  - 64mA Output Sink Current
  - Output Voltage Swing Limited to 3.7V at V<sub>CC</sub> = 5V
  - Controlled Output Edge Rates
  - Input/Output Isolation to V<sub>CC</sub>
  - BiCMOS Technology with Low Quiescent Power

# Ordering Information

| PART NUMBER  | TEMP.<br>RANGE ( <sup>O</sup> C) | PACKAGE    | PKG.<br>NO. |
|--------------|----------------------------------|------------|-------------|
| CD74FCT651EN | 0 to 70                          | 24 Ld PDIP | E24.3       |
| CD74FCT652EN | 0 to 70                          | 24 Ld PDIP | E24.3       |
| CD74FCT651M  | 0 to 70                          | 24 Ld SOIC | M24.3       |
| CD74FCT652M  | 0 to 70                          | 24 Ld SOIC | M24.3       |

NOTE: When ordering the suffix M packages, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel.

# CD74FCT651, CD74FCT652

BiCMOS FCT Interface Logic, Octal Bus Transceivers/Registers, Three-State

# Description

The CD74FCT651 and CD74FCT652 three-state, octal bus transceivers/registers use a small geometry BiCMOS technology. The output stage is a combination of bipolar and CMOS transistors that limits the output HIGH level to two diode drops below  $V_{CC}.$  This resultant lowering of output swing (0V to 3.7V) reduces power bus ringing (a source of EMI) and minimizes  $V_{CC}$  bounce and ground bounce and their effects during simultaneous output switching. The output configuration also enhances switching speed and is capable of sinking 64 milliamperes.

These devices consist of bus transceiver circuits, D-Type flipflops, and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers. Output Enables OEAB and OEBA are provided to control the transceiver functions. SAB and SBA control pins are provided to select whether real-time or stored data is transferred. The circuitry used for select control will eliminate the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. A LOW input level selects real-time data and a HIGH selects stored data. The following examples demonstrate the four fundamental bus management functions that can be performed with the octal bus transceivers and registers.

Data on the A or B data bus, or both, can be stored in the internal D flip-flops by low to high transitions at the appropriate clock pins (CAB or CBA) regardless of the select or enable control pins. When SAB and SBA are in the real-time transfer mode, it is also possible to store data without using the internal D-Type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration, each output reinforces its input. Thus, when all other data sources to the two sets of bus lines are at high impedance, each set of bus lines will remain at its last state.

## **Pinouts**



# Functional Diagram



#### **TRUTH TABLE**

|        |        | INP         | UTS         |            |            | DATA I/O OPERATION OR FUNCTION |                           |                                                                            |                                                     |  |
|--------|--------|-------------|-------------|------------|------------|--------------------------------|---------------------------|----------------------------------------------------------------------------|-----------------------------------------------------|--|
| OEAB   | OEBA   | CAB         | СВА         | SAB        | SBA        | A0 THRU A7                     | B0 THRU B7                | CD74FCT651                                                                 | CD74FCT652                                          |  |
| L<br>L | H<br>H | H or L<br>↑ | H or L<br>↑ | X<br>X     | X<br>X     | Input<br>Input                 | Input<br>Input            | Isolation (Note 1)<br>Store A and B Data                                   | Isolation (Note 1)<br>Store A and B Data            |  |
| X<br>H | H      | $\uparrow$  | H or L<br>↑ | X<br>X (3) | X          | Input<br>Input                 | Unspecified (2)<br>Output | Store A, Hold B<br>Store A in both registers                               | Store A, Hold B<br>Store A in both registers        |  |
| L<br>L | X      | H or L<br>↑ | $\uparrow$  | X          | X<br>X (3) | Unspecified (2)<br>Output      | Input<br>Input            | Hold A, Store B<br>Store B in both registers                               | Hold A, Store B<br>Store B in both registers        |  |
| L      | Г Г    | X           | X<br>H or L | X          | Η          | Output<br>Output               | Input<br>Input            | Real-Time $\overline{B}$ Data to A Bus Stored $\overline{B}$ Data to A Bus | Real-Time B Data to A Bus<br>Stored B Data to A Bus |  |
| H      | H      | X<br>H or L | X<br>X      | L          | X<br>X     | Input<br>Input                 | Output<br>Output          | Real-Time $\overline{A}$ Data to B Bus Stored $\overline{A}$ Data to B Bus | Real-Time A Data to B Bus<br>Stored A Data to B Bus |  |
| Н      | L      | H or L      | H or L      | Н          | Н          | Output                         | Output                    | Stored $\overline{A}$ Data to B Bus<br>Stored $\overline{B}$ Data to A Bus | Stored A Data to B Bus<br>Stored B Data to A Bus    |  |

### NOTES:

- 1. To prevent excess currents in the High-Z (isolation) modes, all I/O terminals should be terminated with  $10k\Omega$  to  $1M\Omega$  resistors.
- 2. The data output functions may be enabled or disabled by various signals at the OEAB or OEBA inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every low-to-high transition on the clock inputs.
- 3. Select control = L; clocks can occur simultaneously. Select control = H; clocks must be staggered in order to load both registers.

# CD74FCT651, CD74FCT652 IEC Logic Symbol CD74FCT651 CD74FCT652 3EN1 3EN2 G6 G7 >C4 >C5 3EN1 3EN2 G6 G7 >C4 >C5 21 3 22 2 23 1

# CD74FCT651, CD74FCT652

## **Absolute Maximum Ratings**

| DC Supply Voltage (V <sub>CC</sub> )                   | -0.5V to 6V |
|--------------------------------------------------------|-------------|
| DC Input Diode Current, $I_{IK}$ (For $V_I < -0.5V$ )  | 20mA        |
| DC Output Diode Current, $I_{OK}$ (for $V_O < -0.5V$ ) | 50mA        |
| DC Output Sink Current per Output Pin, IO              | 70mA        |
| DC Output Source Current per Output Pin, IO            | 30mA        |
| DC V <sub>CC</sub> Current (I <sub>CC</sub> )          | 140mA       |
| DC Ground Current (I <sub>GND</sub> )                  | 528mA       |

#### Thermal Information

| Thermal Resistance (Typical, Note 4)     | $\theta_{JA}$ (°C/W)                   |
|------------------------------------------|----------------------------------------|
| PDIP Package                             | 75                                     |
| SOIC Package                             | 75                                     |
| Maximum Junction Temperature             | 150°C                                  |
| Maximum Storage Temperature Range65      | 5 <sup>0</sup> C to 150 <sup>0</sup> C |
| Maximum Lead Temperature (Soldering 10s) | 300°C                                  |
| (SOIC-Lead Tips Only)                    |                                        |

# **Operating Conditions**

| Operating Temperature Range (T <sub>A</sub> ) | 0°C to 70°C                        |
|-----------------------------------------------|------------------------------------|
| Supply Voltage Range, VCC                     | 4.75V to 5.25V                     |
| DC Input Voltage, V <sub>1</sub>              | 0 to $V_{\mbox{\footnotesize CC}}$ |
| DC Output Voltage, VO                         | $\dots \dots 0$ to $\leq V_{CC}$   |
| Input Rise and Fall Slew Rate, dt/dv          | 0 to 10ns/V                        |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE

4.  $\theta_{JA}$  is measured with the component mounted on an evaluation PC board in free air.

# **Electrical Specifications** Commercial Temperature Range $0^{\circ}$ C to $70^{\circ}$ C, $V_{CC}$ Max = 5.25V, $V_{CC}$ Min = 4.75V

|                                                                                      |                  |                                    |                     |                     | AME | (T <sub>A</sub> ) |             |      |       |
|--------------------------------------------------------------------------------------|------------------|------------------------------------|---------------------|---------------------|-----|-------------------|-------------|------|-------|
|                                                                                      |                  | TEST CO                            | TEST CONDITIONS     |                     | 25  | o <sub>C</sub>    | 0°C TO 70°C |      | 1     |
| PARAMETER                                                                            | SYMBOL           | V <sub>I</sub> (V)                 | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | MAX               | MIN         | MAX  | UNITS |
| High Level Input Voltage                                                             | V <sub>IH</sub>  |                                    |                     | 4.75 to<br>5.25     | 2   | -                 | 2           | -    | V     |
| Low Level Input Voltage                                                              | V <sub>IL</sub>  |                                    |                     | 4.75 to<br>5.25     | -   | 0.8               | -           | 0.8  | V     |
| High Level Output Voltage                                                            | V <sub>OH</sub>  | V <sub>IH</sub> or V <sub>IL</sub> | -15                 | Min                 | 2.4 | -                 | 2.4         | -    | V     |
| Low Level Output Voltage                                                             | V <sub>OL</sub>  | V <sub>IH</sub> or V <sub>IL</sub> | 64                  | Min                 | -   | 0.55              | -           | 0.55 | V     |
| High Level Input Current                                                             | l <sub>IH</sub>  | V <sub>CC</sub>                    |                     | Max                 | -   | 0.1               | -           | 1    | μΑ    |
| Low Level Input Current                                                              | I <sub>IL</sub>  | GND                                |                     | Max                 | -   | -0.1              | -           | -1   | μΑ    |
| Three-State Leakage Current                                                          | lozh             | V <sub>CC</sub>                    |                     | Max                 | -   | 0.5               | -           | 10   | μΑ    |
|                                                                                      | I <sub>OZL</sub> | GND                                |                     | Max                 | -   | -0.5              | -           | -10  | μΑ    |
| Input Clamp Voltage                                                                  | V <sub>IK</sub>  | V <sub>CC</sub> or<br>GND          | -18                 | Min                 | -   | -1.2              | -           | -1.2 | V     |
| Short Circuit Output Current (Note 5)                                                | los              | $V_{O} = 0$ $V_{CC}$ or $GND$      |                     | Max                 | -60 | -                 | -60         | -    | mA    |
| Quiescent Supply Current,<br>MSI                                                     | Icc              | V <sub>CC</sub> or<br>GND          | 0                   | Max                 | -   | 8                 | -           | 80   | μА    |
| Additional Quiescent Supply<br>Current per Input Pin<br>TTL Inputs High, 1 Unit Load | Δl <sub>CC</sub> | 3.4V<br>(Note 6)                   |                     | Max                 | -   | 1.6               | -           | 1.6  | mA    |

#### NOTES:

- 5. Not more than one output should be shorted at one time. Test duration should not exceed 100ms.
- 6. Inputs that are not measured are at  $V_{\mbox{CC}}$  or GND.
- 7. FCT Input Loading: All inputs are 1 unit load. Unit load is  $\Delta I_{CC}$  limit specified in Electrical Specifications table, e.g., 1.6mA Max. at  $70^{\circ}C$ .

# CD74FCT651, CD74FCT652

# Switching Specifications Over Operating Range FCT Series $t_r$ , $t_f$ = 2.5ns, $C_L$ = 50pF, $R_L$ (Figure 4)

|                                                                                             |                           |                                     |                                  | 25°C                           | 0°C T | 70°C |       |
|---------------------------------------------------------------------------------------------|---------------------------|-------------------------------------|----------------------------------|--------------------------------|-------|------|-------|
| PARAMETER                                                                                   |                           | SYMBOL                              | V <sub>CC</sub> (V)              | TYP                            | MIN   | MAX  | UNITS |
| Propagation Delays                                                                          |                           |                                     |                                  |                                |       |      |       |
| Stored $\overline{An} \to Bn$                                                               | CD74FCT651                | t <sub>PLH</sub> , t <sub>PHL</sub> | 5                                | 6.8                            | 2     | 9    | ns    |
| Stored An $\rightarrow$ Bn                                                                  | CD74FCT652                | t <sub>PLH</sub> , t <sub>PHL</sub> | 5                                | 6.8                            | 2     | 9    | ns    |
| Stored $\overline{Bn} \to An$                                                               | CD74FCT651                | t <sub>PLH</sub> , t <sub>PHL</sub> | 5                                | 6.8                            | 2     | 9    | ns    |
| Stored Bn $\rightarrow$ An                                                                  | CD74FCT652                | t <sub>PLH</sub> , t <sub>PHL</sub> | 5                                | 6.8                            | 2     | 9    | ns    |
| $\overline{An} \to Bn$                                                                      | CD74FCT651                | t <sub>PLH</sub> , t <sub>PHL</sub> | 5                                | 6.8                            | 2     | 9    | ns    |
| $An \rightarrow Bn$                                                                         | CD74FCT652                | t <sub>PLH</sub> , t <sub>PHL</sub> | 5                                | 6.8                            | 2     | 9    | ns    |
| $\overline{Bn} \to An$                                                                      | CD74FCT651                | t <sub>PLH</sub> , t <sub>PHL</sub> | 5                                | 6.8                            | 2     | 9    | ns    |
| $Bn \rightarrow An$                                                                         | CD74FCT652                | t <sub>PLH</sub> , t <sub>PHL</sub> | 5                                | 6.8                            | 2     | 9    | ns    |
| Select to Data                                                                              | CD74FCT651,<br>CD74FCT652 | t <sub>PLH</sub> , t <sub>PHL</sub> | 5                                | 8.3                            | 2     | 11   | ns    |
| Three-State Enabling Time,<br>Bus to Output or Register to Output                           | CD74FCT651,<br>CD74FCT652 | t <sub>PZL</sub> , t <sub>PZH</sub> | 5                                | 7.5                            | 2     | 10   | ns    |
| Three-State Disabling Time,<br>Bus to Output or Register to Output                          | CD74FCT651,<br>CD74FCT652 | t <sub>PLZ</sub> , t <sub>PHZ</sub> | 5                                | 7.5                            | 2     | 10   | ns    |
| Power Dissipation Capacitance                                                               |                           | C <sub>PD</sub><br>(Note 8)         | -                                |                                | •     |      | pF    |
| Minimum (Valley) V <sub>OHV</sub> During Switching Other Outputs (Output Under Test Not Sw  | V <sub>OHV</sub>          | 5                                   | 0.5 Typical at 25 <sup>0</sup> C |                                |       | V    |       |
| Maximum (Peak) V <sub>OLP</sub> During Switching<br>Other Outputs (Output Under Test Not Sw |                           | V <sub>OLP</sub>                    | 5                                | 1 Typical at 25 <sup>o</sup> C |       |      | V     |
| Input Capacitance                                                                           |                           | C <sub>I</sub>                      | -                                | -                              | -     | 10   | pF    |
| Input/Output Capacitance                                                                    |                           | C <sub>I/O</sub>                    | -                                | -                              | -     | 15   | pF    |

#### NOTE:

f<sub>O</sub> = output frequency

f<sub>I</sub> = input frequency

# **Prerequisite for Switching**

|                          |                  |                     | 25°C | 0°C TO 70°C |     |       |
|--------------------------|------------------|---------------------|------|-------------|-----|-------|
| PARAMETER                | SYMBOL           | V <sub>CC</sub> (V) | TYP  | MIN         | MAX | UNITS |
| Maximum Frequency        | f <sub>MAX</sub> | 5<br>(Note 9)       | -    | 85          | -   | MHz   |
| Data to Clock Setup Time | tsu              | 5                   | -    | 4           | -   | ns    |
| Data to Clock Hold Time  | t <sub>H</sub>   | 5                   | -    | 2           | -   | ns    |
| Clock Pulse Width        | t <sub>W</sub>   | 5                   | -    | 6           | -   | ns    |

#### NOTE:

9. 5V: Minimum is at 4.75V for 0°C to 70°C, Typical is at 5V.

<sup>8.</sup> C<sub>PD</sub>, measured per flip-flop, is used to determine the dynamic power consumption.

P<sub>D</sub> (per package) = V<sub>CC</sub> I<sub>CC</sub> + Σ(V<sub>CC</sub><sup>2</sup> f<sub>I</sub> C<sub>PD</sub> + V<sub>O</sub><sup>2</sup> f<sub>O</sub> C<sub>L</sub> + V<sub>CC</sub> ΔI<sub>CC</sub> D) where:

V<sub>CC</sub> = supply voltage

ΔI<sub>CC</sub> = flow through current x unit load

C<sub>L</sub> = output load capacitance

D = duty cycle of input high

# Test Circuits and Waveforms



#### NOTE:

10. Pulse Generator for All Pulses: Rate  $\leq$  1.0MHz;  $Z_{\mbox{OUT}} \leq$  50 $\Omega;$   $t_{\mbox{\scriptsize f}},$   $t_{\mbox{\scriptsize f}} \leq$  2.5ns.

FIGURE 1. TEST CIRCUIT



FIGURE 2. SETUP, HOLD, AND RELEASE TIMING



FIGURE 4. ENABLE AND DISABLE TIMING

#### **SWITCH POSITION**

| TEST                                                                      | SWITCH |
|---------------------------------------------------------------------------|--------|
| t <sub>PLZ</sub> , t <sub>PZL</sub> , Open Drain                          | Closed |
| t <sub>PHZ</sub> , t <sub>PZH</sub> , t <sub>PLH</sub> , t <sub>PHL</sub> | Open   |

#### **DEFINITIONS:**

C<sub>L</sub> = Load capacitance, includes jig and probe capacitance.

 $R_T$  = Termination resistance, should be equal to  $Z_{OUT}$  of the Pulse Generator.

 $V_{IN} = 0V$  to 3V.

Input:  $t_r = t_f = 2.5$ ns (10% to 90%), unless otherwise specified



FIGURE 3. PULSE WIDTH



FIGURE 5. PROPAGATION DELAY

# Test Circuits and Waveforms (Continued)



#### NOTES:

- 11.  $V_{OLP}$  is measured with respect to a ground reference near the output under test.  $V_{OHV}$  is measured with respect to  $V_{OH}$ .
- 12. Input pulses have the following characteristics:  $P_{RR} \le 1 MHz$ ,  $t_f = 2.5 ns$ ,  $t_f = 2.5 ns$ , skew 1ns.
- 13. R.F. fixture with 700MHz design rules required. IC should be soldered into test board and bypassed with 0.1μF capacitor. Scope and probes require 700MHz bandwidth.

#### FIGURE 6. SIMULTANEOUS SWITCHING TRANSIENT WAVEFORMS





11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|----------|--------------|---------|------|---------|----------|------------------|---------------|--------------|-------------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)      |                  | (3)           |              | (4)               |         |
| CD74FCT651EN     | OBSOLETE | PDIP         | NT      | 24   |         | TBD      | Call TI          | Call TI       | 0 to 70      |                   |         |
| CD74FCT651M      | OBSOLETE | SOIC         | DW      | 24   |         | TBD      | Call TI          | Call TI       | 0 to 70      |                   |         |
| CD74FCT652EN     | OBSOLETE | PDIP         | NT      | 24   |         | TBD      | Call TI          | Call TI       | 0 to 70      |                   |         |
| CD74FCT652M      | OBSOLETE | SOIC         | DW      | 24   |         | TBD      | Call TI          | Call TI       | 0 to 70      |                   |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# NT (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

The 28 pin end lead shoulder width is a vendor option, either half or full width.



DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity