

## MIC2174/MIC2174C

Synchronous Buck Controller Featuring Adaptive On-Time Control 40V Input, 300kHz

Hyper Speed Control™ Family

## **General Description**

The Micrel MIC2174/MIC2174C is a fixed-frequency, synchronous buck controller featuring adaptive on-time control. The MIC2174/MIC2174C operates over an input supply range of 3V to 40V at a fixed switching frequency of 300kHz and is capable of driving 25A of output current. The output voltage is adjustable down to 0.8V.

A unique Hyper Speed Control<sup>TM</sup> architecture allows for ultra-fast transient response while reducing the output capacitance. It also makes ultra-fast transient response while reducing the output capacitance and also allows for extremely low duty-cycle operation. The MIC2174 / MIC2174C utilizes an adaptive  $T_{\text{ON}}$  ripple controlled architecture. A UVLO is provided to ensure proper operation under power-sag conditions to prevent the external power MOSFET from overheating. A soft-start is provided to reduce inrush current. Foldback current limit and "hiccup" mode short-circuit protection ensure FET and load protection.

The MIC2174/MIC2174C is available in a 10-pin MSOP (MAX1954A-compatible) package with an operating junction temperature range from -40°C to +125°C.

All support documentation can be found on Micrel's web site at: www.micrel.com.

### **Features**

- Hyper Speed Control™ architecture enables:
  - High delta V operation ( $V_{HSD} = 40V$  and  $V_{OUT} = 0.8V$ )
  - Smaller output capacitors than competitors
- 3V to 40V input voltage
- Any Capacitor<sup>TM</sup> stable
  - Zero ESR to high ESR
- 300kHz switching frequency
- Adjustable output from 0.8V to 5.5V (V<sub>HSD</sub> ≤ 28V)
- Adjustable output from 0.8V to 3.6V (V<sub>HSD</sub> > 28V)
- ±1% FB accuracy (MIC2174)
- ±3% FB accuracy (MIC2174C)
- Up to 94% efficiency
- Foldback current limit and "hiccup" mode short-circuit protection
- Thermal shutdown
- Safe start-up into pre-biased loads
- –40°C to +125°C junction temperature range

# **Applications**

- Telecom Networking
- Industrial Equipment
- Distributed DC power systems

# **Typical Application**



Synchronous Buck Controller Featuring Adaptive On-Time Control



Hyper Speed Control and Any Capacitor are trademarks of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

September 2010 M9999-091310-C

# **Ordering Information**

| Part Number   | Voltage | Accuracy | Switching Frequency Junction Temperature Range Package |                | Switching Frequency   '   F |         | Lead Finish |  |
|---------------|---------|----------|--------------------------------------------------------|----------------|-----------------------------|---------|-------------|--|
| MIC2174-1YMM  | Adj.    | ±1%      | 300kHz                                                 | –40° to +125°C | 10-Pin MSOP                 | Pb-Free |             |  |
| MIC2174C-1YMM | Adj.    | ±3%      | 270kHz                                                 | –40° to +125°C | 10-Pin MSOP                 | Pb-Free |             |  |

# **Pin Configuration**



10-Pin MSOP (MM)

# **Pin Description**

| Pin Number | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                              |
|------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | HSD      | High-Side N-MOSFET Drain Connection (input): Power to the drain of the external high-side N-channel MOSFET. The HSD operating voltage range is from 3V to 40V. Input capacitors between HSD and the power ground (PGND) are required.                                                                                                                                     |
| 2          | EN       | Enable (input): A logic level control of the output. The EN pin is CMOS-compatible. Logic high or floating = enable, logic low = shutdown. In the off state, supply current of the device is greatly reduced (typically 0.8mA).                                                                                                                                           |
| 3          | FB       | Feedback (input): Input to the transconductance amplifier of the control loop. The FB pin is regulated to 0.8V. A resistor divider connecting the feedback to the output is used to adjust the desired output voltage.                                                                                                                                                    |
| 4          | GND      | Signal ground. GND is the ground path for the device input voltage V <sub>IN</sub> and the control circuitry. The loop for the signal ground should be separate from the power ground (PGND) loop.                                                                                                                                                                        |
| 5          | IN       | Input Voltage (input): Power to the internal reference and control sections of the MIC2174/MIC2174C. The IN operating voltage range is from 3V to 5.5V. A $2.2\mu F$ ceramic capacitors from IN to GND are recommended for clean operation. $V_{IN}$ must be powered up no earlier than $V_{HSD}$ to make the soft-start function behavior correctly.                     |
| 6          | DL       | Low-Side Drive (output): High-current driver output for external low-side MOSFET. The DL driving voltage swings from ground to IN.                                                                                                                                                                                                                                        |
| 7          | PGND     | Power Ground. PGND is the ground path for the MIC2174/MIC2174C buck converter power stage. The PGND pin connects to the sources of low-side N-Channel MOSFETs, the negative terminals of input capacitors, and the negative terminals of output capacitors. The loop for the power ground should be as small as possible and separate from the Signal ground (GND) loop.  |
| 8          | DH       | High-Side Drive (output): High-current driver output for external high-side MOSFET. The DH driving voltage is floating on the switch node voltage (LX). It swings from ground to V <sub>IN</sub> minus the diode drop. Adding a small resistor between DH pin and the gate of the high-side N-channel MOSFETs can slow down the turn-on and turn-off time of the MOSFETs. |

# **Pin Description (Continued)**

| Pin Number | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                           |
|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0          |          | Switch Node and Current Sense input: High current output driver return. The LX pin connects directly to the switch node. Due to the high speed switching on this pin, the LX pin should be routed away from sensitive nodes.                                                                                                                           |
| 9          | LX       | LX pin also senses the current by monitoring the voltage across the low-side MOSFET during OFF time. In order to sense the current accurately, connect the low-side MOSFET drain to LX using a Kelvin connection.                                                                                                                                      |
| 10         | BST      | Boost (output): Bootstrapped voltage to the high-side N-channel MOSFET driver. A Schottky diode is connected between the IN pin and the BST pin. A boost capacitor of 0.1µF is connected between the BST pin and the LX pin. Adding a small resistor in series with the boost capacitor can slow down the turn-on time of high-side N-Channel MOSFETs. |

# Absolute Maximum Ratings<sup>(1)</sup>

| IN, FB, EN to GND                     | -0.3V to +6V                        |
|---------------------------------------|-------------------------------------|
| BST to LX                             |                                     |
|                                       |                                     |
| BST to GND                            |                                     |
| DH to LX                              | $0.3V \text{ to } (V_{BST} + 0.3V)$ |
| DL, COMP to GND                       | $-0.3V$ to $(V_{IN} + 0.3V)$        |
| HSD to GND                            | –0.3V to 42V                        |
| PGND to GND                           | 0.3V to +0.3V                       |
| Junction Temperature                  | +150°C                              |
| Storage Temperature (T <sub>S</sub> ) | 65°C to +150°C                      |
| Lead Temperature (soldering, 10sec)   | 260°C                               |

# Operating Ratings<sup>(2)</sup>

| Input Voltage (V <sub>IN</sub> )       | 3.0V to 5.5V   |
|----------------------------------------|----------------|
| Supply Voltage (V <sub>HSD</sub> )     | 3.0V to 40V    |
| Junction Temperature (T <sub>J</sub> ) | 40°C to +125°C |
| Junction Thermal Resistance            |                |
| MSOP ( $\theta_{JA}$ )                 |                |
| Continuous Power Dissipation           |                |
| (derate 5.6mW/°C above 70°C            | C)             |
|                                        |                |

# Electrical Characteristics<sup>(4)</sup>

 $V_{BST}-V_{LX}$  = 5V;  $T_A$  = 25°C, unless noted. **Bold** values indicate  $-40^{\circ}C \le T_J \le +125^{\circ}C$ .

| Parameter                                       | Condition                                                                                              | Min. | Тур. | Max. | Units |  |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|------|-------|--|
| General                                         |                                                                                                        |      |      |      |       |  |
| Operating Input Voltage (V <sub>IN</sub> ) (5)  |                                                                                                        | 3.0  |      | 5.5  | V     |  |
| HSD Voltage Range (V <sub>HSD</sub> )           |                                                                                                        | 3.0  |      | 40   | V     |  |
| Quiescent Supply Current                        | (V <sub>FB</sub> = 1.5V, output switching but excluding external MOSFET gate current)                  |      | 1.4  | 3.0  | mA    |  |
| Standby Supply Current                          | $V_{\text{IN}}$ = $V_{\text{BST}}$ = 5.5V, $V_{\text{HSD}}$ = 40V, LX = unconnected, EN = GND $^{(6)}$ |      | 0.8  | 2    | mA    |  |
| Undervoltage Lockout Trip Level                 |                                                                                                        | 2.4  | 2.7  | 3    | V     |  |
| UVLO Hysteresis                                 |                                                                                                        |      | 50   |      | mV    |  |
| DC-DC Controller                                |                                                                                                        |      |      |      |       |  |
| Output Voltage Adjust Bange (V                  | $3.0V \le V_{HSD} \le 28V$                                                                             | 0.8  |      | 5.5  | V     |  |
| Output-Voltage Adjust Range (V <sub>OUT</sub> ) | $28V < V_{HSD} \le 40V$                                                                                | 0.8  |      | 3.6  |       |  |
| Error Amplifier                                 |                                                                                                        |      |      |      |       |  |
| ED Danielskie v Veltana                         | 0°C ≤ T <sub>J</sub> ≤ 85°C (MIC2174)                                                                  | -1   |      | 1    | %     |  |
| FB Regulation Voltage                           | -40°C ≤ T <sub>J</sub> ≤ 125°C (MIC2174)                                                               | -2   |      | 2    |       |  |
|                                                 | T <sub>J</sub> = 25°C (MIC2174C)                                                                       | -3   |      | 3    |       |  |
| FB Input Leakage Current                        |                                                                                                        |      | 5    | 500  | nA    |  |
|                                                 | $V_{FB} = 0.8V \text{ (MIC2174)}$                                                                      | 103  | 130  | 162  |       |  |
| Current-Limit Threshold                         | V <sub>FB</sub> = 0V (MIC2174)                                                                         | 19   | 48   | 77   | mV    |  |
| Current-Limit milesiloid                        | $V_{FB} = 0.8V(MIC2174C)$                                                                              | 95   | 130  | 170  | IIIV  |  |
|                                                 | V <sub>FB</sub> = 0V (MIC2174C)                                                                        | 15   | 48   | 80   |       |  |

#### Notes:

- 1. Exceeding the absolute maximum rating may damage the device.
- 2. The device is not guaranteed to function outside its operating rating.
- 3. Devices are ESD sensitive. Handling precautions recommended. Human body model, 1.5k in series with 100pF.
- 4. Specification for packaged product only.
- 5. The application is fully functional at low IN (supply of the control section) if the external MOSFETs have enough low voltage V<sub>TH</sub>.
- 6. The current will come only from the internal  $100k\Omega$  pull-up resistor sitting on the EN Input and tied to IN.

# Electrical Characteristics<sup>(4)</sup>

 $V_{BST}-V_{LX}$  = 5V;  $T_A$  = 25°C, unless noted. **Bold** values indicate  $-40^{\circ}C \le T_J \le +125^{\circ}C$ .

| Parameter                               | Condition                                                              | Min.                                                  | Тур. | Max.  | Units |  |
|-----------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------|------|-------|-------|--|
| Soft-Start                              |                                                                        | ·                                                     |      |       |       |  |
| Soft-Start Period                       |                                                                        |                                                       | 6    |       | ms    |  |
| Oscillator                              |                                                                        | ·                                                     |      |       |       |  |
| Switching Fraguency                     | MIC2174                                                                | 0.225                                                 | 0.3  | 0.375 | MHz   |  |
| Switching Frequency                     | MIC2174C                                                               | 0.202                                                 | 0.27 | 0.338 | IVIHZ |  |
| Maximum Duty Cycle                      | Measured at DH (7)                                                     |                                                       | 87   |       | %     |  |
| Maximum Duty Cycle                      | MIC2174C                                                               |                                                       | 87   |       | 70    |  |
| Minimum Duty Cycle                      | Measured at DH, V <sub>FB</sub> = 1V                                   |                                                       | 0    |       | %     |  |
| FET Drives                              |                                                                        | ·                                                     |      |       |       |  |
| DH, DL Output Low Voltage               | I <sub>SINK</sub> = 10mA                                               |                                                       |      | 0.1   | V     |  |
| DH, DL Output High Voltage              | I <sub>SOURCE</sub> = 10mA                                             | V <sub>IN</sub> -0.1V<br>or<br>V <sub>BST</sub> -0.1V |      |       | V     |  |
| DH On-Resistance, High State            |                                                                        |                                                       | 2.1  | 3.3   | Ω     |  |
| DH On-Resistance, Low State             |                                                                        |                                                       | 1.8  | 3.3   | Ω     |  |
| DL On-Resistance, High State            |                                                                        |                                                       | 1.8  | 3.3   | Ω     |  |
| DL On-Resistance, Low State             |                                                                        |                                                       | 1.2  | 2.3   | Ω     |  |
| LX Leakage Current                      | $V_{LX} = 40V, V_{IN} = 5.5V, V_{BST} = 45.5V$                         |                                                       |      | 55    | μA    |  |
| HSD Leakage Current                     | V <sub>LX</sub> = 40V, V <sub>IN</sub> = 5.5V,V <sub>BST</sub> = 45.5V |                                                       |      | 21    | μA    |  |
| Thermal Protection                      |                                                                        |                                                       |      |       |       |  |
| Over-Temperature Shutdown               |                                                                        |                                                       | 155  |       | °C    |  |
| Over-Temperature Shutdown<br>Hysteresis |                                                                        |                                                       | 10   |       | °C    |  |
| Shutdown Control                        | <u> </u>                                                               |                                                       |      | •     |       |  |
| EN Logic Level Low                      | 3V < V <sub>IN</sub> <5.5V                                             | 0.4                                                   | 0.8  |       | V     |  |
| EN Logic Level High                     | 3V < V <sub>IN</sub> <5.5V                                             |                                                       | 0.9  | 1.2   | V     |  |
| EN Pull-Up Current                      |                                                                        |                                                       | 50   |       | μΑ    |  |

### Note:

September 2010 5 M9999-091310-C

<sup>7.</sup> The maximum duty cycle is limited by the fixed mandatory off time  $T_{\text{OFF}}$  of typical 363ns.

## **Typical Characteristics**





24V to 1.8V Efficiency



24V to 3.3V Efficiency



Feedback Voltage vs. Load



Feedback Voltage



Feedback Voltage vs. HSD Voltage



Feedback Voltage



**Switching Frequency** 



**Switching Frequency** vs. Input Voltage



**Switching Frequency** 



**Switching Frequency** 



**Current Limit Threshold vs.** Feedback Voltage Percentage



# **Typical Characteristics (Continued)**





## **Functional Characteristics**









# **Functional Characteristics (Continued)**









# **Functional Diagram**



Figure 1. MIC2174/MIC2174C Block Diagram

## **Functional Description**

The MIC2174/MIC2174C is an adaptive on-time synchronous buck controller built for low cost and high performance. It is designed for a wide input voltage range from 3V to 40V and for high output power buck converters. An estimated-ON-time method is applied in MIC2174/MIC2174C to obtain a constant switching frequency and to simplify the control compensation. The over-current protection is implemented without the use of an external sense resistor. It includes an internal soft-start function which reduces the power supply input surge current at start-up by controlling the output voltage rise time.

### **Theory of Operation**

The MIC2174/MIC2174C is an adaptive on-time synchronous buck controller. Further, Figure 1 illustrates the block diagram for the control loop. The output variation will be sensed bγ MIC2174/MIC2174C feedback pin FB via the voltage divider R1 and R2, and compared to a 0.8V reference voltage V<sub>REF</sub> at the error comparator through a low gain transconductance (gm) amplifier, which improves the MIC2174/MIC2174C converter output voltage regulation. If the FB voltage decreases and the output of the gm amplifier is below 0.8V, then the error comparator will trigger the control logic and generate an ON-time period, where in DH pin is logic high and DL pin is logic low. The ON-time period length is predetermined by the "FIXED T<sub>ON</sub> ESTIMATION" circuitry:

$$T_{ON(estimated)} = \frac{V_{OUT}}{V_{HSD} \times 300kHz}$$
 (1)

where  $V_{\text{OUT}}$  is the output voltage,  $V_{\text{HSD}}$  is the power stage input voltage.

After an ON-time period, the MIC2174/MIC2174C goes into the OFF-time period. This is when the DH pin is logic low and DL pin is logic high. The OFF-time period length depends upon the FB voltage in most cases. When the FB voltage decreases and the output of the gm amplifier is below 0.8V, then the ON-time period is triggered and the OFF-time period ends. If the OFF-time period determined by the FB voltage is less than the minimum OFF time  $T_{\rm OFF(min)}$ , which is about 363ns typical, then the MIC2174/MIC2174C control logic will apply the  $T_{\rm OFF(min)}$  instead.  $T_{\rm OFF(min)}$  is required to maintain enough energy in the Boost capacitor ( $C_{\rm BST}$ ) to drive the high-side MOSFET.

The maximum duty cycle is obtained from the 363ns  $T_{\mathsf{OFF}(\mathsf{min})}$ :

Dmax = 
$$\frac{T_{S} - T_{OFF(min)}}{T_{S}} = 1 - \frac{363ns}{T_{S}}$$

where Ts = 1/300kHz = 3.33 $\mu$ s. It is not recommended to use MIC2174/MIC2174C with a OFF-time close to T<sub>OFF(min)</sub> during steady-state operation. Also, as V<sub>OUT</sub> increases, the internal ripple injection will increase and reduce the line regulation performance. Therefore, the maximum output voltage of the MIC2174 should be limited to 5.5V for up to 28V V<sub>HSD</sub> and 3.6V for V<sub>HSD</sub> higher than 28V. If a higher output voltage is required, use the MIC2176 instead. Please refer to "Setting Output Voltage" subsection in "Application Information" for more details.

The power stage input voltage  $V_{HSD}$  is fed into the Fixed  $T_{ON}$  Estimation block through a 6:1 divider and 5V voltage clamper. Therefore, if the  $V_{HSD}$  is higher than 30V, then the Fixed  $T_{ON}$  Estimation block uses 30V to estimate  $T_{ON}$  instead of the real  $V_{HSD}$ . As a result, the switching frequency will be less than 300kHz:

$$f_{SW(VHDS>30V)} = \frac{30V}{V_{HSD}} \times 300kHz$$
 (2)

The estimated ON-time method results in a constant 300kHz switching frequency up to 30V  $V_{HSD}$ . The actual ON-time varies with the different rising and falling times of the external MOSFETs. Therefore, the type of the external MOSFETs, the output load current, and the control circuitry power supply  $V_{IN}$  will modify the actual ON-time and the switching frequency. Also, the minimum  $T_{ON}$  results in a lower switching frequency in high  $V_{HSD}$  and low  $V_{OUT}$  applications, such as 36V to 1.0V. The minimum  $T_{ON}$  measured on the MIC2174/MIC2174C evaluation board with Si7148DP MOSFETs is about 184ns. During the load transient, the switching frequency is changed due to the varying OFF time.

To illustrate the control loop, the steady-state scenario and the load transient scenario are analyzed. For easy analysis, the gain of the gm amplifier is assumed to be 1. With this assumption, the inverting input of the error comparator is the same as the FB voltage. Figure 2 shows the MIC2174/MIC2174C control loop timing during steady-state operation. During steady-state, the gm amplifier senses the FB voltage ripple, which is proportional to the output voltage ripple and the inductor current ripple, to trigger the ON-time period. The ON-time is predetermined by the estimation. The ending of OFF-time is controlled by the FB voltage. At the valley of

the FB voltage ripple, which occurs when  $V_{FB}$  falls below  $V_{REF}$ , the OFF period ends and the next ON-time period is triggered through the control logic circuitry.



Figure 2. MIC2174/MIC2174C Control Loop Timing

Figure 3 shows the load transient operation of the MIC2174/MIC2174C converter. The output voltage drops due to the sudden load increase, which causes the FB voltage to be less than  $V_{REF}$ . This will cause the error comparator to trigger an ON-time period. At the end of the ON-time period, a minimum OFF-time  $T_{OFF(min)}$  is generated to charge  $C_{BST}$  since the FB voltage is still below  $V_{REF}$ . Then, the next ON-time period is triggered due to the low FB voltage. Therefore, the switching frequency changes during the load transient. With the varying duty cycle and switching frequency, the output recovery time is fast and the output voltage deviation is small in MIC2174/MIC2174C converter.



Figure 3. MIC2174/MIC2174C Load-Transient Response

Unlike in current-mode control, the MIC2174/MIC2174C uses the output voltage ripple, which is proportional to the inductor current ripple if the ESR of the output capacitor is large enough, to trigger an ON-time period. The MIC2174/MIC2174C predetermined ON-time control loop has the advantage of constant ON-time mode

control that eliminates the need for the slope compensation.

The MIC2174/MIC2174C has its own stability concern; the FB voltage ripple should be in phase with the inductor current ripple and large enough to be sensed by the gm amplifier and the error comparator. The recommended FB voltage ripple is 20mV~100mV. If a low ESR output capacitor is selected, then the FB voltage ripple may be too small to be sensed by the gm amplifier and the error comparator. Also, the output voltage ripple and the FB voltage ripple are not in phase with the inductor current ripple if the ESR of the output capacitor is very low. Therefore, the ripple injection is required for a low ESR output capacitor. Please refer to "Ripple Injection" subsection in "Application Information" for more details about the ripple injection.

#### Soft-Start

Soft-start reduces the power supply input surge current at startup by controlling the output voltage rise time. The input surge appears while the output capacitor is charged up. A slower output rise time will draw a lower input surge current.

The MIC2174/MIC2174C implements an internal digital soft-start by making the 0.8V reference voltage  $V_{\text{REF}}$  ramp from 0 to 100% in about 6ms with a 9.7mV step. Therefore, the output voltage is controlled to increase slowly by a stair-case  $V_{\text{REF}}$  ramp. Once the soft-start cycle ends, the related circuitry is disabled to reduce current consumption.  $V_{\text{IN}}$  must be powered up no earlier than  $V_{\text{HSD}}$  to make the soft-start function behavior correctly.

### **Current Limit**

The MIC2174/MIC2174C uses the  $R_{\rm DS(ON)}$  of the low-side power MOSFET to sense over-current conditions. This method will avoid adding cost, board space and power losses taken by a discrete current sense resistor. The low-side MOSFET is used because it displays much lower parasitic oscillations during switching than the high-side MOSFET.

In each switching cycle of the MIC2174/MIC2174C converter, the inductor current is sensed by monitoring the low-side MOSFET in the OFF period. The sensed voltage is compared with a current-limit threshold voltage  $V_{\text{CL}}$  after a blanking time of 150ns. If the sensed voltage is over  $V_{\text{CL}},$  which is 130mV typical at 0.8V feedback voltage, then the MIC2174/MIC2174C turns off the high-side MOSFET and a soft-start sequence is triggered. This mode of operation is called "hiccup mode" and its purpose is to protect the downstream load in case of a hard short. The current limit threshold  $V_{\text{CL}}$  has a fold back characteristic related to the FB voltage. Please refer to the "Typical Characteristics" for the curve of  $V_{\text{CL}}$  vs. FB voltage.

The circuit in Figure 4 illustrates the MIC2174/MIC2174C current limiting circuit.



Figure 4. MIC2174/MIC2174C Current Limiting Circuit

Using the typical  $V_{\text{CL}}$  value of 130mV, the current limit value is roughly estimated as:

$$I_{CL} \approx \frac{130mV}{R_{DS(ON)}}$$

For designs where the current ripple is significant compared to the load current  $I_{\text{OUT}}$ , or for low duty cycle operation, calculating the current limit  $I_{\text{CL}}$  should take into account that one is sensing the peak inductor current and that there is a blanking delay of approximately 150ns.

$$I_{CL} = \frac{130\text{mV}}{R_{DS(ON)}} + \frac{V_{OUT} \times t_{DLY}}{L} - \frac{\Delta I_{L(pp)}}{2}$$
 (3)

$$\Delta I_{L(pp)} = \frac{V_{OUT} \times (1-D)}{f_{SW} \times L}$$
 (4)

where:

 $V_{OUT}$  = The output voltage

t<sub>DLY</sub> = Current limit blanking time, 150ns typical

 $\Delta I_{L(pp)}$  = Inductor current ripple peak-to-peak value

D = Duty Cycle

 $f_{SW}$  = Switching frequency

The MOSFET  $R_{DS(ON)}$  varies 30 to 40% with temperature. Therefore, it is recommended to add 50% margin to  $I_{CL}$  in the above equation to avoid false current limiting due to an increased MOSFET junction temperature rise. It is also recommended to connect the LX pin directly to the drain of the low-side MOSFET to accurately sense the MOSFETs  $R_{DS(ON)}$ .

#### **MOSFET Gate Drive**

The MIC2174/MIC2174C high-side drive circuit is designed to switch an N-Channel MOSFET. The block diagram of Figure 1 shows a bootstrap circuit, consisting of D1 (a Schottky diode is recommended) and C<sub>BST</sub>. This circuit supplies energy to the high-side drive circuit. Capacitor C<sub>BST</sub> is charged, while the low-side MOSFET is on, and the voltage on the LX pin is approximately 0V. When the high-side MOSFET driver is turned on, energy from C<sub>BST</sub> is used to turn the MOSFET on. As the highside MOSFET turns on, the voltage on the LX pin increases to approximately V<sub>HSD</sub>. Diode D1 is reversed biased and C<sub>BST</sub> floats high while continuing to keep the high-side MOSFET on. The bias current of the high-side driver is less than 10mA so a 0.1µF to 1µF is sufficient to hold the gate voltage with minimal droop for the power stroke (high-side switching) cycle, i.e.  $\Delta BST = 10mA x$  $3.33\mu s/0.1\mu F = 333mV$ . When the low-side MOSFET is turned back on, C<sub>BST</sub> is recharged through D1. A small resistor R<sub>G</sub>, which is in series with C<sub>BST</sub>, can be used to slow down the turn-on time of the high-side N-channel MOSFET.

The drive voltage is derived from the supply voltage  $V_{\text{IN}}$ . The nominal low-side gate drive voltage is  $V_{\text{IN}}$  and the nominal high-side gate drive voltage is approximately  $V_{\text{IN}} - V_{\text{DIODE}}$ , where  $V_{\text{DIODE}}$  is the voltage drop across D1. An approximate 30ns delay between the high-side and low-side driver transitions is used to prevent current from simultaneously flowing unimpeded through both MOSFETs.

## **Application Information**

#### **MOSFET Selection**

The MIC2174/MIC2174C controller works from input voltages of 3V to 40V and has an external 3V to 5.5V  $V_{\rm IN}$  to provide power to turn the external N-Channel power MOSFETs for the high- and low-side switches. For applications where  $V_{\rm IN} < 5V$ , it is necessary that the power MOSFETs used are sub-logic level and are in full conduction mode for  $V_{\rm GS}$  of 2.5V. For applications when  $V_{\rm IN} > 5V$ ; logic-level MOSFETs, whose operation is specified at  $V_{\rm GS} = 4.5V$  must be used.

There are differing criteria for choosing the high-side and low-side MOSFETs. These differences are more significant at lower duty cycles, such as a 12V to 1.8V conversion. In such an application, the high-side MOSFET is required to switch as quickly as possible to minimize transition losses, whereas the low-side MOSFET can switch slower, but must handle larger RMS currents. When the duty cycle approaches 50%, the current carrying capability of the high-side MOSFET starts to become critical.

It is important to note that the on-resistance of a MOSFET increases with increasing temperature. A 75°C rise in junction temperature will increase the channel resistance of the MOSFET by 50% to 75% of the resistance specified at 25°C. This change in resistance must be accounted for when calculating MOSFET power dissipation and in calculating the value of current limit. Total gate charge is the charge required to turn the MOSFET on and off under specified operating conditions  $(V_{DS}$  and  $V_{GS})$ . The gate charge is supplied by the MIC2174/MIC2174C gate-drive circuit. At 300kHz switching frequency and above, the gate charge can be a significant source of power dissipation in the MIC2174/MIC2174C. At low output load, this power dissipation is noticeable as a reduction in efficiency. The average current required to drive the high-side MOSFET

$$I_{G[high-side]}(avg) = Q_G \times f_{SW}$$
 (5)

where:

 $I_{G[high\text{-}side]}(avg)$  = Average high-side MOSFET gate current

 $Q_G$  = Total gate charge for the high-side MOSFET taken from the manufacturer's data sheet for  $V_{GS}$  =  $V_{IN}$ .

f<sub>SW</sub> = Switching Frequency (300kHz)

The low-side MOSFET is turned on and off at  $V_{DS}=0$  because an internal body diode or external freewheeling diode is conducting during this time. The switching loss for the low-side MOSFET is usually negligible. Also, the gate-drive current for the low-side MOSFET is more accurately calculated using  $C_{ISS}$  at  $V_{DS}=0$  instead of gate charge.

For the low-side MOSFET:

$$I_{G[low-side]}(avg) = C_{ISS} \times V_{GS} \times f_{SW}$$
 (6)

Since the current from the gate drive comes from the  $V_{\text{IN}}$ , the power dissipated in the MIC2174/MIC2174C due to gate drive is:

$$P_{GATEDRIVE} = V_{IN} \times (I_{G[high-side]}(avg) + I_{G[low-side]}(avg))$$
 (7)

A convenient figure of merit for switching MOSFETs is the on resistance times the total gate charge  $R_{\rm DS(ON)} \times Q_{\rm G}$ . Lower numbers translate into higher efficiency. Low gate-charge logic-level MOSFETs are a good choice for use with the MIC2174/MIC2174C. Also, the  $R_{\rm DS(ON)}$  of the low-side MOSFET will determine the current limit value. Please refer to "Current Limit" subsection in "Functional Description" for more details.

Parameters that are important to MOSFET switch selection are:

- Voltage rating
- On-resistance
- Total gate charge

The voltage ratings for the high-side and low-side MOSFETs are essentially equal to the power stage input voltage  $V_{HSD}$ . A safety factor of 20% should be added to the  $V_{DS}(max)$  of the MOSFETs to account for voltage spikes due to circuit parasitic elements.

The power dissipated in the MOSFETs is the sum of the conduction losses during the on-time ( $P_{\text{CONDUCTION}}$ ) and the switching losses during the period of time when the MOSFETs turn on and off ( $P_{\text{AC}}$ ):

$$P_{SW} = P_{CONDUCTION} + P_{AC}$$
 (8)

$$P_{CONDUCTION} = I_{SW(RMS)}^{2} \times R_{DS(ON)}$$
 (9)

$$P_{AC} = P_{AC(off)} + P_{AC(on)}$$
 (10)

where:

 $R_{DS(ON)}$  = on-resistance of the MOSFET switch D = Duty Cycle =  $V_{OUT} / V_{HSD}$ 

Making the assumption that the turn-on and turn-off transition times are equal; the transition times can be approximated by:

$$t_{T} = \frac{C_{ISS} \times V_{IN} + C_{OSS} \times V_{HSD}}{I_{G}}$$
 (11)

where:

 $C_{ISS}$  and  $C_{OSS}$  are measured at  $V_{DS} = 0$ 

I<sub>G</sub> = gate-drive current

The total high-side MOSFET switching loss is:

$$P_{AC} = (V_{HSD} + V_D) \times I_{PK} \times t_T \times f_{SW}$$
 (12)

where:

 $t_T$  = Switching transition time

 $V_D$  = Body diode drop (0.5V)

 $f_{SW}$  = Switching Frequency (300kHz)

The high-side MOSFET switching losses increase with the input voltage  $V_{\mbox{\scriptsize HSD}}$  due to the longer turn-on time and turn-off time. The low-side MOSFET switching losses are negligible and can be ignored for these calculations.

#### Inductor Selection

Values for inductance, peak, and RMS currents are required to select the output inductor. The input and output voltages and the inductance value determine the peak-to-peak inductor ripple current. Generally, higher inductance values are used with higher input voltages. Larger peak-to-peak ripple currents will increase the power dissipation in the inductor and MOSFETs. Larger output ripple currents will also require more output capacitance to smooth out the larger ripple current. Smaller peak-to-peak ripple currents require a larger inductance value and therefore a larger and more expensive inductor. A good compromise between size, loss and cost is to set the inductor ripple current to be equal to 20% of the maximum output current. The inductance value is calculated by Equation 13:

$$L = \frac{V_{OUT} \times (V_{HSD(max)} - V_{OUT})}{V_{HSD(max)} \times f_{sw} \times 20\% \times I_{OUT(max)}}$$
(13)

where:

 $f_{SW}$  = switching frequency, 300 kHz 20% = ratio of AC ripple current to DC output current  $V_{HSD(max)}$  = maximum power stage input voltage The peak-to-peak inductor current ripple is:

$$\Delta I_{L(pp)} = \frac{V_{OUT} \times (V_{HSD(max)} - V_{OUT})}{V_{HSD(max)} \times f_{sw} \times L}$$
(14)

The peak inductor current is equal to the average output current plus one half of the peak-to-peak inductor current ripple.

$$I_{L(pk)} = I_{OUT(max)} + 0.5 \times \Delta I_{L(pp)}$$
 (15)

The RMS inductor current is used to calculate the I<sup>2</sup>R losses in the inductor.

$$I_{L(RMS)} = \sqrt{I_{OUT(max)}^2 + \frac{\Delta I_{L(PP)}^2}{12}}$$
 (16)

Maximizing efficiency requires both the proper selection of core material and the minimizing of winding resistance. The high frequency operation of the MIC2174/MIC2174C requires the use of ferrite materials for all but the most cost sensitive applications.

Lower cost iron powder cores may be used but the increase in core loss will reduce the efficiency of the power supply. This is especially noticeable at low output power. The winding resistance decreases efficiency at the higher output current levels. The winding resistance must be minimized although this usually comes at the expense of a larger inductor. The power dissipated in the inductor is equal to the sum of the core and copper losses. At higher output loads, the core losses are usually insignificant and can be ignored. At lower output currents, the core losses can be a significant contributor. Core loss information is usually available from the magnetics vendor. Copper loss in the inductor is calculated by Equation 17:

$$P_{INDUCTOR(Cu)} = I_{L(RMS)}^{2} \times R_{WINDING}$$
 (17)

The resistance of the copper wire,  $R_{WINDING}$ , increases with the temperature. The value of the winding resistance used should be at the operating temperature.

$$P_{WINDING(Ht)} = R_{WINDING(20^{\circ}C)} \times (1 + 0.0042 \times (T_H - T_{20^{\circ}C}))$$
(18)

September 2010 15 M9999-091310-C

#### where:

T<sub>H</sub> = temperature of wire under full load

 $T_{20^{\circ}C}$  = ambient temperature

 $R_{WINDING(20^{\circ}C)}$  = room temperature winding resistance (usually specified by the manufacturer)

### **Output Capacitor Selection**

The type of the output capacitor is usually determined by its ESR (equivalent series resistance). Voltage and RMS current capability are two other important factors for selecting the output capacitor. Recommended capacitors are tantalum, low-ESR aluminum electrolytic, OS-CON and POSCAPS. The output capacitor's ESR is usually the main cause of the output ripple. The output capacitor ESR also affects the control loop from a stability point of view. The maximum value of ESR is calculated:

$$ESR_{C_{OUT}} \le \frac{\Delta V_{OUT(pp)}}{\Delta I_{L(PP)}}$$
 (19)

#### where:

 $\Delta V_{OUT(pp)}$  = peak-to-peak output voltage ripple  $\Delta I_{L(PP)}$  = peak-to-peak inductor current ripple

The total output ripple is a combination of the ESR and output capacitance. The total ripple is calculated below:

$$\Delta V_{OUT(pp)} = \sqrt{\left(\frac{\Delta I_{L(PP)}}{C_{OUT} \times f_{SW} \times 8}\right)^2 + \left(\Delta I_{L(PP)} \times ESR_{C_{OUT}}\right)^2}$$
(20)

### where:

D = duty cycle

C<sub>OUT</sub> = output capacitance value

f<sub>SW</sub> = switching frequency

As described in the "Theory of Operation" subsection in Functional Description, the MIC2174/MIC2174C requires at least 20mV peak-to-peak ripple at the FB pin to make the gm amplifier and the error comparator to behavior properly. Also, the output voltage ripple should be in phase with the inductor current. Therefore, the output voltage ripple caused by the output capacitor  $C_{\text{OUT}}$  should be much smaller than the ripple caused by the output capacitor ESR. If low-ESR capacitors, such as ceramic capacitors, are selected as the output capacitors, a ripple injection method should be applied to provide the enough FB voltage ripple. Please refer to the "Ripple Injection" subsection for more details.

The voltage rating of the capacitor should be twice the output voltage for a tantalum and 20% greater for aluminum electrolytic or OS-CON. The output capacitor RMS current is calculated below:

$$I_{C_{OUT}(RMS)} = \frac{\Delta I_{L(PP)}}{\sqrt{12}}$$
 (21)

The power dissipated in the output capacitor is:

$$P_{DISS(C_{OUT})} = I_{C_{OUT}(RMS)}^{2} \times ESR_{C_{OUT}}$$
 (22)

### **Input Capacitor Selection**

The input capacitor for the power stage input  $V_{\text{HSD}}$  should be selected for ripple current rating and voltage rating. Tantalum input capacitors may fail when subjected to high inrush currents, caused by turning the input supply on. A tantalum input capacitor's voltage rating should be at least two times the maximum input voltage to maximize reliability. Aluminum electrolytic, OS-CON, and multilayer polymer film capacitors can handle the higher inrush currents without voltage derating. The input voltage ripple will primarily depend on the input capacitor's ESR. The peak input current is equal to the peak inductor current, so:

$$\Delta V_{IN} = I_{L(pk)} \times ESR_{CIN}$$
 (23)

The input capacitor must be rated for the input current ripple. The RMS value of input capacitor current is determined at the maximum output current. Assuming the peak-to-peak inductor current ripple is low:

$$I_{\text{CIN(RMS)}} \approx I_{\text{OUT(max)}} \times \sqrt{D \times (1-D)}$$
 (24)

The power dissipated in the input capacitor is:

$$P_{DISS(CIN)} = I_{CIN(RMS)}^{2} \times ESR_{CIN}$$
 (25)

#### **External Schottky Diode (Optional)**

An external freewheeling diode, which is not necessary, is used to keep the inductor current flow continuous while both MOSFETs are turned off. This dead-time prevents current from flowing unimpeded through both MOSFETs and is typically 30ns. The diode conducts twice during each switching cycle. Although the average current through this diode is small, the diode must be able to handle the peak current.

$$I_{D(avg)} = I_{OUT} \times 2 \times 30ns \times f_{SW}$$
 (26)

The reverse voltage requirement of the diode is:

$$V_{DIODE(rrm)} = V_{HSD}$$

The power dissipated by the Schottky diode is:

$$P_{\text{DIODE}} = I_{\text{D(avg)}} \times V_{\text{F}} \tag{27}$$

where,  $V_F$  = forward voltage at the peak diode current.

The external Schottky diode is not necessary for the circuit operation since the low-side MOSFET contains a parasitic body diode. The external diode will improve efficiency and decrease the high frequency noise. If the MOSFET body diode is used, then it must be rated to handle the peak and average current. The body diode has a relatively slow reverse recovery time and a relatively high forward voltage drop. The power lost in the diode is proportional to the forward voltage drop of the diode. As the high-side MOSFET starts to turn on, the body diode becomes a short circuit for the reverse recovery period, dissipating additional power. The diode recovery and the circuit inductance will cause ringing during the high-side MOSFET turn-on.

An external Schottky diode conducts at a lower forward voltage preventing the body diode in the MOSFET from turning on. The lower forward voltage drop dissipates less power than the body diode. The lack of a reverse recovery mechanism in a Schottky diode causes less ringing and less power loss. Depending upon the circuit components and operating conditions, an external Schottky diode will give a 1/2% to 1% improvement in efficiency.

### **Snubber Design**

A snubber is used to damp out high frequency ringing caused by parasitic inductance and capacitance in the buck converter circuit. Figure 5 shows a simplified schematic of the buck converter. Stray capacitance consists mostly of the two MOSFETs' output capacitance ( $C_{\rm OSS}$ ). The stray inductance consists mostly package inductance and trace inductance. The arrows show the resonant current path when the high side MOSFET turns on. This ringing causes stress on the semiconductors in the circuit as well as increased EMI.



Figure 5. Output Parasitics

One method of reducing the ringing is to use a resistor and capacitor to lower the Q of the resonant circuit, as shown in Figure 6. Capacitor  $C_{\rm S}$  is used to block DC and minimize the power dissipation in the resistor. This capacitor value should be between two and ten times the parasitic capacitance of the MOSFET  $C_{\rm OSS}$ . A capacitor that is too small will have high impedance and prevent the resistor from damping the ringing. A capacitor that is too large causes unnecessary power dissipation in the resistor, which lowers efficiency.



Figure 6. Snubber Circuit

The snubber components should be placed as close as possible to the low-side MOSFET and/or external Schottky diode since it contributes to most of the stray capacitance. Placing the snubber too far from the FET or using trace that is too long or thin will add inductance to the snubber and diminishes its effectiveness.

A proper snubber design requires the parasitic inductance and capacitance be known. A method of determining these values and calculating the damping resistor value is outlined below.

- Measure the ringing frequency at the switch node which is determined by parasitic L<sub>P</sub> and C<sub>P</sub>. Define this frequency as f<sub>1</sub>.
- 2. Add a capacitor  $C_S$  (such as two times as big as the  $C_{OSS}$  of the FET) from the switch node-to-ground and measure the new ringing frequency. Define this new (lower) frequency as  $f_2$ .  $L_P$  and  $C_P$  can now be solved using the values of  $f_1$ ,  $f_2$  and  $C_S$ .
- Add a resistor R<sub>S</sub> in series with C<sub>S</sub> to generate critical damping.

**Step 1:** First measure the ringing frequency on the switch node voltage when the high-side MOSFET turns on. This ringing is characterized by the equation:

$$f_1 = \frac{1}{2\pi\sqrt{L_P \times C_P}} \tag{28}$$

where  $C_{\text{P}}$  and  $L_{\text{P}}$  are the parasitic capacitance and inductance.

**Step 2:** Add a capacitor,  $C_S$ , in parallel with the synchronous MOSFET, Q2. The capacitor value should be approximately two times the  $C_{OSS}$  of Q2. Measure the frequency of the switch node ringing,  $f_2$ :

$$f_2 = \frac{1}{2\pi\sqrt{Lp \times (Cs + Cp)}} \tag{29}$$

Define f' as:

$$f' = \frac{f_1}{f_2}$$

Combining the equations for  $f_1$ ,  $f_2$  and f' to derive  $C_P$ , the parasitic capacitance:

$$C_{p} = \frac{C_{S}}{(f')^{2} - 1}$$
 (30)

L<sub>P</sub> is solved by re-arranging the equation for f<sub>1</sub>:

$$L_{P} = \frac{1}{(2\pi)^{2} \times C_{P} \times (f_{1})^{2}}$$
 (31)

Step 3: Calculate the damping resistor.

Critical damping occurs at Q = 1:

$$Q = R_S \times \sqrt{\frac{C_P}{L_P}} = 1 \tag{32}$$

Solving for Rs

$$R_{S} = \sqrt{\frac{L_{P}}{C_{p}}}$$
 (33)

Figure 6 shows the snubber in the circuit and the damped switch node waveform. The snubber capacitor,  $C_S$ , is charged and discharged each switching cycle. The energy stored in  $C_S$  is dissipated by the snubber resistor,  $R_S$ , two times per switching period. This power is calculated in Equation 34:

$$P_{SNUBBER} = f_{SW} \times C_S \times V_{IN}^2$$
 (34)

### Ripple Injection

The  $V_{FB}$  ripple required for proper operation of the MIC2174/MIC2174C gm amplifier and error comparator is 20mV to 100mV. However, the output voltage ripple is generally designed as 1% to 2% of the output voltage. For a low output voltage, such as a 1V output, the output voltage ripple is only 10mV to 20mV, and the FB voltage ripple is less than 20mV. If the FB voltage ripple is so small that the gm amplifier and error comparator can't sense it, then the MIC2174/MIC2174C will lose control and the output voltage will not be regulated. In order to have some amount of  $V_{FB}$  voltage ripple, a ripple injection method is applied for low output voltage ripple applications.

The applications are divided into three situations according to the amount of the FB voltage ripple:

1. Enough ripple at the FB voltage due to the large ESR of the output capacitors.

As shown in Figure 7a, the converter is stable without any ripple injection. The FB voltage ripple is:

$$\Delta V_{FB(pp)} = \frac{R2}{R1 + R2} \times ESR_{C_{OUT}} \times \Delta I_{L(pp)}$$
 (35)

where  $\Delta I_{L(pp)}$  is the peak-to-peak value of the inductor current ripple.

Inadequate ripple at the FB voltage due to the small ESR of the output capacitors.

The output voltage ripple is fed into the FB pin through a feedforward capacitor  $C_{\rm ff}$  in this situation, as shown in Figure 7b. The typical  $C_{\rm ff}$  value is between 1nF and 100nF. With the feedforward capacitor, the FB voltage ripple is very close to the output voltage ripple:

$$\Delta V_{FB(pp)} \approx ESR \times \Delta I_{L(pp)}$$
 (36)

3. Virtually no ripple at the FB pin voltage is due to the very low ESR of the output capacitors.



Figure 7a. Enough Ripple at FB



Figure 7b. Inadequate Ripple at FB



Figure 7c. Invisible Ripple at FB

In this situation, the output voltage ripple is less than 20mV. Therefore, additional ripple is injected into the FB pin from the switching node LX via a resistor  $R_{\text{inj}}$  and a capacitor  $C_{\text{inj}}$ , as shown in Figure 7c. The injected ripple is:

$$\Delta V_{FB(pp)} = V_{HSD} \times K_{div} \times D \times (1-D) \times \frac{1}{f_{SW} \times \tau}$$
 (37)

$$K_{div} = \frac{R1//R2}{R_{ini} + R1//R2}$$
 (38)

where

V<sub>HSD</sub> = Power stage input voltage at HSD pin

D = Duty Cycle

f<sub>SW</sub> = switching frequency

 $\tau = (R1//R2//R_{ini}) \times C_{ff}$ 

In the equations (37) and (38), it is assumed that the time constant associated with  $C_{\rm ff}$  must be much greater than the switching period:

$$\frac{1}{f_{SW} \times \tau} = \frac{T}{\tau} << 1$$

If the voltage divider resistors R1 and R2 are in the  $k\Omega$  range, a  $C_{\rm ff}$  of 1nF to 100nF can easily satisfy the large time constant consumption. Also, a 100nF injection capacitor  $C_{\rm inj}$  is used in order to be considered as short for a wide range of the frequencies.

The process of sizing the ripple injection resistor and capacitors is:

**Step 1.** Select  $C_{\rm ff}$  to feed all output ripples into the feedback pin and make sure the large time constant assumption is satisfied. Typical choice of  $C_{\rm ff}$  is 1nF to 100nF if R1 and R2 are in  $k\Omega$  range.

**Step 2.** Select R<sub>inj</sub> according to the expected feedback voltage ripple. According to Equation 37:

$$K_{div} = \frac{\Delta V_{FB(pp)}}{V_{HSD}} \times \frac{f_{SW} \times \tau}{D \times (1 - D)}$$
 (39)

Then the value of Rini is obtained as:

$$R_{inj} = (R1//R2) \times (\frac{1}{K_{div}} - 1)$$
 (40)

**Step 3.** Select  $C_{inj}$  as 100nF, which could be considered as short for a wide range of the frequencies.

### **Setting Output Voltage**

The MIC2174/MIC2174C requires two resistors to set the output voltage as shown in Figure 8.



Figure 8. Voltage-Divider Configuration

The output voltage is determined by the equation:

$$V_{OUT} = V_{REF} \times (1 + \frac{R1}{R2}) \tag{41}$$

where,  $V_{REF}$  = 0.8V. A typical value of R1 can be between  $3k\Omega$  and  $10k\Omega$ . If R1 is too large, it may allow noise to be introduced into the voltage feedback loop. If R1 is too small, it will decrease the efficiency of the power supply, especially at light loads.

Once R1 is selected, R2 can be calculated using:

$$R2 = \frac{V_{REF} \times R1}{V_{OUT} - V_{REF}}$$
 (42)

In addition to the external ripple injection added at the FB pin, internal ripple injection is added at the inverting input of the comparator inside the MIC2174, as shown in Figure 9. The inverting input voltage  $V_{\text{INJ}}$  is clamped to 1.2V. For applications with high  $V_{\text{HSD}}$  and high  $V_{\text{OUT}}$ , the swing of  $V_{\text{INJ}}$  will be clamped. The clamped  $V_{\text{INJ}}$  reduces the line regulation because it is reflected back as a DC error on the FB terminal. Therefore, the maximum output voltage of MIC2174 should be limited to 5.5V for up to 28V  $V_{\text{HSD}}$  and 3.6V for  $V_{\text{HSD}}$  higher than 28V. If a higher output voltage is required, use the MIC2176 instead.



Figure 9. Internal Ripple Injection

## **PCB Layout Guidelines**

# Warning!!! To minimize EMI and output noise, follow these layout recommendations.

PCB Layout is critical to achieve reliable, stable and efficient performance. A ground plane is required to control EMI and minimize the inductance in power, signal and return paths.

The following guidelines should be followed to insure proper operation of the MIC2174/MIC2174C converter.

#### IC

- The 2.2μF ceramic capacitor, which connects to the V<sub>IN</sub> terminal, must be located right at the IC. The V<sub>IN</sub> terminal is very noise sensitive and placement of the capacitor is very critical. Use wide traces to connect to the IN and PGND pins.
- Place the IC and MOSFETs close to the point of load (POL).
- Use fat traces to route the input and output power lines.
- Signal and power grounds should be kept separate and connected at only one location.

### **Input Capacitor**

- Place the HSD input capacitor next.
- Place the HSD input capacitors on the same side of the board and as close to the MOSFETs as possible.
- Keep both the HSD and PGND connections short.
- Place several vias to the ground plane close to the HSD input capacitor ground terminal.
- Use either X7R or X5R dielectric input capacitors.
   Do not use Y5V or Z5U type capacitors.
- Do not replace the ceramic input capacitor with any other type of capacitor. Any type of capacitor can be placed in parallel with the input capacitor.
- If a Tantalum input capacitor is placed in parallel with the input capacitor, it must be recommended for switching regulator applications and the operating voltage must be derated by 50%.
- In "Hot-Plug" applications, a Tantalum or Electrolytic bypass capacitor must be used to limit the overvoltage spike seen on the input supply with power is suddenly applied.
- An additional Tantalum or Electrolytic bypass input capacitor of 22µF or higher is required at the input power connection.

#### Inductor

- Keep the inductor connection to the switch node (LX) short.
- Do not route any digital lines underneath or close to the inductor.
- Keep the switch node (LX) away from the feedback (FB) pin.
- The LX pin should be connected directly to the drain of the low-side MOSFET to accurate sense the voltage across the low-side MOSFET.
- To minimize noise, place a ground plane underneath the inductor.

### **Output Capacitor**

- Use a wide trace to connect the output capacitor ground terminal to the input capacitor ground terminal.
- Phase margin will change as the output capacitor value and ESR changes. Contact the factory if the output capacitor is different from what is shown in the BOM.
- The feedback trace should be separate from the power trace and connected as close as possible to the output capacitor. Sensing a long high current load trace can degrade the DC load regulation.

### Schottky Diode (Optional)

- Place the Schottky diode on the same side of the board as the MOSFETs and HSD input capacitor.
- The connection from the Schottky diode's Anode to the input capacitors ground terminal must be as short as possible.
- The diode's cathode connection to the switch node (LX) must be keep as short as possible.

### **RC Snubber**

 Place the RC snubber on the same side of the board and as close to the MOSFETs as possible.

#### **MOSFETs**

- Low-side MOSFET gate drive trace (DL pin to MOSFET gate pin) must be short and routed over a ground plane. The ground plane should be the connection between the MOSFET source and PGND.
- Chose a low-side MOSFET with a high C<sub>GS</sub>/C<sub>GD</sub> ratio and a low internal gate resistance to minimize the effect of dv/dt inducted turn-on.
- Do not put a resistor between the LSD output and the gate.
- Use a 4.5V V<sub>GS</sub> rated MOSFET. Its higher gate threshold voltage is more immune to glitches than a 2.5V or 3.3V rated MOSFET. MOSFETs that are rated for operation at less than 4.5V V<sub>GS</sub> should not be used.

## **Evaluation Board Schematics**



Figure 10. Schematic of MIC2174/MIC2174C Evaluation Board

September 2010 22 M9999-091310-C

## **Bill of Materials**

| Item            | Part Number        | Manufacturer                | Description                                     | Qty. |  |
|-----------------|--------------------|-----------------------------|-------------------------------------------------|------|--|
| C1              | B41112A8336M       | EPCOS <sup>(1)</sup>        | 33μF Aluminum Capacitor, SMD, 63V               | 1    |  |
| C2              | 12105C475KAZ2A     | AVX <sup>(2)</sup>          | 4.7µF Ceramic Capacitor, X7R, Size 1210, 50V    | 1    |  |
| 02              | GRM32ER71H475KA88L | Murata <sup>(3)</sup>       | 4.7 με Ceramic Capacitor, λ/κ, Size 1210, 500   | l    |  |
| C4, C5, C13     | 12106D107MAT2A     | AVX                         | 100μF Ceramic Capacitor, X5R, Size 1210, 6.3V   | 3    |  |
| 04, 05, 013     | GRM32ER60J107ME20L | Murata                      | 100με Ceramic Capacitor, ASR, Size 1210, 0.3V   | 3    |  |
|                 | 06035C104KAT2A     | AVX                         |                                                 |      |  |
| C3, C6, C8, C10 | GRM188R71H104KA93D | Murata                      | 0.1µF Ceramic Capacitor, X7R, Size 0603, 50V    | 4    |  |
|                 | C1608X7R1H104K     | TDK <sup>(4)</sup>          |                                                 |      |  |
|                 | 0805ZC225MAT2A     | AVX                         |                                                 |      |  |
| C7              | GRM21BR71A225KA01L | Murata                      | 2.2µF Ceramic Capacitor, X7R, Size 0805, 10V    | 1    |  |
|                 | C2012X7R1A225K     | TDK                         |                                                 |      |  |
|                 | 06035C102KAT2A     | AVX                         |                                                 |      |  |
| C11             | GRM188R71H102KA01D | Murata                      | 1nF Ceramic Capacitor, X7R, Size 0603, 50V      |      |  |
|                 | C1608X7R1H102K     | TDK                         |                                                 |      |  |
|                 | 06035C103KAZ2A     | AVX                         |                                                 |      |  |
| C12             | GRM188R71H103K     | Murata                      | 10nF Ceramic Capacitor, X7R, Size 0603, 50V     |      |  |
|                 | C1608X7R1H103K     | TDK                         |                                                 |      |  |
| D1              | SD103AWS-7         | Diodes Inc <sup>(5)</sup>   | Cmall Cignal Cabattley Diada                    |      |  |
|                 | SD103AWS           | Vishay <sup>(6)</sup>       | Small Signal Schottky Diode                     | 1    |  |
| L1              | CDRH104RNP-100     | Sumida <sup>(7)</sup>       | 10μH Inductor, 3.8A Saturation Current          | 1    |  |
| Q1, Q2          | FDS5682            | Fairchild <sup>(8)</sup>    | 60V 7.5A N-Channel MOSFET 26.5mΩ Rds(on) @ 4.5V | 2    |  |
| R1              | CRCW06032R21FKEA   | Vishay Dale                 | 2.21Ω Resistor, Size 0603, 1%                   | 1    |  |
| R2              | CRCW06031R21FKEA   | Vishay Dale                 | 1.21Ω Resistor, Size 0603, 1%                   | 1    |  |
| R3              | CRCW060319K6FKEA   | Vishay Dale                 | 19.6kΩ Resistor, Size 0603, 1%                  | 1    |  |
| R4              | CRCW060310K0FKEA   | Vishay Dale                 | 10kΩ Resistor, Size 0603, 1%                    | 1    |  |
| R5              | CRCW06030000Z0EA   | Vishay Dale                 | 0Ω Resistor, Size 0603, 1%                      | 1    |  |
| R6              | CRCW06038K06FKEA   | Vishay Dale                 | 8.06kΩ Resistor, Size 0603, 1%                  | 1    |  |
| U1              | MIC2174YMM         | Micrel. Inc. <sup>(9)</sup> | 300kHz Buck Controller                          | 1    |  |

#### Notes:

1. EPCOS: <u>www.epcos.com</u>.

2. AVX: <u>www.avx.com</u>.

3. Murata: <u>www.murata.com</u>.

4. TDK: <u>www.tdk.com</u>.

5. Diodes Inc: <u>www.diodes.com</u>.

6. Vishay: www.vishay.com.

7. Sumida: www.sumida.com.

8. Fairchild: www.fairchildsemi.com

9. Micrel, Inc.: <u>www.micrel.com</u>.

# **PCB Layout**



Figure 11. MIC2174/MIC2174C Evaluation Board Top Layer



Figure 12. MIC2174/MIC2174C Evaluation Board Bottom Layer

# **PCB Layout (Continued)**



Figure 13. MIC2174/MIC2174C Evaluation Board Mid-Layer 1



Figure 14. MIC2174/MIC2174C Evaluation Board Mid-Layer 2

# **Recommended Land Pattern**



10-Pin MSOP (MM)

## **Package Information**



#### NOTES:

- 1. DIMENSIONS ARE IN MM [INCHES].
- 2. CONTROLLING DIMENSION: MM

DIMENSION DOES NOT INCLUDE MOLD FLASH OR PROTRUSIONS, EITHER OF WHICH SHALL NOT EXCEED 0.20 (0.008)

PER SIDE

#### 10-Pin MSOP (MM)

### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2010 Micrel, Incorporated.