## MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# Serial-Input PLL Frequency Synthesizer

## Interfaces with Dual-Modulus Prescalers

The MC145158-2 has a fully programmable 14-bit reference counter, as well as fully programmable  $\div$  N and  $\div$  A counters. The counters are programmed serially through a common data input and latched into the appropriate counter latch, according to the last data bit (control bit) entered.

The MC145158-2 is an improved-performance drop-in replacement for the MC145158-1. Power consumption has decreased and ESD and latch-up performance have improved.

- Low Power Consumption Through Use of CMOS Technology
- 3.0 to 9.0 V Supply Range
- Fully Programmable Reference and ÷ N Counters
- - R Range = 3 to 16383
- ÷ N Range = 3 to 1023
- Dual Modulus Capability; ÷ A Range = 0 to 127
- fy and fR Outputs
- Lock Detect Signal
- Compatible with the Serial Peripheral Interface (SPI) on CMOS MCUs
- "Linearized" Digital Phase Detector
- Single-Ended (Three-State) or Double-Ended Phase Detector Outputs
- Chip Complexity: 6504 FETs or 1626 Equivalent Gates

## MC145158-2



#### **BLOCK DIAGRAM**



#### PIN ASSIGNMENTS





#### PIN DESCRIPTIONS

#### **INPUTS**

#### fin-Frequency Input

Input frequency from VCO output. A rising edge signal on this input decrements the  $\div$  A and  $\div$  N counters. This input has an inverter biased in the linear region to allow use with ac coupled signals as low as 500 mV p-p. For larger amplitude signals (standard CMOS logic levels) dc coupling may be used.

#### CLOCK, DATA-Shift Clock, Serial Data Inputs

Each low-to-high transition of the clock shifts one bit of data into the on-chip shift registers. The last data bit entered determines which counter storage latch is activated; a logic one selects the reference counter latch and a logic zero selects the  $\div$  A,  $\div$  N counter latch. The data entry format is as follows:



#### ENABLE-Latch Enable Input

A logic high on this pin latches the data from the shift register into the reference divider or  $\div$  N,  $\div$  A latches depending on the control bit. The reference divider latches are activated if the control bit is at a logic high and the  $\div$  N,  $\div$  A latches

are activated if the control bit is at a logic low. A logic low on this pin allows the user to change the data in the shift registers without affecting the counters. Enable is normally low and is pulsed high to transfer data to the latches.

## OSC<sub>in</sub>, OSC<sub>out</sub>-Reference Oscillator Input/Output

These pins form an on-chip reference oscillator when connected to terminals of an external parallel resonant crystal. Frequency setting capacitors of appropriate value must be connected from OSC<sub>in</sub> to ground and OSC<sub>out</sub> to ground. OSC<sub>in</sub> may also serve as the input for an externally-generated reference signal. This signal is typically ac coupled to OSC<sub>in</sub>, but for larger amplitude signals (standard CMOS logic levels) dc coupling may also be used. In the external reference mode, no connection is required to OSC<sub>Out</sub>.

#### **OUTPUTS**

#### PD<sub>out</sub>-Phase Detector A Output

This single ended (three-state) phase detector output produces a loop error signal that is used with a loop filter to control a VCO.

Frequency  $f_V > f_R$  or  $f_V$  Leading: Negative Pulses Frequency  $f_V < f_R$  or  $f_V$  Lagging: Positive Pulses Frequency  $f_V = f_R$  and Phase Coincidence: High-Impedance State

#### φV, φR-Phase Detector B Outputs

Double-ended phase detector outputs. These outputs can be combined externally for a loop error signal. A single-ended output is also available for this purpose (see PD<sub>out</sub>).

If frequency fy is greater than f<sub>R</sub> or if the phase of fy is leading, then error information is provided by  $\phi_V$  pulsing low.  $\phi_R$  remains essentially high.

If the frequency fy is less than fg or if the phase of fy is lagging, then error information is provided by  $\phi_R$  pulsing low.  $\phi_V$  remains essentially high.

If the frequency of  $f_V=f_R$  and both are in phase, then both  $\phi_V$  and  $\phi_R$  remain high except for a small minimum time period when both pulse low in phase.

## Modulus Control — Dual-Modulus Prescale Control Output

This output generates a signal by the on-chip control logic circuitry for controlling an external dual-modulus prescaler. The modulus control level is low at the beginning of a count cycle and remains low until the ÷ A counter has counted down from its programmed value. At this time, modulus control goes high and remains high until the ÷ N counter has counted the rest of the way down from its programmed value (N - A additional counts since both ÷ N and ÷ A are counting down during the first portion of the cycle). Modulus Control is then set back low, the counters preset to their respective programmed values, and the above sequence repeated. This provides for a total programmable divide value  $(N_T) = N \cdot P + A$ where P and P + 1 represent the dual-modulus prescaler divide values respectively for high and low modulus control levels, N the number programmed into the ÷ N counter, and A the number programmed into the ÷ A counter. Note that when a prescaler is needed, the dual-modulus version offers a distinct advantage. The dual-modulus prescaler allows a higher reference frequency at the phase detector input, increasing system performance capability, and simplifying the loop filter design.

#### fR, fy-R Counter Output, N Counter Output

Buffered, divided reference and fin frequency outputs. The

 $f_R$  and  $f_V$  outputs are connected internally to the  $\div\,R$  and  $\div\,N$  counter outputs respectively, allowing the counters to be used independently, as well as monitoring the phase detector inputs.

#### LD-Lock Detector Output

This output is essentially at a high level when the loop is locked (f $_{R}$ , f $_{V}$  of same phase and frequency), and pulses low when loop is out of lock.

#### REFout-Buffered Oscillator Output

This output can be used as a second local oscillator, reference oscillator to another frequency synthesizer, or as the system clock to a microprocessor controller.

#### **POWER SUPPLY**

#### VDD

The positive power supply potential. This pin may range from +3 to +9 V with respect to  $V_{SS}$ .

#### Vss

The most negative supply potential. This pin is usually ground.

#### **FAMILY CHARACTERISTICS**

#### MAXIMUM RATINGS\* (Voltages Referenced to VSS)

| Symbol                             | Parameter                                                                           | Value                        | Unit |
|------------------------------------|-------------------------------------------------------------------------------------|------------------------------|------|
| V <sub>DD</sub>                    | DC Supply Voltage                                                                   | -0.5 to +10.0                | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient), except SW1, SW2                          | ~0.5 to V <sub>DD</sub> +0.5 | ٧    |
| V <sub>out</sub>                   | Output Voltage (DC or Transient), SW1 or SW2 ( $R_{pullup} = 4.7 \text{ k}\Omega$ ) | -0.5 to +15                  | ٧    |
| l <sub>in</sub> , l <sub>out</sub> | Input or Output Current (DC or Transient), per Pin                                  | ± 10                         | mA   |
| IDD, ISS                           | Supply Current, VDD or VSS Pins                                                     | ± 30                         | mΑ   |
| PD                                 | Power Dissipation, per Package†                                                     | 500                          | mW   |
| T <sub>stg</sub>                   | Storage Temperature                                                                 | -65 to +150                  | °C   |
| ΤL                                 | Lead Temperature, 1 mm from Case for 10 seconds                                     | 260                          | °C   |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Descriptions section.

Plastic DIP: -12 mW/°C from 65°C to 85°C PLCC Package: -12 mW/°C from 65°C to 85°C SOG Package: -7 mW/°C from 65°C to 85°C

These devices contain protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to these high-impedance circuits. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$  except for SW1 and SW2.

SW1 and SW2 can be tied through external resistors to voltages as high as 15 V dc, independent of the supply voltage.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD), except for inputs with pullup devices. Unused outputs must be left open.

## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

| C               | Barrary 242                                                        | T 0 4141                                                                                                                                     | VDD         | -4                | 0°C                 | 25                | °C                  | 85                | °C                   |       |
|-----------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------|---------------------|-------------------|---------------------|-------------------|----------------------|-------|
| Symbol          | Parameter                                                          | Test Condition                                                                                                                               | V           | Min               | Max                 | Min               | Max                 | Min               | Max                  | Unit  |
| V <sub>DD</sub> | Power Supply Voltage Range                                         |                                                                                                                                              | _           | 3                 | 9                   | 3                 | 9                   | 3                 | 9                    | V     |
| I <sub>SS</sub> | Dynamic Supply Current                                             | f <sub>in</sub> = OSC <sub>in</sub> = 10 MHz,<br>1 Vp-p ac-coupled sine wave<br>R = 128, A = 32, N = 128                                     |             | _<br>_<br>_       | 3.5<br>10<br>30     | <del>-</del><br>- | 3<br>7.5<br>24      | <del>-</del><br>- | 3<br>7.5<br>24       | mA    |
| Iss             | Quiescent Supply Current (not including pullup current component)  | V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub><br>l <sub>out</sub> = 0 μA                                                              |             |                   | 800<br>1200<br>1600 | _<br>_<br>_       | 800<br>1200<br>1600 | _<br>_<br>_       | 1600<br>2400<br>3200 | Aμ    |
| Vin             | Input Voltage-fin, OSCin                                           | Input ac-coupled sine wave                                                                                                                   | _           | 500               | _                   | 500               | _                   | 500               | _                    | mVp-t |
| VIL             | Low-Level Input Voltage —<br>f <sub>in</sub> , OSC <sub>in</sub>   | V <sub>out</sub> ≥2.1 V Input dc-<br>V <sub>out</sub> ≥3.5 V coupled<br>V <sub>out</sub> ≥6.3 V square wave                                  | 3<br>5<br>9 | _<br>_<br>_       | 0<br>0<br>0         | -<br>-<br>-       | 0<br>0<br>0         | -<br>-<br>-       | 0<br>0<br>0          | ٧     |
| V <sub>IH</sub> | High-Level Input Voltage — f <sub>in</sub> , OSC <sub>in</sub>     | $V_{\text{out}} \le 0.9 \text{ V}$ Input dc-<br>$V_{\text{out}} \le 1.5 \text{ V}$ coupled<br>$V_{\text{out}} \le 2.7 \text{ V}$ square wave | 3<br>5<br>9 | 3.0<br>5.0<br>9.0 | _<br>_<br>_         | 3.0<br>5.0<br>9.0 |                     | 3.0<br>5.0<br>9.0 | _<br>_<br>_          | V     |
| VIL             | Low-Level Input Voltage—except f <sub>in</sub> , OSC <sub>in</sub> |                                                                                                                                              | 3<br>5<br>9 | <del>-</del><br>- | 0.9<br>1.5<br>2.7   | 1 1 1             | 0.9<br>1.5<br>2.7   | _<br>_<br>_       | 0.9<br>1.5<br>2.7    | V     |
| VIН             | High-Level Input Voltage—except fin, OSCin                         |                                                                                                                                              | 3<br>5<br>9 | 2.1<br>3.5<br>6.3 | _<br>_<br>_         | 2.1<br>3.5<br>6.3 |                     | 2.1<br>3.5<br>6.3 | _<br>_<br>_          | V     |
| lin             | Input Current (fin, OSCin)                                         | Vin = VDD or VSS                                                                                                                             | 9           | ±2                | ±50                 | ±2                | ± 25                | ±2                | ± 22                 | μА    |
| ΊL              | Input Leakage Current (Data, Clock,<br>Enable – without Pullups)   | , V <sub>in</sub> = V <sub>SS</sub>                                                                                                          |             | _                 | -0.3                | _                 | -0.1                | _                 | -1.0                 | μА    |
| lн              | Input Leakage Current (all inputs except fin, OSCin)               | $V_{in} = V_{DD}$                                                                                                                            |             | -                 | 0.3                 | _                 | 0.1                 | _                 | 1.0                  | μА    |
| lIL             | Pullup Current (all inputs with Pullups)                           | V <sub>in</sub> = V <sub>SS</sub>                                                                                                            | 9           | - 20              | 400                 | - 20              | - 200               | - 20              | - 170                | μА    |
| Cin             | Input Capacitance                                                  |                                                                                                                                              |             | _                 | 10                  | _                 | 10                  | _                 | 10                   | pF    |

Continued

<sup>†</sup>Power Dissipation Temperature Derating:

## **FAMILY CHARACTERISTICS**

#### **ELECTRICAL CHARACTERISTICS** (Continued)

|                  |                                                  | T . O . I''                                                                      | VDD         | - 41                    | 0°C                  | 25                         | °C                   | 85                      | °C                   | 11   |
|------------------|--------------------------------------------------|----------------------------------------------------------------------------------|-------------|-------------------------|----------------------|----------------------------|----------------------|-------------------------|----------------------|------|
| Symbol           | Parameter                                        | Test Condition                                                                   | \vec{v}     | Min                     | Max                  | Min                        | Max                  | Min                     | Max                  | Unit |
| VOL              | Low-Level Output Voltage — OSC <sub>out</sub>    | I <sub>out</sub> ≈0 μA<br>V <sub>in</sub> =V <sub>DD</sub>                       | 3<br>5<br>9 | - 1                     | 0.9<br>1.5<br>2.7    | -<br>-                     | 0.9<br>1.5<br>2.7    |                         | 0.9<br>1.5<br>2.7    | , V  |
| ∨он              | High-Level Output Voltage — OSC <sub>out</sub>   | I <sub>out</sub> ≈0 μA<br>V <sub>in</sub> =VSS                                   | 3<br>5<br>9 | 2.1<br>3.5<br>6.3       | -<br>-<br>-          | 2.1<br>3.5<br>6.3          |                      | 2.1<br>3.5<br>6.3       |                      | V    |
| V <sub>OL</sub>  | Low-Level Output Voltage — Other Outputs         | l <sub>out</sub> ≈0 μA                                                           | 3<br>5<br>9 | -<br>-<br>-             | 0.05<br>0.05<br>0.05 | -<br>-                     | 0.05<br>0.05<br>0.05 | -                       | 0.05<br>0.05<br>0.05 | V    |
| Voн              | High-Level Output Voltage — Other Outputs        | l <sub>out</sub> ≈0 μA                                                           | 3<br>5<br>9 | 2.95<br>4.95<br>8.95    | _<br>_<br>_          | 2.95<br>4.95<br>8.95       | 1 1 1                | 2.95<br>4.95<br>8.95    | 1 1 1                | ٧    |
| V(BR)DSS         | Drain-to-Source Breakdown<br>Voltage – SW1, SW2  | R <sub>pullup</sub> = 4.7 kΩ                                                     |             | 15                      | _                    | 15                         | -                    | 15                      | -                    | ٧    |
| lOL              | Low-Level Sinking Current —<br>Modulus Control   | V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V | 3 5 9       | 1.30<br>1.90<br>3.80    | _<br>_<br>_          | 1.10<br>1.70<br>3.30       | 1 1                  | 0.66<br>1.08<br>2.10    |                      | mA   |
| lон              | High-Level Sourcing Current —<br>Modulus Control | V <sub>out</sub> = 2.7 V<br>V <sub>out</sub> = 4.6 V<br>V <sub>out</sub> = 8.5 V | 3<br>5<br>9 | -0.60<br>-0.90<br>-1.50 | _<br>_<br>_          | - 0.50<br>0.75<br>1.25     | _<br>_<br>_          | -0.30<br>-0.50<br>-0.80 | _<br>_<br>_          | mA   |
| lOL              | Low-Level Sinking Current — Lock<br>Detect       | V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V | 3<br>5<br>9 | 0.25<br>0.64<br>1.30    | _<br>_<br>_          | 0.20<br>0.51<br>1.00       | _<br>_<br>_          | 0.15<br>0.36<br>0.70    | -<br>-<br>-          | mA   |
| Юн               | High-Level Sourcing Current Lock<br>Detect       | V <sub>out</sub> = 2.7 V<br>V <sub>out</sub> = 4.6 V<br>V <sub>out</sub> = 8.5 V | 3<br>5<br>9 | -0.25<br>-0.64<br>-1.30 |                      | - 0.20<br>- 0.51<br>- 1.00 | _<br>_<br>_          | -0.15<br>-0.36<br>-0.70 | _<br>_<br>_          | mA   |
| lOL              | Low-Level Sinking Current—SW1,<br>SW2            | V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V | 3<br>5<br>9 | 0.80<br>1.50<br>3.50    | -<br>-<br>-          | 0.48<br>0.90<br>2.10       | <del>-</del><br>-    | 0.24<br>0.45<br>1.05    | _<br>_<br>_          | mA   |
| lOL              | Low-Level Sinking Current — Other Outputs        | V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V | 3<br>5<br>9 | 0.44<br>0.64<br>1.30    | _<br>_<br>_          | 0.35<br>0.51<br>1.00       | _<br>_<br>_          | 0.22<br>0.36<br>0.70    | <del>-</del><br>-    | mA   |
| ЮН               | High-Level Sourcing Current — Other Outputs      | V <sub>out</sub> = 2.7 V<br>V <sub>out</sub> = 4.6 V<br>V <sub>out</sub> = 8.5 V | 3<br>5<br>9 | -0.44<br>-0.64<br>-1.30 | _<br>_<br>_          | -0.35<br>-0.51<br>-1.00    | -<br>-<br>-          | -0.22<br>-0.36<br>-0.70 |                      | mA   |
| loz              | Output Leakage Current—PD <sub>Out</sub>         | V <sub>out</sub> = V <sub>DD</sub> or V <sub>SS</sub><br>Output in Off State     | 9           | -                       | ±0.3                 | _                          | ±0.1                 | -                       | ± 1.0                | μА   |
| loz              | Output Leakage Current-SW1,<br>SW2               | V <sub>out</sub> = V <sub>DD</sub> or V <sub>SS</sub><br>Output in Off State     | 9           | _                       | ±0.3                 | _                          | ±0.1                 | _                       | ±3.0                 | μА   |
| C <sub>out</sub> | Output Capacitance - PDout                       | PD <sub>out</sub> — 3-State                                                      |             | _                       | 10                   | -                          | 10                   |                         | 10                   | рF   |

## **FAMILY CHARACTERISTICS**

#### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 10 \text{ ns}$ )

| Symbol                              | Parameter                                                                                         | V <sub>D</sub> D<br>V | Guaranteed Limit<br>25°C | Guaranteed Limit<br>-40°C to 85°C | Unit |
|-------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------|--------------------------|-----------------------------------|------|
| <sup>t</sup> PLH <sup>, t</sup> PHL | Maximum Propagation Delay, fin to Modulus Control                                                 | 3                     | 110                      | 120<br>70                         | ns   |
|                                     | (Figures 1 and 4)                                                                                 | 5<br>9                | 60<br>35                 | 40                                |      |
| <sup>t</sup> PHL                    | Maximum Propagation Delay, Enable to SW1, SW2                                                     | 3                     | 160                      | 180                               | ns   |
|                                     | (Figures 1 and 5)                                                                                 | 5<br>9                | 80<br>50                 | 95<br>60                          |      |
| t <sub>w</sub>                      | Output Pulse Width, $\phi_R$ , $\phi_V$ , and LD with $f_R$ in Phase with $f_V$ (Figures 2 and 4) | 3 5                   | 25 to 200<br>20 to 100   | 25 to 260<br>20 to 125            | ns   |
| <del></del>                         | Maximum Output Transition Time, Modulus Control                                                   | 9                     | 10 to 70                 | 10 to 80                          | ns   |
| tTLH                                | (Figures 3 and 4)                                                                                 | 5 9                   | 60<br>40                 | 75<br>60                          | 115  |
| <sup>†</sup> THL                    | Maximum Output Transition Time, Modulus Control                                                   | 3                     | 60                       | 70                                | ns   |
|                                     | (Figures 3 and 4)                                                                                 | 5<br>9                | 34<br>30                 | 45<br>38                          |      |
| tTLH, tTHL                          | Maximum Output Transition Time, Lock Detect                                                       | 3                     | 180                      | 200                               | ns   |
|                                     | (Figures 3 and 4)                                                                                 | 5<br>9                | 90<br>70                 | 120<br>90                         |      |
| tTLH, tTHL                          | Maximum Output Transition Time, Other Outputs                                                     | 3                     | 160                      | 175                               | ns   |
|                                     | (Figures 3 and 4)                                                                                 | 5 9                   | 80<br>60                 | 100<br>65                         |      |

#### **SWITCHING WAVEFORMS**





Figure 3



<sup>\*</sup>Includes all probe and jig capacitance.

Figure 4. Test Circuit Figure 5. Test Circuit

## **FAMILY CHARACTERISTICS**

TIMING REQUIREMENTS (Input  $t_f = t_f = 10$  ns unless otherwise indicated)

| Symbol                          | Parameter                                                                                                          | V <sub>DD</sub> | Guaranteed Limit<br>25°C           | Guaranteed Limit<br>- 40°C to 85°C | Unit |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------|------------------------------------|------|
| <sup>f</sup> clk                | Serial Data Clock Frequency, Assuming 25% Duty Cycle<br>NOTE: Refer to Clock t <sub>w(H)</sub> below<br>(Figure 6) | 3<br>5<br>9     | dc to 5.0<br>dc to 7.1<br>dc to 10 | dc to 3.5<br>dc to 7.1<br>dc to 10 | MHz  |
| t <sub>su</sub>                 | Minimum Setup Time, Data to Clock<br>(Figure 7)                                                                    | 3<br>5<br>9     | 30<br>20<br>18                     | 30<br>20<br>18                     | ns   |
| th                              | Minimum Hold Time, Clock to Data<br>(Figure 7)                                                                     | 3<br>5<br>9     | 40<br>20<br>15                     | 40<br>20<br>15                     | ns   |
| t <sub>su</sub>                 | Minimum Setup Time, Clock to Enable<br>(Figure 7)                                                                  | 3<br>5<br>9     | 70<br>32<br>25                     | 70<br>32<br>25                     | ns   |
| t <sub>rec</sub>                | Minimum Recovery Time, Enable to Clock<br>(Figure 7)                                                               | 3<br>5<br>9     | 5<br>10<br>20                      | 5<br>10<br>20                      | ns   |
| tw(H)                           | Minimum Pulse Width, Clock, Enable<br>(Figure 6)                                                                   | 3<br>5<br>9     | 50<br>35<br>25                     | 70<br>35<br>25                     | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times—Any Input (Figure 8)                                                             | 3<br>5<br>9     | 5<br>4<br>2                        | 5<br>4<br>2                        | μS   |

#### **SWITCHING WAVEFORMS**



Figure 6





Figure 7

## **FAMILY CHARACTERISTICS**

FREQUENCY CHARACTERISTICS (Voltages Referenced to  $V_{SS}$ ,  $C_L = 50$  pF, Input  $t_r = t_f = 10$  ns unless otherwise indicated)

| Symbol | ]                                                      | Tank On a distant                                                                              | VDD         | - 4         | -40°C          |               | 25°C           |               | 85°C          |      |
|--------|--------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------|-------------|----------------|---------------|----------------|---------------|---------------|------|
|        | Parameter                                              | Test Condition                                                                                 | v           | Min         | Max            | Min           | Max            | Min           | Max           | Unit |
| fį     | Input Frequency (f <sub>in</sub> , OSC <sub>in</sub> ) | $R \ge 8$ , $A \ge 0$ , $N \ge 8$<br>$V_{in} = 500 \text{ mVp-p ac-coupled}$<br>sine wave      | 3<br>5<br>9 | _<br>_<br>_ | 6<br>15<br>15  | _<br>_<br>_   | 6<br>15<br>15  | _<br>_<br>_   | 6<br>15<br>15 | MH   |
|        |                                                        | R≥8, A≥0, N≥8<br>V <sub>in</sub> =1 Vp-p ac-coupled sine<br>wave                               | 3<br>5<br>9 | _<br>_<br>_ | 12<br>22<br>25 | <u>-</u><br>- | 12<br>20<br>22 | _<br>_<br>_   | 7<br>20<br>22 | МН   |
|        |                                                        | R≥8, A≥0, N≥8<br>V <sub>in</sub> =V <sub>DD</sub> to V <sub>SS</sub> dc-coupled<br>square wave | 3<br>5<br>9 | _<br>_<br>_ | 13<br>25<br>25 | -<br>-        | 12<br>22<br>25 | <u>-</u><br>- | 8<br>22<br>25 | МН   |



NOTE: The P<sub>D</sub> output state is equal to either V<sub>DD</sub> or V<sub>SS</sub> when active. When not active, the output is high impedance and the voltage at that pin is determined by the low pass filter capacitor.

Figure 9. Phase Detector/Lock Detector Output Waveforms

## **DESIGN CONSIDERATIONS**

#### PHASE-LOCKED LOOP-LOW PASS FILTER DESIGN



$$\omega_{n} = \sqrt{\frac{K_{\phi}K_{VCO}}{NR_{1}C}}$$

$$\zeta = \frac{N\omega_{n}}{2K_{\phi}K_{VCO}}$$

$$F(s) = \frac{1}{2K_{\phi}K_{VCO}}$$



$$\omega_{n} = \sqrt{\frac{K_{\phi}K_{VCO}}{NC(R_{1} + R_{2})}}$$

$$S = 0.5 \omega_{n} \left(R_{2}C + \frac{N}{K_{\phi}K_{VCO}}\right)$$

$$F(s) = \frac{R_{2}sC + 1}{(R_{1} + R_{2})sC + 1}$$



$$\omega_{n} = \sqrt{\frac{K_{\phi}K_{VCO}}{NCR_{1}}}$$

$$\varepsilon = \omega_{n}R_{2}C$$

ASSUMING GAIN A IS VERY LARGE, THEN:

$$F(s) = \frac{R_2sC + 1}{R_1sC}$$

NOTE: Sometimes R<sub>1</sub> is split into two series resistors each R<sub>1</sub> ÷ 2. A capacitor C<sub>C</sub> is then placed from the midpoint to ground to further filter  $\phi_V$  and  $\phi_R$ . The value of C<sub>C</sub> should be such that the corner frequency of this network does not significantly affect  $\omega_{\Omega}$ .

#### **DEFINITIONS:**

N = Total Division Ratio in feedback loop

 $K_{\phi}$  (Phase Detector Gain) =  $V_{DD}/4\pi$  for  $PD_{out}$   $K_{\phi}$  (Phase Detector Gain) =  $V_{DD}/2\pi$  for  $\phi_V$  and  $\phi_R$ 

 $K_{VCO}$  (VCO Gain) =  $\frac{2\pi\Delta f_{VCO}}{\Delta V_{VCO}}$ 

for a typical design  $\omega_n$  (Natural Frequency)  $\cong \frac{2\pi fr}{10}$  (at phase detector input),

Damping Factor: ∫ ≅ 1

#### RECOMMENDED FOR READING:

Gardner, Floyd M., Phaselock Techniques (second edition). New York, Wiley-Interscience, 1979.

Manassewitsch, Vadim, Frequency Synthesizers: Theory and Design (second edition). New York, Wiley-Interscience, 1980.

Blanchard, Alain, Phase-Locked Loops: Application to Coherent Receiver Design. New York, Wiley-Interscience, 1976.

Egan, William F., Frequency Synthesis by Phase Lock. New York, Wiley-Interscience, 1981.

Rohde, Ulrich L., Digital PLL Frequency Synthesizers Theory and Design. Englewood Cliffs, NJ, Prentice-Hall, 1983.

Berlin, Howard M., Design of Phase-Locked Loop Circuits, with Experiments. Indianapolis, Howard W. Sams and Co., 1978.

Kinley, Harold, The PLL Synthesizer Cookbook. Blue Ridge Summit, PA. Tab Books, 1980.

AN535, Phase-Locked Loop Design Fundamentals, Motorola Semiconductor Products, Inc., 1970.

AR254, Phase-Locked Loop Design Articles, Motorola Semiconductor Products, Inc., Reprinted with permission from Electronic Design, 1987.

BR504/D, Electronic Tuning Address Systems, Motorola Semiconductor Products, Inc., 1986.

#### **DESIGN CONSIDERATIONS**

#### CRYSTAL OSCILLATOR CONSIDERATIONS

The following options may be considered to provide a reference frequency to Motorola's CMOS frequency synthesizers. The most desirable is discussed first.

#### **USE OF A HYBRID CRYSTAL OSCILLATOR**

Commercially available temperature-compensated crystal oscillators (TCXOs) or crystal-controlled data clock oscillators provide very stable reference frequencies. An oscillator capable of sinking and sourcing 50  $\mu\text{A}$  at CMOS logic levels may be direct or dc coupled to OSCin. In general, the highest frequency capability is obtained utilizing a direct-coupled square wave having a rail-to-rail (VDD to VSS) voltage swing. If the oscillator does not have CMOS logic levels on the outputs, capacitive or ac couplng to OSCin may be used. OSCout, an unbuffered output, should be left floating.

For additional information about TCXOs and data clock oscillators, please consult the latest version of the *eem Electronic Engineers Master Catalog*, the *Gold Book*, or similar publications.

#### **DESIGN AN OFF-CHIP REFERENCE**

The user may design an off-chip crystal oscillator using ICs specifically developed for crystal oscillator applications, such as the MC12061 MECL device. The reference signal from the MECL device is ac coupled to OSC<sub>in</sub>. For large amplitude signals (standard CMOS logic levels), dc coupling is used. OSC<sub>out</sub>, an unbuffered output, should be left floating. In general, the highest frequency capability is obtained with a direct-coupled square wave having rail-to-rail voltage swing.

#### **USE OF THE ON-CHIP OSCILLATOR CIRCUITRY**

The on-chip amplifier (a digital inverter) along with an appropriate crystal may be used to provide a reference source frequency. A fundamental mode crystal, parallel resonant at the desired operating frequency, should be connected as shown in Figure 10.

For V<sub>DD</sub> = 5 V, the crystal should be specified for a loading capacitance, C<sub>L</sub>, which does not exceed 32 pF for frequencies to approximately 8 MHz, 20 pF for frequencies in the area of



<sup>\*</sup>May be deleted in certain cases. See text.

Figure 10. Pierce Crystal Oscillator Circuit

8 to 15 MHz, and 10 pF for higher frequencies. These are guidelines that provide a reasonable compromise between IC capacitance, drive capability, swamping variations in stray and IC input/output capacitance, and realistic C<sub>L</sub> values. The shunt load capacitance, C<sub>L</sub>, presented across the crystal can be estimated to be:

$$C_L = \frac{C_{in}C_{out}}{C_{in} + C_{out}} + C_a + C_0 + \frac{C1 \cdot C2}{C1 + C2}$$

where

 $C_{in} = 5$  pF (see Figure 11)  $C_{out} = 6$  pF (see Figure 11)  $C_a = 1$  pF (see Figure 11)

 $C_0$  = the crystal's holder capacitance (see Figure 12) C1 and C2 = external capacitors (see Figure 10)



Figure 11. Parasitic Capacitances of the Amplifier

$$\begin{array}{c}
\stackrel{1}{\circ} \stackrel{2}{\circ} \stackrel{1}{\circ} \stackrel{1}{\circ} \stackrel{2}{\circ} \stackrel{1}{\circ} \stackrel{1}{\circ$$

NOTE: Values are supplied by crystal manufacturer (parallel resonant crystal).

Figure 12. Equivalent Crystal Networks

The oscillator can be "trimmed" on-frequency by making a portion or all of C1 variable. The crystal and associated components must be located as close as possible to the OSC<sub>in</sub> and OSC<sub>out</sub> pins to minimize distortion, stray capacitance, stray inductance, and startup stabilization time. In some cases, stray capacitance should be added to the values for C<sub>in</sub> and C<sub>out</sub>.

Power is dissipated in the effective series resistance of the crystal, R<sub>e</sub>, in Figure 12. The drive level specified by the crystal manufacturer is the maximum stress that a crystal can withstand without damage or excessive shift in frequency. R1 in Figure 10 limits the drive level. The use of R1 may not be necessary in some cases; i.e., R1 = 0 ohms.

To verify that the maximum dc supply voltage does not overdrive the crystal, monitor the output frequency as a function of voltage at OSC<sub>out</sub>. (Care should be taken to minimize

## **DESIGN CONSIDERATIONS**

loading.) The frequency should increase very slightly as the dc supply voltage is increased. An overdriven crystal will decrease in frequency or become unstable with an increase in supply voltage. The operating supply voltage must be reduced or R1 must be increased in value if the overdiven condition exists. The user should note that the oscillator start-up time is proportional to the value of R1.

Through the process of supplying crystals for use with CMOS inverters, many crystal manufacturers have developed expertise in CMOS oscillator design with crystals. Discussions with such manufacturers can prove very helpful. See Table 1.

#### RECOMMENDED FOR READING

Technical Note TN-24, Statek Corp. Technical Note TN-7, Statek Corp.

- E. Hafner, "The Piezoelectric Crystal Unit Definitions and Method of Measurement", *Proc. IEEE*, Vol. 57, No. 2, Feb., 1969.
- D. Kemper, L. Rosine, "Quartz Crystals for Frequency Control", *Electro-Technology*, June, 1969.
- P. J. Ottowitz, "A Guide to Crystal Selection", *Electronic Design*, May, 1966.

Table 1. Partial List of Crystal Manufacturers

| Name                        | Address                               | Phone          |  |  |
|-----------------------------|---------------------------------------|----------------|--|--|
| United States Crystal Corp. | 3605 McCart St., Ft. Worth, TX 76110  | (817) 921-3013 |  |  |
| Crystek Crystal             | 2371 Crystal Dr., Ft. Myers, FL 33907 | (813) 936-2109 |  |  |
| Statek Corp.                | 512 N. Main St., Orange, CA 92668     | (714) 639-7810 |  |  |

NOTE: Motorola cannot recommend one supplier over another and in no way suggests that this is a complete listing of crystal manufacturers.

#### **DESIGN CONSIDERATIONS**

#### **DUAL-MODULUS PRESCALING**

#### OVERVIEW

The technique of dual-modulus prescaling is well established as a method of achieving high performance frequency synthesizer operation at high frequencies. Basically, the approach allows relatively low-frequency programmable counters to be used as high-frequency programmable counters with speed capability of several hundred MHz. This is possible without the sacrifice in system resolution and performance that results if a fixed (single-modulus) divider is used for the prescaler.

In dual-modulus prescaling, the lower speed counters must be uniquely configured. Special control logic is necessary to select the divide value P or P + 1 in the prescaler for the required amount of time (see modulus control definition). Motorola's dual-modulus frequency synthesizers contain this feature and can be used with a variety of dual-modulus prescalers to allow speed, complexity and cost to be tailored to the system requirements. Prescalers having P, P + 1 divide values in the range of  $\div$  3/  $\div$  4 to  $\div$  128/  $\div$  129 can be controlled by most Motorola frequency synthesizers.

Several dual-modulus prescaler approaches suitable for use with the MC145152-2, MC145156-2, or MC145158-2 are:

| ÷ 5/ ÷ 6                       | 440 MHz                                                                                                                                                                   |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ÷ 8/ ÷ 9                       | 500 MHz                                                                                                                                                                   |
| ÷ 10/ ÷ 11                     | 500 MHz                                                                                                                                                                   |
| $\div$ 32/ $\div$ 33           | 225 MHz                                                                                                                                                                   |
| ÷ 40/ ÷ 41                     | 225 MHz                                                                                                                                                                   |
| ÷ 64/ ÷ 65                     | 225 MHz                                                                                                                                                                   |
| ÷ 128/ ÷ 129                   | 520 MHz                                                                                                                                                                   |
| $\div$ 64/65 or $\div$ 128/129 | 1.1 GHz                                                                                                                                                                   |
| $\div$ 64/65 or $\div$ 128/129 | 2.0 GHz                                                                                                                                                                   |
|                                | $\div 8/ \div 9$<br>$\div 10/ \div 11$<br>$\div 32/ \div 33$<br>$\div 40/ \div 41$<br>$\div 64/ \div 65$<br>$\div 128/ \div 129$<br>$\div 64/65 \text{ or } \div 128/129$ |

#### **DESIGN GUIDELINES**

The system total divide value,  $N_{total}$  (NT) will be dictated by the application, i.e.

$$N_T = \frac{\text{frequency into the prescaler}}{\text{frequency into the phase detector}} = N \cdot P + A$$

N is the number programmed into the  $\div$ N counter, A is the number programmed into the  $\div$ A counter, P and P+1 are the two selectable divide ratios available in the dual-modulus prescalers. To have a range of N<sub>T</sub> values in sequence, the  $\div$ A counter is programmed from zero through P-1 for a particular value N in the  $\div$ N counter. N is then incremented to N+1 and the  $\div$ A is sequenced from zero through P-1 again.

There are minimum and maximum values that can be achieved for N<sub>T</sub>. These values are a function of P and the size of the  $\div$  N and  $\div$  A counters. The constraint N  $\ge$  A always applies. If  $A_{max} = P - 1$ , then  $N_{min} \ge P - 1$ . Then  $N_{Tmin} = \{P - 1\}$  P + A or  $\{P - 1\}$  P since A is free to assume the value of zero.

$$N_{Tmax} = N_{max} \cdot P + A_{max}$$

To maximize system frequency capability, the dual-modulus prescaler output must go from low to high after each group of P or P+1 input cycles. The prescaler should divide by P when its modulus control line is high and by P+1 when its modulus control is low.

For the maximum frequency into the prescaler (fycomax), the value used for P must be large enough such that:

- A. fVCO max divided by P may not exceed the frequency capability of fin (input to the ÷ N and ÷ A counters).
- B. The period of fVCO divided by P must be greater than the sum of the times:
  - a. Propagation delay through the dual-modulus prescaler.
  - Prescaler setup or release time relative to its modulus control signal.
  - c. Propagation time from f<sub>in</sub> to the modulus control output for the frequency synthesizer device.

A sometimes useful simplification in the programming code can be achieved by choosing the values for P of 8, 16, 32, or 64. For these cases, the desired value for N<sub>T</sub> results when N<sub>T</sub> in binary is used as the program code to the  $\div$  N and  $\div$  A counters treated in the following manner:

- A. Assume the  $\div$  A counter contains "a" bits where  $2^a \ge P$ .
- B. Always program all higher order ÷ A counter bits above "a" to zero.
- C. Assume the ÷ N counter and the ÷ A counter (with all the higher order bits above "a" ignored) combined into a single binary counter of n+a bits in length (n=number of divider stages in the ÷ N counter). The MSB of this "hypothetical" counter is to correspond to the MSB of ÷ N and the LSB is to correspond to the LSB of ÷ A. The system divide value, N<sub>T</sub>, now results when the value of N<sub>T</sub> in binary is used to program the "new" n+a bit counter.

By using two devices, several dual-modulus values are achievable:



| DEVI     | CE                             |                                  |              |
|----------|--------------------------------|----------------------------------|--------------|
| DEVICE A | MC12009                        | MC12011                          | MC12013      |
| MC10131  | ÷ 20/ ÷ 21                     | ÷ 321 ÷ 33                       | ÷ 40/ ÷ 41   |
| MC10138  | ÷ 50/ ÷ 51                     | ÷ 80/ ÷ 81                       | ÷ 100/ ÷ 101 |
| MC10154  | ÷ 40/ ÷ 41<br>OR<br>÷ 80/ ÷ 81 | ÷ 64/ ÷ 65<br>OR<br>÷ 128/ ÷ 129 | ÷ 80/ ÷ 81   |

NOTE: MC12009, MC12011, and MC12013 are pin equivalent. MC12015, MC12016, and MC12017 are pin equivalent.