

# 512 Kb (32 K × 16) Static RAM

#### **Features**

■ Temperature range
□ Automotive: -40 °C to 125 °C

■ High speed□ t<sub>AA</sub> = 15 ns

■ Optimized voltage range: 2.5 V to 2.7 V

■ Automatic power down when deselected

■ Independent control of upper and lower bits

■ CMOS for optimum speed and power

■ Package offered: 44-pin TSOP II

#### **Functional Description**

The CY7C1020CV26 is a high performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected.

<u>Writing</u> to the device is <u>acc</u>omplished by taking chip enable  $(\overline{CE})$  and write enable  $(\overline{WE})$  inputs LOW. If byte low enable  $(\overline{BLE})$  is LOW, then data from I/O pins  $(I/O_1$  through I/O\_8), is written into the location specified on the address pins  $(A_0$  through  $A_{14}$ ). If byte high enable  $(\overline{BHE})$  is LOW, then data from I/O pins  $(I/O_9$  through  $I/O_{16})$  is written into the location specified on the address pins  $(A_0$  through  $A_{14})$ .

Reading from the device is accomplished by taking chip enable ( $\overline{OE}$ ) and Output Enable ( $\overline{OE}$ ) LOW while forcing the write enable ( $\overline{WE}$ ) HIGH. If byte low enable ( $\overline{BLE}$ ) is LOW, then data from the memory location specified by the address pins appears on I/O<sub>1</sub> to I/O<sub>8</sub>. If Byte High Enable ( $\overline{BHE}$ ) is LOW, then data from memory appears on I/O<sub>9</sub> to I/O<sub>16</sub>. See the Truth Table on page 7 for a complete description of read and write modes.

The input/output pins (I/O<sub>1</sub> through I/O<sub>16</sub>) are placed in a high impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY7C1020CV26 is available in a standard 44-pin TSOP Type II.





### **Pin Configuration**

Figure 1. 44-Pin TSOP II (Top View)



#### **Selection Guide**

| Description                  | CY7C1020CV26-15 | Unit |
|------------------------------|-----------------|------|
| Maximum access time          | 15              | ns   |
| Maximum operating current    | 100             | mA   |
| Maximum CMOS standby current | 5               | mA   |



### **Maximum Ratings**

| DC input voltage <sup>[1]</sup>                        | -0.5 V to V <sub>CC</sub> +0.5 V |
|--------------------------------------------------------|----------------------------------|
| Current into outputs (LOW)                             | 20 mA                            |
| Static discharge voltage(per MIL-STD-883, Method 3015) | > 2001 V                         |
| Latch up current                                       | > 200 mA                         |

## **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>CC</sub> |  |
|------------|------------------------|-----------------|--|
| Automotive | –40 °C to +125 °C      | 2.5 V to 2.7 V  |  |

### **Electrical Characteristics** Over the Operating Range

| Parameter                      | Description                                     | Test Conditions                                                                                                                                                                                                | CY7C10     | CY7C1020CV26          |      |  |
|--------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|------|--|
| Parameter                      | Description                                     | lest Conditions                                                                                                                                                                                                | Min        | Max                   | Unit |  |
| V <sub>OH</sub>                | Output HIGH voltage                             | $V_{CC} = Minimum,$ $I_{OH} = -1.0 \text{ mA}$                                                                                                                                                                 | 2.3        |                       | V    |  |
| V <sub>OL</sub>                | Output LOW voltage                              | $V_{CC} = Minimum,$<br>$I_{OL} = 1.0 \text{ mA}$                                                                                                                                                               |            | 0.4                   | V    |  |
| V <sub>IH</sub>                | Input HIGH voltage                              |                                                                                                                                                                                                                | 2.0        | V <sub>CC</sub> + 0.3 | V    |  |
| V <sub>IL</sub>                | Input LOW voltage <sup>[1]</sup>                |                                                                                                                                                                                                                | -0.3       | 0.8                   | V    |  |
| I <sub>IX</sub>                | Input load current                              | $GND \le V_I \le V_{CC}$                                                                                                                                                                                       | <b>-</b> 5 | +5                    | μΑ   |  |
| I <sub>OZ</sub>                | Output leakage current                          | $GND \le V_I \le V_{CC}$ , Output Disabled                                                                                                                                                                     | <b>-</b> 5 | +5                    | μΑ   |  |
| I <sub>OS</sub> <sup>[2]</sup> | Output short circuit current                    | V <sub>CC</sub> = Maximum, V <sub>OUT</sub> = GND                                                                                                                                                              |            | -300                  | mA   |  |
| I <sub>CC</sub>                | V <sub>CC</sub> operating supply current        | $V_{CC} = Maximum, I_{OUT} = 0 mA,$<br>$f = f_{MAX} = 1/t_{RC}$                                                                                                                                                |            | 100                   | mA   |  |
| I <sub>SB1</sub>               | Automatic CE power-down<br>Current —TTL Inputs  | Maximum $V_{CC}$ , $\overline{CE} \ge V_{IH}$<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$                                                                                                    |            | 40                    | mA   |  |
| I <sub>SB2</sub>               | Automatic CE power-down<br>Current —CMOS Inputs | $\label{eq:maximum} \begin{split} & \underline{\text{Maximum V}_{CC}}, \\ & CE \geq V_{CC} - 0.3 \text{ V}, \\ & V_{IN} \geq V_{CC} - 0.3 \text{ V}, \text{ or } V_{IN} \leq 0.3 \text{ V}, f = 0 \end{split}$ |            | 5                     | mA   |  |

### Capacitance<sup>[3]</sup>

| Parameter        | Description        | Test Conditions                                | Max | Unit |
|------------------|--------------------|------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input capacitance  | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz},$ | 8   | pF   |
| C <sub>OUT</sub> | Output capacitance | $V_{CC} = 2.6 \text{ V}$                       | 8   | pF   |

#### Notes

- 1. VIL (min.) = -2.0V for pulse durations of less than 20 ns.
- 2. Not more than one output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds.
- 3. Tested initially and after any design or process changes that may affect these parameters.



Figure 2. AC Test Loads and Waveforms<sup>[4]</sup>



#### AC Switching Characteristics Over the Operating Range

| Danamatan                      | Description                         | CY7C10 | CY7C1020CV26 |      |  |
|--------------------------------|-------------------------------------|--------|--------------|------|--|
| Parameter                      | Description                         | Min    | Max          | Unit |  |
| READ CYCLE                     |                                     |        | •            | •    |  |
| t <sub>RC</sub>                | Read cycle time                     | 15     |              | ns   |  |
| t <sub>AA</sub>                | Address to data valid               |        | 15           | ns   |  |
| t <sub>OHA</sub>               | Data hold from address change       | 3      |              | ns   |  |
| t <sub>ACE</sub>               | CE LOW to data valid                |        | 15           | ns   |  |
| t <sub>DOE</sub>               | OE LOW to data valid                |        | 7            | ns   |  |
| t <sub>LZOE</sub>              | OE LOW to low Z <sup>[5]</sup>      | 0      |              | ns   |  |
| t <sub>HZOE</sub>              | OE HIGH to high Z <sup>[5, 6]</sup> |        | 7            | ns   |  |
| t <sub>LZCE</sub>              | CE LOW to low Z <sup>[5]</sup>      | 3      |              | ns   |  |
| t <sub>HZCE</sub>              | CE HIGH to high Z <sup>[5, 6]</sup> |        | 7            | ns   |  |
| t <sub>PU</sub> <sup>[7]</sup> | CE LOW to power-up                  | 0      |              | ns   |  |
| t <sub>PD</sub> <sup>[7]</sup> | CE HIGH to power-down               |        | 15           | ns   |  |
| t <sub>DBE</sub>               | Byte enable to data valid           |        | 7            | ns   |  |
| t <sub>LZBE</sub>              | Byte enable to low Z                | 0      |              | ns   |  |
| t <sub>HZBE</sub>              | Byte disable to high Z              |        | 7            | ns   |  |
| WRITE CYCLE <sup>[8]</sup>     |                                     | •      |              | •    |  |
| t <sub>WC</sub>                | Write cycle time                    | 15     |              | ns   |  |
| t <sub>SCE</sub>               | CE LOW to write end                 | 10     |              | ns   |  |
| t <sub>AW</sub>                | Address setup to write end          | 10     |              | ns   |  |
| t <sub>HA</sub>                | Address hold from write end         | 0      |              | ns   |  |
| t <sub>SA</sub>                | Address setup to write start        | 0      |              | ns   |  |
| t <sub>PWE</sub>               | WE pulse width                      | 10     |              | ns   |  |
| t <sub>SD</sub>                | Data setup to write end             | 8      |              | ns   |  |
| t <sub>HD</sub>                | Data hold from write end            | 0      |              | ns   |  |
| t <sub>LZWE</sub>              | WE HIGH to Low Z <sup>[5]</sup>     | 3      |              | ns   |  |
| t <sub>HZWE</sub>              | WE LOW to High Z <sup>[5, 6]</sup>  |        | 4            | ns   |  |
| t <sub>BW</sub>                | Byte enable to end of write         | 10     |              | ns   |  |

#### Notes

- Test conditions assume signal transition time of 1V/ns or less, timing reference levels of 1.3 V, input pulse levels of 0 to 2.5 V and transmission line loads as in (a) of AC Test Loads.
- At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device.

  t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
- This parameter is guaranteed by design and is not)
- The internal write time of the memory is defined by the overlap of CE LOW, WE LOW and BHE / BLE LOW. CE, WE and BHE / BLE must be LOW to initiate a write, and the transition of these signals can terminate the write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates



## **Switching Waveforms**

Figure 3. Read Cycle No. 1<sup>[9, 10]</sup>



Figure 4. Read Cycle No. 2 (OE Controlled)[10, 11]





## **Switching Waveforms**

Figure 5. Write Cycle No. 1 (CE Controlled)[12, 13]



Figure 6. Write Cycle No. 2 (BLE or BHE Controlled)



Notes

12. Data I/O is high impedance if  $\overline{OE}$  or  $\overline{BHE}$  and  $\overline{BLE} = V_{IH}$ .

13. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high impedance state.



## **Switching Waveforms**

Figure 7. Write Cycle No. 3 (WE Controlled, OE LOW)



## **Truth Table**

| CE | ŌĒ | WE | BLE | BHE | I/O <sub>1</sub> –I/O <sub>8</sub> | I/O <sub>9</sub> –I/O <sub>16</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Χ  | Χ  | Χ   | Χ   | High Z                             | High Z                              | Power-Down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read – All bits            | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data Out                           | High Z                              | Read – Lower bits only     | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High Z                             | Data Out                            | Read – Upper bits only     | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data In                            | Data In                             | Write – All bits           | Active (I <sub>CC</sub> )  |
|    |    |    | L   | Н   | Data In                            | High Z                              | Write – Lower bits only    | Active (I <sub>CC</sub> )  |
|    |    |    | Н   | L   | High Z                             | Data In                             | Write – Upper bits only    | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Χ   | Χ   | High Z                             | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |
| L  | Х  | Χ  | Н   | Н   | High Z                             | High Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |



## **Ordering Information**

| <br>peed<br>ns) | Ordering Code       | Package Package Type Name |                               | Operating<br>Range |
|-----------------|---------------------|---------------------------|-------------------------------|--------------------|
| 15              | CY7C1020CV26-15ZSXE | Z44                       | 44-pin TSOP Type II (Pb-free) | Automotive         |

#### **Ordering Code Definitions**





### **Package Diagrams**

Figure 8. 44-Pin TSOP II





## **Document History Page**

| Document<br>Document | ocument Title: CY7C1020CV26 512 Kb (32 K × 16) Static RAM<br>ocument Number: 38-05406 |                    |                    |                                                                                                                                                     |  |  |  |  |
|----------------------|---------------------------------------------------------------------------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| REV.                 | ECN NO.                                                                               | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                               |  |  |  |  |
| **                   | 128060                                                                                | 07/30/03           | EJH                | Customized data sheet to meet special requirements for CG5988AF Automotive temperature range: -40°C / +125°C                                        |  |  |  |  |
| *A                   | 352999                                                                                | See ECN            | SYT                | Removed 'CG5988AF' from the Datasheet Edited the features section for better structure on Page 1 Edited the title to include the mention of '512Kb' |  |  |  |  |
| *B                   | 2903127                                                                               | 04/01/2010         | VIVG               | Updated template. Updated package diagram. Added Sales, Solutions, and Legal Information.                                                           |  |  |  |  |
| *C                   | 3109992                                                                               | 12/14/2010         | AJU                | Added Ordering Code Definitions.                                                                                                                    |  |  |  |  |
| *D                   | 3346414                                                                               | 08/16/2011         | RAME               | Update Ordering Code Definitions                                                                                                                    |  |  |  |  |



#### Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive cypress.com/go/automotive
Clocks & Buffers cypress.com/go/clocks
Interface cypress.com/go/interface
Lighting & Power Control cypress.com/go/powerpsoc
cypress.com/go/plc

Memory cypress.com/go/memory
Optical & Image Sensing cypress.com/go/image
PSoC cypress.com/go/psoc
Touch Sensing cypress.com/go/touch
USB Controllers cypress.com/go/USB
Wireless/RF cypress.com/go/wireless

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2003-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.