# **TDA8035HN**

## **Smart card interface**

Rev. 2.1 — 3 December 2012

Product data sheet COMPANY PUBLIC

### 1. General description

The TDA8035 is the cost efficient successor of the established integrated contact smart card reader IC TDA8024. It offers a high level of security for the card by performing current limitation, short-circuit detection, ESD protection as well as supply supervision. The current consumption during the standby mode of the contact reader is very low as it operates in the 3 V supply domain. The TDA8035 is therefore the ideal component for a power efficient contact reader.

### 2. Features and benefits

#### 2.1 Protection of the contact smart card

- Thermal and short-circuit protection on all card contacts
- V<sub>CC</sub> regulation:
  - $\blacklozenge$  5 V, 3 V, 1.8 V  $\pm$  5 % on 2 × 220 nF multilayer ceramic capacitors with low ESR
  - Current spikes of 40 nA/s (V<sub>CC</sub> = 5 V and 3 V) or 15 nA/s (V<sub>CC</sub> = 1.8 V) up to 20 MHz, with controlled rise and fall times. Filtered overload detection is approximately 120 mA.
- Automatic activation and deactivation sequences initiated by software or by hardware in the event of a short-circuit, card take-off, overheating, falling V<sub>REG</sub> V<sub>DD(INTF)</sub>, V<sub>DDP</sub>
- Enhanced card-side ElectroStatic Discharge (ESD) protection of (> 8 kV)
- Supply supervisor for killing spikes during power on and off:
  - threshold internally fixed
  - externally by a resistor bridge

#### 2.2 Easy integration into your contact reader

- SW compatible to TDA8024 and TDA8034
- 5 V, 3 V, 1.8 V smart card supply
- DC-to-DC converter for V<sub>CC</sub> generation separately powered from 2.7 V to 5.5 V supply (V<sub>DDP</sub> and GNDP)
- Very low power consumption in Deep Shutdown mode
- Three protected half-duplex bidirectional buffered I/O lines (C4, C7 and C8)
- External clock input up to 26 MHz
- Card clock generation up to 20 MHz using pins CLKDIV1 and CLKDIV2 with synchronous frequency changes of f<sub>XTAL</sub>, f<sub>XTAL</sub>, f<sub>XTAL</sub>, or f<sub>XTAL</sub>, or f<sub>XTAL</sub>
- Non-inverted control of pin RST using pin RSTIN
- Built-in debouncing on card presence contact



NXP Semiconductors TDA8035HN

**Smart card interface** 

- Multiplexed status signal using pin OFFN
- Chip Select digital input for parallel operation of several TDA8035 ICs.

#### 2.2.1 Other

- HVQFN32 package
- Compliant with ISO 7816, NDS and EMV 4.2 payment systems

## 3. Applications

- Pay TV
- Electronic payment
- Identification
- IC card readers for banking

### 4. Quick reference data

Table 1. Quick reference data

| Symbol                | Parameter                | Conditions                                                                           | Min  | Тур | Max  | Unit |
|-----------------------|--------------------------|--------------------------------------------------------------------------------------|------|-----|------|------|
| Supply                |                          |                                                                                      |      |     |      |      |
| $V_{DDP}$             | power supply voltage     |                                                                                      | 2.7  | 3.3 | 5.5  | V    |
| V <sub>DD(INTF)</sub> | interface supply voltage |                                                                                      | 1.6  | 3.3 | 3.6  | V    |
| I <sub>DDP</sub>      | power supply current     | deep shutdown mode;                                                                  | -    | 0.1 | 3    | μА   |
|                       |                          | $f_{XTAL} = stopped;$                                                                |      |     |      |      |
|                       |                          | shutdown mode;                                                                       | -    | 300 | 500  | μΑ   |
|                       |                          | $f_{XTAL} = stopped;$                                                                |      |     |      |      |
|                       |                          | active mode; $V_{CC} = +5 \text{ V}$<br>CLK = $f_{XTAL}/2$ ; no load                 | -    | -   | 5    | mA   |
|                       |                          | active mode; CLK = $f_{XTAL}/2$ ; $V_{CC} = +5 \text{ V}$ ; $I_{CC} = 65 \text{ mA}$ | -    | -   | 220  | mA   |
|                       |                          | active mode; CLK = $f_{XTAL}/2$ ;<br>V <sub>CC</sub> = +3 V; I <sub>CC</sub> = 65 mA | -    | -   | 160  | mA   |
|                       |                          | active mode; CLK = $f_{XTAL}/2$ ; $V_{CC}$ = +1.8 V; $I_{CC}$ = 35 mA                | -    | -   | 120  | mA   |
| I <sub>DD(INTF)</sub> | interface supply current | deep shutdown mode;<br>f <sub>XTAL</sub> = stopped;<br>present card                  | -    | -   | 1    | μА   |
|                       |                          | shutdown mode;<br>f <sub>XTAL</sub> = stopped;<br>present card                       | -    | -   | 1    | μА   |
| Internal sup          | pply voltage             |                                                                                      |      |     |      |      |
| $V_{DD}$              | supply voltage           |                                                                                      | 1.62 | 1.8 | 1.98 | V    |

NXP Semiconductors TDA8035HN

**Smart card interface** 

 Table 1.
 Quick reference data ...continued

 $V_{DDP} = 3.3 \text{ V; } V_{DD(INTF)} = 3.3 \text{ V; } f_{Xtal} = 10 \text{ MHz; } GND = 0 \text{ V; } T_{amb} = 25 \text{ °C; } unless otherwise specified to the specified of the specified of$ 

| Symbol                   | Parameter                      | Conditions                               | Min  | Тур | Max  | Unit |
|--------------------------|--------------------------------|------------------------------------------|------|-----|------|------|
| Card supply              | y voltage: pin V <sub>CC</sub> |                                          |      |     |      |      |
| V <sub>CC</sub>          | supply voltage                 | 5 V card; DC I <sub>CC</sub> < 65 mA     | 4.75 | 5.0 | 5.25 | V    |
|                          |                                | 5 V card; AC current spikes of 40 nA/s   | 4.65 | 5.0 | 5.25 | V    |
|                          |                                | 3 V card; DC I <sub>CC</sub> < 65 mA     | 2.85 | -   | 3.15 | V    |
|                          |                                | 3 V card; AC current spikes of 40 nA/s   | 2.76 | -   | 3.24 | V    |
|                          |                                | 1.8 V card; DC I <sub>CC</sub> < 35 mA   | 1.71 | -   | 1.89 | V    |
|                          |                                | 1.8 V card; AC current spikes of 15 nA/s | 1.66 | -   | 1.94 | V    |
| V <sub>ripple(p-p)</sub> | peak-to-peak ripple voltage    | from 20 kHz to 200 MHz                   | -    | -   | 300  | mV   |
| I <sub>CC</sub>          | supply current                 | $V_{CC} = 5 \text{ V or } 3 \text{ V}$   | -    | -   | 65   | mA   |
|                          |                                | V <sub>CC</sub> = 1.8 V                  | -    | -   | 35   | mA   |
| General                  |                                |                                          |      |     |      |      |
| t <sub>deact</sub>       | deactivation time              | total sequence                           | 35   | 90  | 250  | μS   |
| P <sub>tot</sub>         | total power dissipation        |                                          | -    | -   | 0.45 | W    |
| T <sub>amb</sub>         | ambient temperature            |                                          | -25  | -   | +85  | °C   |

# 5. Ordering information

Table 2. Ordering information

| Type number  | Package | Package                                                                                                    |          |  |  |  |  |
|--------------|---------|------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|              | Name    | Description                                                                                                | Version  |  |  |  |  |
| TDA8035HN/C1 | HVQFN32 | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body $5\times5\times0.85$ mm | SOT617-7 |  |  |  |  |

## 6. Block diagram



## 7. Pinning information

### 7.1 Pinning



## 7.2 Pin description

Table 3. Pin description

| Symbol                | Pin | Supply         | Туре   | Description                                                                                                                                |
|-----------------------|-----|----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------|
| I/OUC                 | 1   | $V_{DD(INTF)}$ | I/O    | host data I/O line (internal 10 k $\Omega$ pull-up resistor to $V_{DD(INTF)}$ )                                                            |
| PORADJ                | 2   | $V_{DD(INTF)}$ | I      | Input for $V_{\text{DD}(\text{INTF})}$ supervisor. PORADJ threshold can be changed with an external R bridge                               |
| CMDVCCN               | 3   | $V_{DD(INTF)}$ | I      | start activation sequence input from the host (active LOW)                                                                                 |
| V <sub>DD(INTF)</sub> | 4   | $V_{DD(INTF)}$ | supply | interface supply voltage                                                                                                                   |
| CLKDIV1               | 5   | $V_{DD(INTF)}$ | I      | control with CLKDIV2 for choosing CLK frequency (see Table 4)                                                                              |
| CLKDIV2               | 6   | $V_{DD(INTF)}$ | I      | control with CLKDIV1 for choosing CLK frequency (see Table 4)                                                                              |
| EN_5V/3VN             | 7   | $V_{DD(INTF)}$ | I      | control signal for selecting $V_{CC}$ = 5 V (HIGH) or $V_{CC}$ = 3 V (LOW) if EN_1.8 VN = High                                             |
| EN_1.8 VN             | 8   | $V_{DD(INTF)}$ | I      | control signal for selecting V <sub>CC</sub> = 1.8 V (low)                                                                                 |
| RSTIN                 | 9   | $V_{DD(INTF)}$ | I      | card reset input from the host (active HIGH)                                                                                               |
| OFFN                  | 10  | $V_{DD(INTF)}$ | 0      | NMOS interrupt to the host (active LOW) with 10 $k\Omega$ internal pull-up resistor to $V_{DD(INTF)}$ (See fault detection)                |
| GND                   | 11  | -              | supply | ground                                                                                                                                     |
| XTAL1                 | 12  | $V_{DD(INTF)}$ | I      | crystal connection 1                                                                                                                       |
| XTAL2                 | 13  | $V_{DD(INTF)}$ | 0      | crystal connection 2                                                                                                                       |
| V <sub>REG</sub>      | 14  | $V_{DDP}$      | supply | Internal supply voltage                                                                                                                    |
| SAM                   | 15  | $V_{DDP}$      | I/O    | DC-to-DC converter capacitor; connected between SAM and SAP; C = 330 nF or 100 nF (see Figure 13) with ESR < 100 m $\Omega$ at Freq=100kHz |
| GNDP                  | 16  | -              | supply | DC-to-DC converter power supply ground                                                                                                     |

TDA8035HN

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.

**TDA8035HN** 

#### **Smart card interface**

 Table 3.
 Pin description ...continued

| Symbol    | Pin | Supply                | Type   | Description                                                                                                                                              |
|-----------|-----|-----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| SBM       | 17  | $V_{DDP}$             | I/O    | DC-to-DC converter capacitor; connected between SBM and SBP; C = 330 nF or 100nF (see Figure 13) with ESR < 100 m $\Omega$ at Freq=100kHz                |
| $V_{DDP}$ | 18  | $V_{DDP}$             | supply | Power supply voltage                                                                                                                                     |
| SBP       | 19  | $V_{DDP}$             | I/O    | DC-to-DC converter capacitor; connected between SBM and SBP; C = 330 nF or 100nF (see Figure 13) with ESR < 100 m $\Omega$ at Freq=100kHz                |
| SAP       | 20  | $V_{DDP}$             | I/O    | DC-to-DC converter capacitor; connected between SAM and SAP; C = 330 nF or 100nF (see Figure 13) with ESR < 100 m $\Omega$ at Freq=100kHz                |
| VUP       | 21  | $V_{DDP}$             | I/O    | DC-to-DC converter output decoupling capacitor connected between VUP and GNDP; C = 1 $\mu F$ with ESR < 100 $m\Omega$ at Freq=100kHz                     |
| $V_{CC}$  | 22  | $V_{CC}$              | 0      | supply for the card (C1), decouple to GND with 2 $\times$ 220 nF capacitors with ESR < 100 m $\Omega$                                                    |
| RST       | 23  | $V_{CC}$              | 0      | card reset (C2)                                                                                                                                          |
| CLK       | 24  | V <sub>CC</sub>       | 0      | clock to the card (C3)                                                                                                                                   |
| GNDC      | 25  | -                     | supply | card signal ground                                                                                                                                       |
| AUX1      | 26  | V <sub>CC</sub>       | I/O    | auxiliary data line to and from the card (C4), internal 10 $k\Omega$ pull-up resistor to $V_{CC}$                                                        |
| AUX2      | 27  | $V_{CC}$              | I/O    | auxiliary data line to and from the card (C8), internal 10 $k\Omega$ pull-up resistor to $V_{CC}$                                                        |
| I/O       | 28  | $V_{CC}$              | I/O    | data line to and from the card (C7), internal 10 k $\Omega$ pull-up resistor to V $_{CC}$                                                                |
| CS        | 29  | $V_{DD(INTF)}$        | I      | Chip Select input from the host (active High)                                                                                                            |
| PRESN     | 30  | $V_{DD(INTF)}$        | I      | Card presence contact input (active LOW); if PRESN is true, then the card is considered as present. A debouncing feature of 4.05 ms typical is built in. |
| AUX1UC    | 31  | $V_{DD(INTF)}$        | I/O    | auxiliary data line to and from the host, internal 10 $k\Omega$ pull-up resistor to $V_{\text{DD(INTF)}}$                                                |
| AUX2UC    | 32  | $V_{\text{DD(INTF)}}$ | I/O    | auxiliary data line to and from the host, internal 10 k $\Omega$ pull-up resistor to $V_{DD(INTF)}$                                                      |

## 8. Functional description

**Remark:** The ISO 7816 terminology convention has been adhered to throughout this document, and it is assumed that the reader is familiar with this convention.

### 8.1 Power supply

Power supply voltage V<sub>DDP</sub> is from 2.7 V to 5.5 V

All interface signals with the system controller are referenced to  $V_{DD(INTF)}$ . All card contacts remain inactive during powering up or powering down.

Internal regulator V<sub>REG</sub> is 1.8 V

After powering the device, OFFN remains low until CMDVCCN is set high and PRESN is low.

During power off, OFFN falls low when V<sub>DDP</sub> is below the threshold voltage falling.

While the card is not activated, CMDVCCN is kept at high level. To save power consumption, the frequency of the internal oscillator (f<sub>osc(int)</sub>) used for the activation sequences is put in low frequency mode.

This device includes a DC-to-DC converter to generate the 5 V, 3 V or 1.8 V card supply voltage ( $V_{CC}$ ). The DC-to-DC converter is separately supplied by  $V_{DDP}$  and  $G_{NDP}$ . The DC-to-DC converter operates as a voltage tripler, doubler or follower according to the respective values of  $V_{CC}$  and  $V_{DDP}$ .

Special care has to me made in the selection of the capacitors of the DC/DC converter specially with respect to capacitor value versus voltage and ESR (see Table 7)

The operating mode is as follows (see Figure 3):

- V<sub>CC</sub> = 5 V and V<sub>DDP</sub> > 3.8 V; voltage doubler
- V<sub>CC</sub> = 5 V and V<sub>DDP</sub> < 3.6 V; voltage tripler
- V<sub>CC</sub> = 3 V and V<sub>DDP</sub> > 3.8 V; voltage follower
- V<sub>CC</sub> = 3 V and V<sub>DDP</sub> < 3.6 V; voltage doubler</li>
- V<sub>CC</sub> = 1.8 V and V<sub>DDP</sub> > 3.8 V; voltage doubler
- V<sub>CC</sub> = 1.8 V and V<sub>DDP</sub> < 3.6 V; voltage tripler

### 8.2 Voltage supervisor



The voltage supervisor is used as a power-on reset, and also as supply drop detection during a card session. The threshold of the voltage supervisor is set internally in the IC for  $V_{DDP}$  and  $V_{REG}$ . The threshold can be adjusted externally for  $V_{DD(INTF)}$  using the PORADJ pin. As long as  $V_{REG}$  is less than  $V_{th(VREG)} + V_{hys(VREG)}$ , the IC remains inactive whatever the levels on the command lines are. The inactivity lasts for the duration of  $t_w$  after  $V_{REG}$  has reached a level higher than  $V_{th(VREG)} + V_{hys(VREG)}$ . The outputs of the  $V_{DDP}$ ,  $V_{REG}$  and  $V_{DD(INTF)}$  supervisors are combined and sent to a digital controller in order to reset the TDA8035. The reset pulse of approximately 5.7 ms ( $t_w = 2048 \times 1/(f_{osc(int)\_Low})$ ) is used internally for maintaining the IC in an inactive mode during the supply voltage power-on (see Figure 4 and Figure 5). A deactivation sequence is performed when:

- V<sub>REG</sub> falls below V<sub>th(VREG)</sub>
- V<sub>DD(INTF)</sub> falls below V<sub>th(PORADJ)</sub>
- V<sub>DDP</sub> falls below V<sub>th(VDDP)</sub>





### 8.3 Clock circuitry



To generate the card clock CLK, the TDA8035 can either use an external clock provided on XTAL1 pin or a crystal oscillator connected on both XTAL1 and XTAL2 pins. The TDA8035 automatically detects when an external clock is provided on XTAL1. Consequently, there is no need for an extra pin to configure the clock source (external clock or crystal).

The automatic clock source detection is performed on each activation command (CMDVCCN pin falling edge). During a time window defined by the internal oscillator, the presence of an external clock on XTAL1 pin is checked. If a clock is detected, the crystal oscillator is kept stopped, else, the crystal oscillator is started. It is mandatory when an external clock is used, that the clock is applied on XTAL1 before CMDVCCN falling edge signal.

The frequency is chosen as  $f_{XTAL}$ ,  $f_{XTAL/2}$ ,  $f_{XTAL/4}$  or  $f_{XTAL/8}$  via the pins CLKDIV1 and CLKDIV2. Both selection inputs are not changed simultaneously. A minimum of 10 ns is required between changes on CLKDIV1 and CLKDIV2.

The frequency change is synchronous, which means that during transition, no pulse is shorter than 45 % of the smallest period. This ensures that the first and last clock pulse around the change has the correct width. When changing the frequency dynamically, the change is effective for only 10 periods of XTAL1 after the command.

The duty cycle on pin CLK is between 45 % and 55 %:

- When an external clock is used on XTAL1 pin and f<sub>XTAL</sub> is used, the duty cycle is between 48 % and 52 %. The subsequent rise and fall times (t<sub>r(i)</sub> and t<sub>f(i)</sub>) conform to values listed in <u>Table 7</u>. It has to connect a 56 pF serial capacitor (see <u>Figure 13</u>).
- CLK frequency is f<sub>XTAL</sub>, f<sub>XTAL/2</sub>, f<sub>XTAL/4</sub> or f<sub>XTAL/8</sub>:
   It is guaranteed between 45 % and 55 % of the period by the frequency dividers.

Table 4. Clock configuration

| CLKDIV1 | CLKDIV2 | CLK                 |
|---------|---------|---------------------|
| 0       | 0       | f <sub>XTAL/8</sub> |
| 0       | 1       | f <sub>XTAL/4</sub> |
| 1       | 1       | f <sub>XTAL/2</sub> |
| 1       | 0       | f <sub>XTAL</sub>   |

TDA8035HN

### 8.4 I/O circuitry

The three data lines I/O, AUX1 and AUX2 are identical.

To enter the idle state, both lines (I/O and I/OUC) are pulled HIGH via a 10 k $\Omega$  resistor (I/O to V<sub>CC</sub> and I/OUC to V<sub>DD(INTF)</sub>).

I/O is referenced to V<sub>CC</sub>, and I/OUC to V<sub>DD(INTF)</sub> which allows operation with V<sub>CC</sub>  $\neq$  V<sub>DD(INTF)</sub>.

The first side on which a falling edge occurs becomes the master. An anti-latch circuit disables the detection of falling edges on the other line, which becomes the slave.

After a time delay  $t_{d(edge)}$ , the logic 0 present on the master side is transmitted to the slave side.

When the master side returns to logic 1, the slave side transmits the logic 1 during the time delay  $t_{\text{pu}}$  and both sides return to their idle states.

The active pull-up feature ensures fast Low to High transitions. It is able to deliver more than 1 mA to an output voltage of 0.9  $V_{CC}$  on an 80 pF load. At the end of the active pull-up pulse, the output voltage depends on the internal pull-up resistor and on the load current.

The current to and from the cards I/O lines is internally limited to 15 mA.

The maximum frequency on these lines is 1.5 MHz.

#### 8.5 CS control

The CS (Chip Select) input allows multiple devices to operate in parallel. When CS is high, the system interface signals operate as described. When CS is low, the signals CMDVCCN, RSTIN, CLKDIV1, CLKDIV2, EN\_5V/3VN and EN\_1.8VN are latched. I/OUC, AUX1UC and AUX2UC are set to high impedance pull-up mode and data is no longer passed to or from the smart card. The OFFN output is a 3-state output.

### 8.6 Shutdown mode and Deep Shutdown mode

After power-on reset, the circuit enters the Shutdown mode if CMDVCCN input pin is set to a logic high. A minimum number of circuits are active while waiting for the microcontroller to start a session.

- 1. All card contacts are inactive (approximately 200  $\Omega$  to GND).
- 2. I/OUC, AUX1UC and AUX2UC are high impedance (10  $k\Omega$  pull-up resistor connected to  $V_{DD(INTF)}$ ).
- 3. Voltage generators are stopped.
- 4. Voltage supervisor is active.
- 5. The internal oscillator runs at its low frequency.

A Deep Shutdown mode can be entered by forcing CMDVCCN input pin to a logic-High state and EN\_5V/3VN, EN\_1.8VN input pins to a logic-Low state. Deep Shutdown mode can only be entered when the smart card reader is inactive. In Deep Shutdown mode, all circuits are disabled. The OFFN pin follows the status of PRESN pin. To exit Deep Shutdown mode, change the state of one or more of the three control pins. Figure 8 shows the control sequence for entering and exiting.



### 8.7 Activation sequence

The following sequence then occurs with crystal oscillator (see Figure 8):

 $T = 64 \times T_{oscint}$  (freq high)

- 1. CMDVCCN is pulled low (t0)
- 2. Crystal oscillator start-up time (t0).
- 3. The internal oscillator changes to its high frequency and DC-to-DC starts t1 = t0 + 768  $\times$  T<sub>osc</sub> (freq low)
- 4.  $V_{CC}$  rises from 0 to selected  $V_{CC}$  value (5 V, 3 V, 1.8 V) with a controlled slope ( $t_2 = t_1 + 3T/2$ )
- 5. I/O, AUX1 and AUX2 are enabled ( $t_3 = t_1 + 10T$ ), until now, they were pulled LOW
- 6. CLK is applied to the C3 contact  $(t_4 = t_3 + x)$  with 200 ns  $< x < 10 \times 1/f_{Xtal}$
- 7. RST is enabled  $(t_5 = t_1 + 13T)$ .



### 8.8 Deactivation sequence

When a session is completed, the microcontroller sets the CMDVCCN line to the HIGH state. The circuit then executes an automatic deactivation sequence by counting the sequencer back and ends in the inactive state (see Figure 9):

- 1. RST goes LOW  $(t_{11} = t_{10} + 3T/64)$
- 2. CLK is stopped LOW  $(t_{12} = t_{11} + T/2)$
- 3. I/O, AUX1 and AUX2 are pulled LOW ( $t_{13} = t_{11} + T$ )
- 4.  $V_{CC}$  falls to zero ( $t_{14} = t_{11} + 3T/2$ ). The deactivation sequence is completed when  $V_{CC}$  reaches its inactive state
- 5. VUP falls to zero  $(t_{15} = t_{11} + 7T/2)$
- 6.  $V_{CC} < 0.4 \text{ V}$  (t<sub>de</sub> = t<sub>11</sub> + 3T/2 +  $V_{CC}$  fall time)
- 7. All card contacts become low-impedance to GND. I/OUC, AUX1UC and AUX2UC remain pulled up to  $V_{DD(INTF)}$  via a 10 k $\Omega$  resistor.
- 8. The internal oscillator reverts to its lower frequency.



### 8.9 V<sub>CC</sub> regulator

 $V_{CC}$  buffer is able to deliver up to 65 mA continuously at  $V_{CC}$  = 5 V and  $V_{CC}$  = 3 V, and 35 mA at  $V_{CC}$  = 1.8 V.

V<sub>CC</sub> buffer has an internal overload detection at approximately 125 mA.

This detection is internally filtered, allowing the card to draw spurious current pulses of up to 200 mA for some milliseconds, without causing a deactivation. The average current value must remain below the maximum.

TDA8035HN

#### 8.10 Fault detection

The circuit monitors the following fault conditions:

- short-circuit or high current on V<sub>CC</sub>
- · Card removal during transaction
- V<sub>DDP</sub> or V<sub>DD(INTF)</sub> or V<sub>req</sub> dropping
- overheating.

There are two different cases (see Figure 10 on page 16):

- CMDVCCN High (outside a card session): OFFN is Low when the card is not in the reader, and High when the card is in the reader. The supply supervisor detects a supply voltage drop on V<sub>DDP</sub> and generates an internal power-on reset pulse, but it does not act upon OFFN. The card is not powered-up, so no short-circuit or overheating is detected.
- 2. CMDVCCN Low (within a card session): OFFN falls Low in any of the previously mentioned cases. As soon as the fault is detected, an emergency deactivation is automatically performed. When the system controller sets CMDVCCN back to High, it senses OFFN again. After a complete deactivation sequence, the system controller sets CMDVCCN back to High and it senses OFFN again. This is to distinguish between a hardware problem or a card extraction. OFFN reverts to High when the card is still present.

A bounce can occur on the PRESN signal during card insertion or withdrawal. The bounce depends on the type of card presence switch within the connector (normally closed or normally open), and on the mechanical characteristics of the switch. To prevent this bounce, a debounce function of approximately 4.05 ms ( $t_{deb} = 1280 \times 1/(f_{osc(int)\_Low})$ ) is integrated in the device.

When the card is inserted, OFFN goes High only at the end of the debounce time (see Figure 11 on page 16).

When the card is extracted, an automatic deactivation sequence of the card is performed on the first true/false transition on PRESN. OFFN goes Low.





Fig 11. Behavior of OFFN, CMDVCCN, PRESN and  $V_{\text{CC}}$ 

## 9. Limiting values

All card contacts are protected against a short-circuit with any other card contact.

Stress beyond the limiting values can damage the device permanently. The values are stress ratings only and functional operation of the device under these conditions is not implied.

**Table 5.** Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                          | Conditions                                                                                                                    | Min        | Max  | Unit |
|------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------|------|------|
| $V_{DDP}$        | power supply voltage               |                                                                                                                               | -0.3       | 6    | V    |
| $V_{DD(INTF)}$   | interface supply voltage           |                                                                                                                               | -0.3       | 4.1  | V    |
| V <sub>IH</sub>  | HIGH-level input<br>voltage        | CS, PRESN, CMDVCCN, CLKDIV2, CLKDIV1, EN_1.8VN, EN_5V/3VN, RSTIN, OFFN, PORADJ, XTAL1, I/OUC, AUX1UC, AUX2UC, VDDP, VDD(INTF) | -0.3       | 4.1  | V    |
|                  |                                    | I/O, RST, AUX1, AUX2 and CLK                                                                                                  | -0.3       | 5.75 | V    |
| T <sub>amb</sub> | ambient temperature                |                                                                                                                               | -25        | +85  | °C   |
| T <sub>stg</sub> | storage temperature                |                                                                                                                               | <b>-55</b> | +150 | °C   |
| Tj               | junction temperature               |                                                                                                                               |            | +125 | °C   |
| P <sub>tot</sub> | total power dissipation            |                                                                                                                               |            | 0.45 | W    |
| V <sub>ESD</sub> | electrostatic discharge<br>voltage | Human Body Model (HBM)<br>on card pins I/O, RST, V <sub>CC</sub> ,<br>AUX1, CLK, AUX2, PRESN<br>within typical application    | <b>–10</b> | +10  | kV   |
|                  |                                    | Human Body Model (HBM) on all other pins                                                                                      | -2         | +2   | kV   |
|                  |                                    | Machine Model (MM) on all pins                                                                                                | -200       | +200 | V    |
|                  |                                    | Field Charged Device<br>Model (FCDM) on all pins                                                                              | -500       | +500 | V    |

### 10. Thermal characteristics

Table 6. Thermal characteristics

| Symbol        | Package name | Parameter                                   | Conditions                              | Тур | Unit |
|---------------|--------------|---------------------------------------------|-----------------------------------------|-----|------|
| $R_{th(j-a)}$ | HVQFN32      | thermal resistance from junction to ambient | in free air with 4 thermal vias on PCB  | 55  | K/W  |
|               |              |                                             | in free air without thermal vias on PCB | 63  | K/W  |

## 11. Characteristics

Table 7. Characteristics of IC

| Symbol                | Parameter                                     | Conditions                                                                           | Min  | Тур  | Max  | Unit |
|-----------------------|-----------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------|
| Supply voltage        | е                                             |                                                                                      |      |      |      |      |
| $V_{DDP}$             | power supply voltage                          |                                                                                      | 2.7  | 3.3  | 5.5  | V    |
| $V_{DD(INTF)}$        | interface supply voltage                      |                                                                                      | 1.6  | 3.3  | 3.6  | V    |
| I <sub>DDP</sub>      | power supply current                          | deep Shutdown mode;<br>f <sub>XTAL</sub> = stopped                                   | -    | 0.1  | 3    | μΑ   |
|                       |                                               | Shutdown mode;                                                                       | -    | 300  | 500  | μΑ   |
|                       |                                               | f <sub>XTAL</sub> = stopped                                                          |      |      |      | ·    |
|                       |                                               | active mode; CLK = f <sub>XTAL</sub> /2;<br>V <sub>CC</sub> = +5 V; no load          | -    | -    | 5    | mA   |
|                       |                                               | active mode; CLK = $f_{XTAL}/2$ ;<br>V <sub>CC</sub> = +5 V; I <sub>CC</sub> = 65 mA | -    | -    | 220  | mA   |
|                       |                                               | active mode; CLK = $f_{XTAL}/2$ ;<br>V <sub>CC</sub> = +3 V; I <sub>CC</sub> = 65 mA | -    | -    | 160  | mA   |
|                       |                                               | active mode; CLK = $f_{XTAL}/2$ ; $V_{CC}$ = +1.8 V; $I_{CC}$ = 35 mA                | -    | -    | 120  | mA   |
| $I_{\text{DD(INTF)}}$ | interface supply current                      | deep Shutdown mode                                                                   | -    | -    | 1    | μΑ   |
|                       |                                               | $f_{XTAL}$ = stopped;                                                                |      |      |      |      |
|                       |                                               | present card                                                                         |      |      |      |      |
|                       |                                               | Shutdown mode                                                                        | -    | -    | 1    | μΑ   |
|                       |                                               | $f_{XTAL}$ = stopped;                                                                |      |      |      |      |
|                       |                                               | present card                                                                         |      |      |      |      |
| $V_{th(VREG)}$        | threshold voltage on pin<br>V <sub>REG</sub>  | internal voltage regulator falling                                                   | 1.38 | 1.45 | 1.52 | V    |
| $V_{hys(VREG)}$       | hysteresis voltage on pin<br>V <sub>REG</sub> |                                                                                      | 90   | 100  | 110  | mV   |
| $V_{th(VDDP)}$        | threshold voltage on pin V <sub>DDP</sub>     | pin V <sub>DDP</sub> falling                                                         | 2.15 | 2.25 | 2.35 | V    |
| $V_{hys(VDDP)}$       | hysteresis voltage on pin $V_{DDP}$           |                                                                                      | 90   | 100  | 110  | mV   |
| t <sub>w</sub>        | pulse width                                   |                                                                                      | 3.0  | 6.5  | 8.9  | ms   |
| $V_{th(L)(PORADJ)}$   | LOW-level threshold voltage on pin PORADJ     | external resistors on PORADJ                                                         | 0.81 | 0.85 | 0.89 | V    |
| $V_{hys(PORADJ)}$     | hysteresis voltage on pin PORADJ              |                                                                                      | 30   | 60   | 90   | mV   |
| IL                    | leakage current                               | pin PORADJ                                                                           | -1   | -    | +1   | μΑ   |
| V <sub>REG</sub>      |                                               |                                                                                      |      |      |      |      |
| Vo                    | output voltage                                |                                                                                      | 1.62 | 1.80 | 1.98 | V    |
| t <sub>r</sub>        | rise time                                     | exit of deep Shutdown mode                                                           | -    | -    | 200  | μS   |

 Table 7.
 Characteristics of IC ...continued

| Symbol              | Parameter                     | Conditions                                                      | Min          | Тур  | Max            | Unit               |
|---------------------|-------------------------------|-----------------------------------------------------------------|--------------|------|----------------|--------------------|
| VUP (DC-to-         | DC converter)                 |                                                                 |              |      |                |                    |
| V <sub>OH</sub>     | HIGH-level output voltage     | VDDP=3.3V, $V_{CC} = 5 \text{ V}$ , $I_{CC} < 65 \text{ mA DC}$ | 5.10         | 5.60 | 7.00           | V                  |
|                     |                               | VDDP=3.3V, $V_{CC} = 3 \text{ V}$ , $I_{CC} < 65 \text{ mA DC}$ | 3.50         | 3.95 | 5.00           | V                  |
|                     |                               | VDDP=3.3V, $V_{CC}$ = 1.8 V, $I_{CC}$ < 35 mA DC                | 5.10         | 5.60 | 7.00           | V                  |
|                     |                               | VDDP=5V, $V_{CC}$ = 5 V, $I_{CC}$ < 65 mA DC                    | 5.10         | 5.80 | 7.00           | V                  |
|                     |                               | VDDP=5V, $V_{CC} = 3 \text{ V}$ , $I_{CC} < 65 \text{ mA DC}$   | -            | 5.00 | -              | V                  |
|                     |                               | VDDP=5V, $V_{CC}$ = 1.8 V, $I_{CC}$ < 35 mA DC                  | 5.10         | 5.80 | 7.00           | V                  |
| SAP (DC-to-         | DC converter)                 |                                                                 |              |      |                |                    |
| V <sub>OH</sub>     | HIGH-level output voltage     | VDDP=3.3V, $V_{CC} = 5 \text{ V}$ , $I_{CC} < 65 \text{ mA DC}$ | -            | -    | 8.20           | V                  |
|                     |                               | VDDP=3.3V, $V_{CC} = 3 \text{ V}$ , $I_{CC} < 65 \text{ mA DC}$ | -            | -    | 6.00           | V                  |
|                     |                               | VDDP=3.3V, $V_{CC}$ = 1.8 V, $I_{CC}$ < 35 mA DC                | -            | -    | 8.20           | V                  |
|                     |                               | VDDP=5V, $V_{CC}$ = 5 V, $I_{CC}$ < 65 mA DC                    | -            | -    | 8.20           | V                  |
|                     |                               | VDDP=5V, $V_{CC}$ = 3 V, $I_{CC}$ < 65 mA DC                    | -            | 5.00 | -              | V                  |
|                     |                               | VDDP=5V, $V_{CC}$ = 1.8 V, $I_{CC}$ < 35 mA DC                  | -            | -    | 8.20           | V                  |
| DC-to-DC co         | onverter capacitors           |                                                                 |              |      |                |                    |
| C <sub>SAPSAM</sub> | DC/DC converter capacitance   | connected between SAP and SAM (330 nF [4]) with VDDP=3.3v       | 231          | -    | 429            | nF                 |
|                     |                               | connected between SAP and SAM (100 nF [4]) with VDDP=5v         | 70           | -    | 130            | nF                 |
| C <sub>SBPSBM</sub> | DC/DC converter capacitance   | connected between SBP and SBM (330 nF [4]) with VDDP=3.3v       | 231          | -    | 429            | nF                 |
|                     |                               | connected between SBP and SBM (100 nF [4]) with VDDP=5v         | 70           | -    | 130            | nF                 |
| C <sub>VUP</sub>    | DC/DC converter capacitance   | connected on VUP(1uF [4])                                       | 700          | -    | 1300           | nF                 |
| Card supply         | voltage (V <sub>CC</sub> )[1] |                                                                 |              |      |                |                    |
| C <sub>dec</sub>    | decoupling capacitance        | connected on V <sub>CC</sub> (220 nF + 220 nF 10 %)             | 396          | -    | 484            | nF                 |
| V <sub>o</sub>      | output voltage                | inactive mode; no load                                          | -0.1         | -    | +0.1           | V                  |
|                     | -                             | inactive mode; I <sub>o</sub> = 1 mA                            | -0.1         | -    | +0.3           | V                  |
| DA8035HN            | All                           | information provided in this document is subject to legal d     | lisclaimers. |      | © NXP B.V. 201 | All rights reserve |

**TDA8035HN** 

**Smart card interface** 

Table 7. Characteristics of IC ...continued

| Symbol                   | Parameter                         | Conditions                                                                                       | Min                        | Тур  | Max                         | Unit |
|--------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------|----------------------------|------|-----------------------------|------|
| l <sub>o</sub>           | output current                    | inactive mode<br>at grounded pin V <sub>CC</sub>                                                 | -                          | -    | <b>–1</b>                   | mA   |
| V <sub>CC</sub>          | supply voltage                    | active mode; 5 V card;<br>I <sub>CC</sub> < 65 mA DC                                             | 4.75                       | 5.0  | 5.25                        | V    |
|                          |                                   | active mode; 3 V card;<br>I <sub>CC</sub> < 65 mA DC                                             | 2.85                       | 3.05 | 3.15                        | V    |
|                          |                                   | active mode; 1.8 V card; I <sub>CC</sub> < 35 mA DC                                              | 1.71                       | 1.83 | 1.89                        | V    |
|                          |                                   | active mode; current pulses of 40 nA/s with $I_{CC}$ < 200 mA, t < 400 ns; 5 V card              | 4.65                       | 5.0  | 5.25                        | V    |
|                          |                                   | active mode; current pulses of 40 nA/s with $I_{CC}$ < 200 mA, t < 400 ns; 3 V card              | 2.76                       | -    | 3.20                        | V    |
|                          |                                   | active mode; current pulses of 15 nA/s with $I_{CC}$ < 200 mA, t < 400 ns; 1.8 V card            | 1.66                       | -    | 1.94                        | V    |
| $V_{\text{ripple(p-p)}}$ | peak-to-peak ripple<br>voltage    | from 20 kHz to 200 MHz                                                                           | -                          | -    | 350                         | mV   |
| lcc                      | supply current                    | $V_{CC} = 0 V \text{ to } 5 V, 3 V$                                                              | -                          | -    | 65                          | mΑ   |
|                          |                                   | $V_{CC} = 0 \text{ V to } 1.8 \text{ V}$                                                         | -                          | -    | 35                          | mΑ   |
| SR                       | slew rate                         | 5 V card                                                                                         | 0.055                      | 0.18 | 0.8                         | V/μs |
|                          |                                   | 3 V card                                                                                         | 0.040                      | 0.18 | 0.8                         | V/μs |
|                          |                                   | 1.8 V card                                                                                       | 0.025                      | 0.18 | 0.8                         | V/μs |
| Crystal oscil            | lator (XTAL1 and XTAL2)           |                                                                                                  |                            |      |                             |      |
| C <sub>ext</sub>         | external capacitance              | connected on pins<br>XTAL1/XTAL2 (depending on<br>specification of crystal or<br>resonator used) | -                          | -    | 33                          | pF   |
| f <sub>xtal</sub>        | crystal frequency                 |                                                                                                  | 2                          | -    | 27                          | MHz  |
| f <sub>xtal(XTAL1)</sub> | crystal frequency on pin<br>XTAL1 | with 56 pF serial capacitor                                                                      | 0                          | -    | 27                          | MHz  |
| $V_{IL}$                 | LOW-level input voltage           |                                                                                                  | -0.3                       | -    | +0.3 V <sub>DD(INTF)</sub>  | V    |
| $V_{IH}$                 | HIGH-level input voltage          |                                                                                                  | $0.7  V_{\text{DD(INTF)}}$ | -    | V <sub>DD(INTF)</sub> + 0.3 | V    |
| t <sub>r(i)</sub>        | input rise time                   | $f_{CLK} = f_{XTAL1} = 20 \text{ MHz on}$ external clock                                         | -                          | -    | 4                           | ns   |
|                          |                                   | $f_{CLK} = f_{XTAL1} = 10 \text{ MHz on}$ external clock                                         | -                          | -    | 8                           | ns   |
|                          |                                   | $f_{CLK} = f_{XTAL1} = 5 \text{ MHz on}$<br>external clock                                       | -                          | -    | 16                          | ns   |

Table 7. Characteristics of IC ...continued

 $V_{DDP} = 3.3 \text{ V; } V_{DD(INTF)} = 3.3 \text{ V; } f_{XTAL} = 10 \text{ MHz; } GND = 0 \text{ V; } T_{amb} = 25 \text{ °C; } unless \text{ otherwise specified}$ 

| Symbol             | Parameter                      | Conditions                                               | Min                   | Тур                   | Max                   | Unit |
|--------------------|--------------------------------|----------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|
| $t_{f(i)}$         | input fall time                | $f_{CLK} = f_{XTAL1} = 20 \text{ MHz on}$ external clock | -                     | -                     | 4                     | ns   |
|                    |                                | $f_{CLK} = f_{XTAL1} = 10 \text{ MHz on}$ external clock | -                     | -                     | 8                     | ns   |
|                    |                                | $f_{CLK} = f_{XTAL1} = 5 \text{ MHz on}$ external clock  | -                     | -                     | 16                    | ns   |
| Data lines (       | pins I/O, I/OUC, AUX1, AUX2,   | AUXIUC, AUX2UC)                                          |                       |                       |                       |      |
| t <sub>d</sub>     | delay time                     | falling edge on pins I/O and I/OUC or I/OUC and I/O      | -                     | -                     | 200                   | ns   |
| t <sub>w(pu)</sub> | pull-up pulse width            |                                                          | 200                   |                       | 400                   | ns   |
| f <sub>max</sub>   | maximum frequency              | on data lines                                            | -                     | -                     | 1                     | MHz  |
| Ci                 | input capacitance              | on data lines                                            | -                     | -                     | 10                    | pF   |
| Data lines t       | o the card (pins I/O, AUX1, Al | JX2); (Integrated 10 kΩ pull-u                           | p resistor conr       | ected to              | V <sub>CC</sub> )     |      |
| Vo                 | output voltage                 | inactive mode; no load                                   | 0                     | -                     | 0.1                   | V    |
|                    |                                | inactive mode; I <sub>o</sub> = 1 mA                     | 0                     | -                     | 0.3                   | V    |
| Io                 | output current                 | inactive mode at grounded pin I/O                        | -                     | -                     | <b>-1</b>             | mA   |
| V <sub>OL</sub>    | LOW-level output voltage       | I <sub>OL</sub> = 1 mA                                   | 0                     | -                     | 0.3                   | V    |
|                    |                                | $I_{OL} \ge 15 \text{ mA}$                               | V <sub>CC</sub> - 0.4 | -                     | V <sub>CC</sub>       | V    |
| V <sub>OH</sub>    | HIGH-level output voltage      | No DC load                                               | 0.9 V <sub>CC</sub>   | -                     | V <sub>CC</sub> + 0.1 | V    |
|                    |                                | $I_{OH}$ < $-40 \mu A 5 V or 3 V$                        | 0.75 V <sub>CC</sub>  |                       | V <sub>CC</sub> + 0.1 | V    |
|                    |                                | I <sub>OH</sub> < -20 μA 1.8 V                           | 0.75 V <sub>CC</sub>  |                       | V <sub>CC</sub> + 0.1 | V    |
|                    |                                | $I_{OH} \ge -15 \text{ mA}$                              | 0                     | -                     | 0.4                   | V    |
| V <sub>IL</sub>    | LOW-level input voltage        |                                                          | -0.3                  | -                     | +0.8                  | V    |
| V <sub>IH</sub>    | HIGH-level input voltage       | V <sub>CC</sub> = +5 V                                   | 0.6 V <sub>CC</sub>   | -                     | $V_{CC} + 0.3$        | V    |
|                    |                                | $V_{CC} = +3 \text{ V or } 1.8 \text{ V}$                | 0.7 V <sub>CC</sub>   | -                     | $V_{CC} + 0.3$        | V    |
| $V_{hys}$          | hysteresis voltage             | on I/O                                                   | 30                    | 75                    | 120                   | mV   |
| I <sub>IL</sub>    | LOW-level input current        | on I/O; V <sub>IL</sub> = 0                              | -                     | -                     | 600                   | μΑ   |
| I <sub>LH</sub>    | HIGH-level leakage current     | on I/O; $V_{IH} = V_{CC}$                                | -                     | -                     | 10                    | μΑ   |
| t <sub>r(i)</sub>  | input rise time                | from $V_{IL}$ max to $V_{IH}$ min                        | -                     | -                     | 1.2                   | μS   |
| t <sub>f(i)</sub>  | input fall time                | from $V_{IL}$ max to $V_{IH}$ min                        | -                     | -                     | 1.2                   | μS   |
| $t_{r(o)}$         | output rise time               | $C_L$ < = 80 pF; 10 % to 90 % from 0 to $V_{CC}$         | -                     | -                     | 0.1                   | μS   |
| $t_{f(o)}$         | output fall time               | $C_L$ < = 80 pF; 10 % to 90 % from 0 to $V_{CC}$         | -                     | -                     | 0.1                   | μS   |
| R <sub>pu</sub>    | pull-up resistance             | connected to V <sub>CC</sub>                             | 8                     | 10                    | 12                    | kΩ   |
| I <sub>pu</sub>    | pull-up current                | $V_{OH} = 0.9 V_{CC}, C = 80 pF$                         | -8                    | -6                    | -4                    | mA   |
| Data lines t       | o the system; pins I/OμC, AU   | X1μC, AUX2μC (Integrated kΩ                              | pull-up resisto       | or to V <sub>DD</sub> | (INTF)                |      |
| V <sub>OL</sub>    | LOW-level output voltage       | l <sub>αι</sub> = 1 mΔ                                   | 0                     |                       | 0.3                   | V    |

TDA8035HN

Table 7. Characteristics of IC ...continued

 $V_{DDP} = 3.3 \text{ V; } V_{DD(INTF)} = 3.3 \text{ V; } f_{XTAL} = 10 \text{ MHz; } GND = 0 \text{ V; } T_{amb} = 25 \text{ °C; } unless \text{ otherwise specified}$ 

| Symbol                | Parameter                  | Conditions                                                          | Min                        | Тур | Max                  | Unit |
|-----------------------|----------------------------|---------------------------------------------------------------------|----------------------------|-----|----------------------|------|
| V <sub>OH</sub>       | HIGH-level output voltage  | No DC load                                                          | $0.9 V_{DD(INTF)}$         | -   | $V_{DD(INTF)} + 0.1$ | V    |
|                       |                            | $I_{OH} \le 40 \mu A; V_{DD(INTF)} > 2 V$                           | $0.75~V_{DD(INTF)}$        | -   | $V_{DD(INTF)}$ + 0.1 | V    |
|                       |                            | $I_{OH} \le 20~\mu A;~V_{DD(INTF)} < 2~V$                           | $0.75~V_{DD(INTF)}$        | -   | $V_{DD(INTF)}$ + 0.1 | V    |
| $V_{IL}$              | LOW-level input voltage    |                                                                     | -0.3                       | -   | $0.3\ V_{DD(INTF)}$  | V    |
| $V_{IH}$              | HIGH-level input voltage   |                                                                     | $0.7 V_{DD(INTF)}$         |     | $V_{DD(INTF)} + 0.3$ | V    |
| V <sub>hys</sub>      | hysteresis voltage         | on I/Ouc                                                            | 0.05 V <sub>DD(INTF)</sub> | -   | $0.25 V_{DD(INTF)}$  | V    |
| I <sub>LH</sub>       | HIGH-level leakage current | $V_{IH} = V_{DD(INTF)}$                                             |                            |     | 10                   | μΑ   |
| I <sub>IL</sub>       | LOW-level input current    | $V_{IL} = 0$                                                        |                            |     | 600                  | μΑ   |
| R <sub>pu</sub>       | pull-up resistance         | connected to V <sub>DD(INTF)</sub>                                  | 8                          | 10  | 12                   | kΩ   |
| t <sub>r(i)</sub>     | input rise time            | from V <sub>IL</sub> max to V <sub>IH</sub> min                     | -                          | -   | 1.2                  | μS   |
| t <sub>f(i)</sub>     | input fall time            | from $V_{IL}$ max to $V_{IH}$ min                                   | -                          | -   | 1.2                  | μS   |
| t <sub>r(o)</sub>     | output rise time           | $C_L \le 30 \text{ pF}$ ; 10 % to 90 % from 0 to $V_{DD(INTF)}$     | -                          | -   | 0.1                  | μS   |
| $t_{f(0)}$            | output fall time           | $C_L \le 30 \text{ pF}$ ; 10 % to 90 % from 0 to $V_{DD(INTF)}$     | -                          | -   | 0.1                  | μS   |
| I <sub>pu</sub>       | pull-up current            | $V_{OH} = 0.9 V_{DD}, C = 30 pF$                                    | <b>–1</b>                  | -   | -                    | mΑ   |
| Internal osci         | llator                     |                                                                     |                            |     |                      |      |
| f <sub>osc(int)</sub> | internal oscillator        | inactive state: osc(int)_Low                                        | 230                        | 315 | 430                  | kHz  |
|                       | frequency                  | active state: osc(int)_High                                         | 2.0                        | 2.5 | 3.0                  | MH   |
| Reset output          | to the card (RST)          |                                                                     |                            |     |                      |      |
| V <sub>o</sub>        | output voltage             | inactive mode; no load                                              | 0                          | -   | 0.1                  | V    |
|                       |                            | inactive mode; I <sub>o</sub> = 1 mA                                | 0                          | -   | 0.3                  | V    |
| l <sub>o</sub>        | output current             | inactive mode at grounded pin RST                                   | -                          | -   | <b>–1</b>            | mA   |
| t <sub>d</sub>        | delay time                 | between RSTIN and RST,<br>RST enabled                               | -                          | -   | 200                  | ns   |
| V <sub>OL</sub>       | LOW-level output voltage   | $I_{OL}$ = 200 $\mu$ A, $V_{CC}$ = +5 $V$                           | 0                          | -   | 0.3                  | ٧    |
|                       |                            | $I_{OL}$ = 200 $\mu$ A, VCC = +3 V or 1.8 V                         | 0                          | -   | 0.2                  | V    |
|                       |                            | I <sub>OL</sub> = 20 mA (current limit)                             | $V_{CC}-0.4$               | -   | V <sub>CC</sub>      | V    |
| V <sub>OH</sub>       | HIGH-level output voltage  | $I_{OH} = -200 \mu A$                                               | 0.9 V <sub>CC</sub>        | -   | V <sub>CC</sub>      | ٧    |
|                       |                            | $I_{OH} = -20 \text{ mA (current limit)}$                           | 0                          | -   | 0.4                  | ٧    |
| t <sub>r</sub>        | rise time                  | $C_L = 100 \text{ pF}$<br>$V_{CC} = +5 \text{ V and } +3 \text{ V}$ | -                          | -   | 0.1                  | μS   |
|                       |                            | $C_L = 100 \text{ pF}$<br>$V_{CC} = +18 \text{ V}$                  | -                          | -   | 0.2                  | μS   |
| t <sub>f</sub>        | fall time                  | $C_L = 100 \text{ pF}$<br>$V_{CC} = +5 \text{ V and } +3 \text{ V}$ | -                          | -   | 0.1                  | μS   |
|                       |                            | C <sub>L</sub> = 100 pF<br>V <sub>CC</sub> = +18 V                  | -                          | -   | 0.2                  | μS   |

Clock output to the card (CLK)

All information provided in this document is subject to legal disclaimers.

Table 7. Characteristics of IC ...continued

| Symbol           | Parameter                   | Conditions                                                       | Min                        | Тур   | Max                         | Unit |
|------------------|-----------------------------|------------------------------------------------------------------|----------------------------|-------|-----------------------------|------|
| Vo               | output voltage              | inactive mode; no load                                           | 0                          | -     | 0.1                         | V    |
|                  |                             | inactive mode; I <sub>o</sub> = 1 mA                             | 0                          | -     | 0.3                         | V    |
| I <sub>o</sub>   | output current              | inactive mode                                                    | -                          | -     | -1                          | mΑ   |
|                  |                             | at grounded pin CLK                                              |                            |       |                             |      |
| $V_{OL}$         | LOW-level output voltage    | $I_{OL} = 200 \mu A$                                             | 0                          | -     | 0.3                         | V    |
|                  |                             | I <sub>OL</sub> = 70 mA (current limit)                          | $V_{CC}-0.4$               | -     | $V_{CC}$                    | V    |
| V <sub>OH</sub>  | HIGH-level output voltage   | $I_{OH} = -200 \mu A$                                            | 0.9 V <sub>CC</sub>        | -     | $V_{CC}$                    | V    |
|                  |                             | $I_{OH} = -70 \text{ mA (current limit)}$                        | 0                          | -     | 0.4                         | V    |
| t <sub>r</sub>   | rise time                   | C <sub>L</sub> = 30 pF [2]                                       | -                          | -     | 16                          | ns   |
| t <sub>f</sub>   | fall time                   | C <sub>L</sub> = 30 pF [2]                                       | -                          | -     | 16                          | ns   |
| f <sub>CLK</sub> | frequency on pin CLK        | operational                                                      | 0                          | -     | 20                          | MHz  |
|                  | duty cycle                  | $C_L = 30 \text{ pF} \frac{[2]}{}$                               | 45                         | -     | 55                          | %    |
| SR               | slew rate                   | rise and fall; $C_L = 30 \text{ pF}$ ; $V_{CC} = +5 \text{ V}$   | 0.2                        | -     | -                           | V/ns |
|                  |                             | rise and fall; $C_L = 30 \text{ pF}$ ; $V_{CC} = +3 \text{ V}$   | 0.12                       | -     | -                           | V/ns |
|                  |                             | rise and fall; $C_L = 30 \text{ pF}$ ; $V_{CC} = +1.8 \text{ V}$ | 0.072                      | -     | -                           | V/ns |
| Control inpu     | ıts (pins CS, CMDVCCN, CLK  | IDIV1, CLKDIV2, RSTIN, EN_5                                      | V/ 3VN, EN_1.8V            | N)[3] |                             |      |
| V <sub>IL</sub>  | LOW-level input voltage     |                                                                  | -0.3                       | -     | +0.3 V <sub>DD(INTF)</sub>  | V    |
| V <sub>IH</sub>  | HIGH-level input voltage    |                                                                  | 0.7 V <sub>DD(INTF)</sub>  | -     | $V_{DD(INTF)} + 0.3$        | V    |
| V <sub>hys</sub> | hysteresis voltage          | on control input                                                 | 0.05 V <sub>DD(INTF)</sub> | -     | 0.25 V <sub>DD(INTF)</sub>  | V    |
| I <sub>LL</sub>  | LOW-level leakage current   | $V_{IL} = 0$                                                     | -                          | -     | 1                           | μА   |
| I <sub>LH</sub>  | HIGH-level leakage current  | $V_{IH} = V_{DD(INTF)}$                                          | -                          | -     | 1                           | μА   |
| Card presen      | ce input (PRESN); PRESN ha  | as an integrated pull down res                                   | sistor[3]                  |       |                             |      |
| V <sub>IL</sub>  | LOW-level input voltage     |                                                                  | -0.3                       | -     | +0.3 V <sub>DD(INTF)</sub>  | V    |
| V <sub>IH</sub>  | HIGH-level input voltage    |                                                                  | 0.7 V <sub>DD(INTF)</sub>  | -     | V <sub>DD(INTF)</sub> + 0.3 | V    |
| V <sub>hys</sub> | hysteresis voltage          |                                                                  | 0.05 V <sub>DD(INTF)</sub> | -     | 0.10 V <sub>DD(INTF)</sub>  | V    |
| I <sub>LL</sub>  | LOW-level leakage current   | $V_{IL} = 0$                                                     | -                          | -     | 1                           | μА   |
| I <sub>LH</sub>  | HIGH-level leakage current  | $V_{IH} = V_{DD(INTF)}$                                          | -                          | -     | 5                           | μΑ   |
| OFFN outpu       | t (pin OFFN is an NMOS drai | n with a kΩ pull-up resistor to                                  | V <sub>DD(INTF\</sub> )    |       |                             |      |
| V <sub>OL</sub>  | LOW-level output voltage    | I <sub>OL</sub> = 2 mA                                           | 0                          | -     | 0.3                         | V    |
| V <sub>OH</sub>  | HIGH-level output voltage   |                                                                  | 0.75 V <sub>DD(INTF)</sub> | -     |                             | V    |
| R <sub>pu</sub>  | pull-up resistance          | · · ·                                                            | 8                          | 10    | 12                          | kΩ   |
|                  | and limitations             |                                                                  |                            |       |                             |      |
| T <sub>sd</sub>  | shutdown temperature        | at die                                                           | -                          | 150   | -                           | °C   |
| Ju               |                             |                                                                  |                            |       |                             |      |

Table 7. Characteristics of IC ...continued

 $V_{DDP} = 3.3 \text{ V; } V_{DD(INTF)} = 3.3 \text{ V; } f_{XTAL} = 10 \text{ MHz; GND} = 0 \text{ V; } T_{amb} = 25 \text{ °C; unless otherwise specified}$ 

| Symbol             | Parameter            | Conditions                                                 | Min  | Тур  | Max  | Unit |
|--------------------|----------------------|------------------------------------------------------------|------|------|------|------|
| I <sub>Olim</sub>  | output current limit | on pin I/O                                                 | -15  | -    | +15  | mA   |
|                    |                      | on pin CLK                                                 | -70  | -    | +70  | mA   |
|                    |                      | on pin RST                                                 | -20  | -    | +20  | mA   |
|                    |                      | on pin $V_{CC} = 5 \text{ V or } 1.8 \text{ V}$            | 90   | 125  | 160  | mA   |
|                    |                      | on pin V <sub>CC</sub> = 3 V                               | 90   | 160  | 260  | mA   |
| I <sub>sd</sub>    | shutdown current     | on pin $V_{CC} = 5 \text{ V}$ or 1.8 V                     | 80   | 115  | 150  | mA   |
|                    |                      | on pin V <sub>CC</sub> = 3 V                               | 80   | 150  | 250  | mA   |
| Timing             |                      |                                                            |      |      |      |      |
| t <sub>act</sub>   | activation time      | see Figure 8 on page 13                                    | 1847 | -    | 3390 | μS   |
| t <sub>deact</sub> | deactivation time    | see Figure 9 on page 14                                    | 35   | 90   | 250  | μS   |
| t <sub>act</sub>   | activation time      | time of the window for sending CLK to the card with XTAL1  | 1992 | 2690 | 3653 | μS   |
|                    |                      | t <sub>act(start)</sub> = t3; see Figure 8 on page 13      | 2055 | 2766 | 3749 | μS   |
|                    |                      | t <sub>act(end)</sub> = t5; see <u>Figure 8 on</u> page 13 |      |      |      |      |
| t <sub>deb</sub>   | debounce time        | on pin PRESN                                               | 2.96 | 4.05 | 5.55 | ms   |

<sup>[1]</sup> To meet these specifications, V<sub>CC</sub> is decoupled to CGND using two ceramic multilayer capacitors of low ESR with both capacitors having a value of 220 nF.

<sup>[4]</sup> Capacitance should not vary more than +- 30% compared to nominal value, taking all parameters into account (temperature, process variation, biasing voltage, etc. Non exhaustive list)



<sup>[2]</sup> The transition time and the duty factor definitions are shown in Figure 12 on page 24; d = t1/(t1+ t2)

<sup>[3]</sup> PRESN and CMDVCCN are active LOW; RSTIN is active HIGH; for CLKDIV1 and CLKDIV2 see Table 4.

## 12. Application information



- (1) Place close to the protected pin with good (low resistive) and straight connection to the main ground
- (2) Place close to the supply pin with good (low resistive) and straight connection to GNDP
- (3) Place close to TDA8035's VCC pin with good connection to GNDC
- (4) Place close to card connector's C1 (VCC) pin with good connection to GNDC
- (5) Optional bridge. If not used, R1 must be O  $\Omega$  and R2 absent (direct connection to  $V_{DD(INTF)}$ )
- (6) GNDP and GNDC are connected to the main ground with a straight and low resistive connection
- (7) The card connector represented here has a normally closed presence switch
- (8) DC/DC converter capacitance value:

  If VDDP=3.3v, C3=C4= 330nF & C5=1uF

  If VDDP=5.0v, C3=C4= 100nF & C5=1uF

Fig 13. Application diagram

## 13. Package outline



Fig 14. Package outline SOT617-7

TDA8035HN

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.

## 14. Soldering

For all "Surface mount reflow soldering" information for the SOT617 packaging, utilize the following NXP Semiconductors documentation link:

http://www.nxp.com/documents/application\_note/AN10365.pdf

## 15. Abbreviations

Table 8. Abbreviations

| Acronym | Description             |
|---------|-------------------------|
| ESD     | ElectroStatic Discharge |

# 16. Revision history

#### Table 9. Revision history

| Document ID      | Release date                     | Data sheet status                         | Change notice           | Supersedes       |
|------------------|----------------------------------|-------------------------------------------|-------------------------|------------------|
| TDA8035HN v. 2.1 | 20121203                         | Product data sheet                        | -                       | TDA8035HN v. 2.0 |
| Modifications:   | • Table 3 "Pi                    | n description": updated                   |                         |                  |
|                  | <ul> <li>Section 8.1</li> </ul>  | "Power supply": updated                   | t                       |                  |
|                  | • Table 7 "Ch                    | naracteristics of IC": upda               | ited                    |                  |
|                  | <ul> <li>Figure 13 "</li> </ul>  | Application diagram": Tal                 | ole note (7) added      |                  |
| TDA8035HN v. 2.0 | 20111220                         | Product data sheet                        | -                       | TDA8035HN v. 1.1 |
| Modifications:   | <ul> <li>All text upo</li> </ul> | lated to NXP standards                    |                         |                  |
| TDA8035HN v. 1.1 | 20110706                         | Product data sheet                        | -                       | TDA8035HN v. 1.0 |
| Modifications:   | <ul> <li>Table 7 "Cl</li> </ul>  | naracteristics of IC": V <sub>th(L)</sub> | (PORADJ) values updated | d                |
| TDA8035HN v. 1.0 | 20110419                         | Product data sheet                        | -                       | -                |

## 17. Legal information

#### 17.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 17.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

TDA8035HN

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.

NXP Semiconductors TDA8035HN

#### Smart card interface

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the

product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 18. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

NXP Semiconductors TDA8035HN

#### **Smart card interface**

## 19. Tables

| Table 1. | Quick reference data2 | Table 6. | Thermal characteristics | . 17 |
|----------|-----------------------|----------|-------------------------|------|
| Table 2. | Ordering information  | Table 7. | Characteristics of IC   | . 18 |
| Table 3. | Pin description       | Table 8. | Abbreviations           | . 27 |
| Table 4. | Clock configuration   | Table 9. | Revision history        | . 27 |
| Table 5. | Limiting values17     |          |                         |      |

## 20. Figures

| Fig 1.  | Block diagram                                     | 4  |
|---------|---------------------------------------------------|----|
| Fig 2.  | Pin configuration HVQFN32                         | 5  |
| Fig 3.  | Block voltage supervisor                          | 8  |
| Fig 4.  | Voltage supervisor                                | 9  |
| Fig 5.  | Voltage supervisor                                | 9  |
| Fig 6.  | Switch external clock                             | 10 |
| Fig 7.  | Shutdown mode and Deep Shutdown mode              | 12 |
| Fig 8.  | Activation sequence at t3                         | 13 |
| Fig 9.  | Deactivation sequence                             | 14 |
| Fig 10. | Emergency deactivation sequence                   |    |
|         | (card extraction)                                 | 16 |
| Fig 11. | Behavior of OFFN, CMDVCCN, PRESN                  |    |
|         | and V <sub>CC</sub>                               | 16 |
| Fig 12. | Definition of output and input transition times . | 24 |
| Fig 13. | Application diagram                               | 25 |
| Fig 14. | Package outline SOT617-7                          | 26 |
|         |                                                   |    |

**TDA8035HN** 

#### **Smart card interface**

## 21. Contents

| 1          | General description                       | . 1 |
|------------|-------------------------------------------|-----|
| 2          | Features and benefits                     | . 1 |
| 2.1        | Protection of the contact smart card      | . 1 |
| 2.2        | Easy integration into your contact reader |     |
| 2.2.1      | Other                                     |     |
| 3          | Applications                              | . 2 |
| 4          | Quick reference data                      | . 2 |
| 5          | Ordering information                      | . 3 |
| 6          | Block diagram                             | . 4 |
| 7          | Pinning information                       | . 5 |
| 7.1        | Pinning                                   |     |
| 7.2        | Pin description                           |     |
| 8          | Functional description                    | . 7 |
| 8.1        | Power supply                              |     |
| 8.2        | Voltage supervisor                        | . 8 |
| 8.3        | Clock circuitry                           | 10  |
| 8.4        | I/O circuitry                             |     |
| 8.5        | CS control                                |     |
| 8.6        | Shutdown mode and Deep Shutdown mode .    |     |
| 8.7        | Activation sequence                       |     |
| 8.8<br>8.9 | Deactivation sequence                     |     |
| 8.10       | V <sub>CC</sub> regulator                 |     |
| 9          | Limiting values                           |     |
| 9<br>10    | Thermal characteristics                   |     |
| 10         |                                           |     |
|            | Characteristics                           |     |
| 12         | Application information                   |     |
| 13         | Package outline                           |     |
| 14         | Soldering                                 |     |
| 15         | Abbreviations                             |     |
| 16         | Revision history                          | 27  |
| 17         | Legal information                         | 28  |
| 17.1       | Data sheet status                         | 28  |
| 17.2       | Definitions                               |     |
| 17.3       | Disclaimers                               |     |
| 17.4       | Trademarks                                |     |
| 18         | Contact information                       |     |
| 19         | Tables                                    |     |
| 20         | Figures                                   | 30  |
| 21         | Contents                                  | 31  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.