### SY88953AL



# 3.3V 10.7Gbps CML Limiting Post Amplifier with TTL SD and /SD

# **General Description**

The SY88953AL high-speed, limiting post amplifier is designed for use in fiber-optic receivers. The device connects to typical transimpedance amplifiers (TIAs). The linear signal output from TIAs can contain significant amounts of noise and may vary in amplitude over time. The SY88953AL quantizes these signals and outputs CML level waveforms.

The SY88953AL operates from a single +3.3V power supply over temperatures ranging from  $-40^{\circ}\text{C}$  to +85°C. With its wide bandwidth and high gain, the SY88953AL can take signals with data rates up to 10.7Gbps and as small as  $5\text{mV}_{PP}$  and amplify them to drive devices with CML inputs.

The SY88953AL outputs TTL signal-detect (SD and /SD) signals. A programmable signal-detect level set pin (SD<sub>LVL</sub>) sets the sensitivity of the input amplitude detection. SD asserts high if the input amplitude rises above the threshold set by SD<sub>LVL</sub> and deasserts low otherwise. /SD is the complementary output of SD. /SD can be fed back to the enable (/EN) input to maintain output stability under a loss-of-signal (LOS) condition. /EN deasserts the true output signal without removing the input signal. Typically 6dB SD hysteresis is provided to prevent chattering.

The SY88953AL also includes an input threshold adjustment to correct pulse-width distortion.

Datasheets and support documentation are available on Micrel's web site at: www.micrel.com.

### **Features**

- Single 3.3V power supply
- Up to 10.7Gbps operation
- 700mV<sub>PP</sub> output swing with 25ps edge rates (typically)
- 28dB voltage gain with 5mV<sub>PP</sub> input sensitivity
- On-chip 50Ω I/O termination
- Programmable signal detect (SD and /SD) with 6dB hysteresis
- Chatter-free OC-TTL SD and /SD outputs with internal 5kΩ pull-up resistors can feedback to TTL enable (/EN) input
- Available in a tiny 3mm x 3mm 16-pin QFN package or die
- Low power (62mA)

# **Applications**

- OC-192 SDH/SONET
- 10G Ethernet/Fibre Channel receivers
- Up to 10.7Gbps proprietary link
- XFP transceivers
- Line driver/receiver

# **Typical Application**



Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# **Ordering Information**

| Part Number                  | Package Marking                      | Operating Range | Package    | Lead Finish     |
|------------------------------|--------------------------------------|-----------------|------------|-----------------|
| SY88953ALMG                  | 953A with Pb-Free bar-line indicator | Industrial      | 16-Pin QFN | Pb-Free, NiPdAu |
| SY88953ALMGTR <sup>(1)</sup> | 953A with Pb-Free bar-line indicator | Industrial      | 16-Pin QFN | Pb-Free, NiPdAu |

#### Note:

# **Pin Configuration**



16-Pin QFN

# **Pin Description**

| Pin Number   | Pin Name | Туре                                                         | Pin Function                                                                                                                             |
|--------------|----------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | DIN      | Data input                                                   | True data input with $50\Omega$ resistor to $V_{CC}$ .                                                                                   |
| 2, 3, 10, 11 | VCC      | Power supply                                                 | Positive power supply.                                                                                                                   |
| 4            | /DIN     | Data input                                                   | Complementary data input with $50\Omega$ resistor to $V_{\text{CC}}$ .                                                                   |
| 5            | VTHN     | Input                                                        | /DIN DC threshold adjustment pin.                                                                                                        |
| 6            | SD       | Open-collector TTL output with internal 5kΩ pull-up resistor | Signal detect asserts high when the data input amplitude rises above the threshold set by SD <sub>LVL</sub> .                            |
| 7            | /SD      | Open-collector TTL output with internal 5kΩ pull-up resistor | Inverted signal detect asserts low when the data input amplitude rises above the threshold set by SD <sub>LVL</sub> .                    |
| 8, 13, EP    | GND      | Ground                                                       | Device ground. Exposed pad must be soldered to PCB ground for proper electrical and thermal performance.                                 |
| 9            | /DOUT    | CML output                                                   | Complementary data output.                                                                                                               |
| 12           | DOUT     | CML output                                                   | True data output.                                                                                                                        |
| 14           | SDLVL    | Input                                                        | Signal detect level set: A resistor from this pin to $V_{\text{CC}}$ set the threshold for the data input amplitude at which SD asserts. |
| 15           | /EN      | TTL input<br>default is high                                 | Enable: Deasserts true data output when high.                                                                                            |
| 16           | VTHP     | Input                                                        | DIN DC threshold adjustment pin.                                                                                                         |

<sup>1.</sup> Tape and reel.

# Absolute Maximum Ratings<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )       | 0.5V to +4.0V                                      |
|-----------------------------------------|----------------------------------------------------|
| Data Input Voltage                      |                                                    |
| (D <sub>IN</sub> , /D <sub>IN</sub> )   | (V <sub>CC</sub> -1.0V) to (V <sub>CC</sub> +0.5V) |
| Data Output Voltage                     |                                                    |
| (D <sub>OUT</sub> , /D <sub>OUT</sub> ) | $(V_{CC}-1.0V)$ to $(V_{CC}+0.5V)$                 |
| /EN Voltage                             | 0V to V <sub>CC</sub>                              |
| SD, /SD Current                         | 5mA                                                |
| SDLVL Voltage                           | (V <sub>CC</sub> -1.3V) to V <sub>CC</sub>         |
| Storage Temperature (T <sub>S</sub> )   | 65°C to +150°C                                     |

# Operating Ratings<sup>(3)</sup>

| Supply Voltage (V <sub>CC</sub> )          | +3.0V to +3.6V |
|--------------------------------------------|----------------|
| Ambient Temperature (T <sub>A</sub> )      | 40°C to +85°C  |
| Junction Temperature (T <sub>J</sub> )     | 40°C to +120°C |
| Junction Thermal Resistance <sup>(4)</sup> |                |
| QFN-16 ( $\theta_{JA}$ ) Still-Air         | 59°C/W         |
| QFN-16 ( $\theta_{JB}$ ) Still-Air         | 32°C/W         |

# DC Electrical Characteristics<sup>(5)</sup>

 $V_{CC}$  = 3.0V to 3.6V;  $R_{LOAD}$  = 50 $\Omega$  to  $V_{CC}$ ;  $T_A$  = -40°C to +85°C, typical values at  $V_{CC}$  = 3.3V;  $T_A$  = 25°C.

| Symbol              | Parameter                     | Condition                          | Min.                  | Тур.                   | Max.                  | Units |
|---------------------|-------------------------------|------------------------------------|-----------------------|------------------------|-----------------------|-------|
| I <sub>CC</sub>     | Power supply current          | No output load                     |                       | 62                     | 85                    | mA    |
| V <sub>SDLVL</sub>  | SDLVL voltage                 |                                    | V <sub>CC</sub> -1.3  |                        | V <sub>CC</sub>       | V     |
| V <sub>IH</sub>     | /EN input HIGH voltage        |                                    | 2.0                   |                        |                       | V     |
| V <sub>IL</sub>     | /EN input LOW voltage         |                                    |                       |                        | 0.8                   | V     |
| I <sub>IH</sub>     | /EN input HIGH current        | V <sub>IN</sub> = V <sub>CC</sub>  |                       |                        | 20                    | μA    |
| I <sub>IL</sub>     | /EN input LOW current         | V <sub>IN</sub> = 0.5V             | -0.3                  |                        |                       | mA    |
| V <sub>OH</sub>     | SD, /SD output HIGH level     |                                    | 2.4                   |                        |                       | V     |
| V <sub>OL</sub>     | SD, /SD output LOW level      | I <sub>OL</sub> = +2mA             |                       |                        | 0.5                   | V     |
| V <sub>OH</sub>     | Output HIGH voltage           | $50\Omega$ to $V_{CC}$ output load | V <sub>CC</sub> -0.02 | V <sub>CC</sub> -0.005 | Vcc                   | V     |
| V <sub>OL</sub>     | Output LOW voltage            | $50\Omega$ to $V_{CC}$ output load | V <sub>CC</sub> -0.40 | V <sub>CC</sub> -0.35  | V <sub>CC</sub> -0.24 | V     |
| V <sub>OFFSET</sub> | Differential output offset    |                                    |                       |                        | ±80                   | mV    |
| Zo                  | Single-ended output impedance |                                    | 45                    | 50                     | 55                    | Ω     |
| Z <sub>IN</sub>     | Single-ended input impedance  |                                    | 45                    | 50                     | 55                    | 7.2   |

#### Notes:

- Exceeding the absolute maximum ratings may damage the device.
- The device is not guaranteed to function outside its operating ratings.
- Exposed pad must be soldered to PCB's ground plane.
- Specification for packaged product only

### **AC Electrical Characteristics**

 $V_{CC}$  = 3.0V to 3.6V;  $R_{LOAD}$  = 50 $\Omega$  to  $V_{CC}$ ;  $T_A$  = -40°C to +85°C, typical values at  $V_{CC}$  = 3.3V;  $T_A$  = 25°C.

| Symbol                         | Parameter                         | Condition                      | Min. | Тур. | Max. | Units     |
|--------------------------------|-----------------------------------|--------------------------------|------|------|------|-----------|
| HYS                            | SD Hysteresis                     | Electrical signal              | 2    | 6    | 8    | dB        |
| PSRR                           | Power supply rejection ratio      |                                |      | 35   |      | dB        |
| t <sub>OFF</sub>               | SD, /SD release time              |                                |      | 0.1  | 0.5  | μs        |
| t <sub>ON</sub>                | SD, /SD assert time               |                                |      | 0.2  | 0.5  | μs        |
| t <sub>r</sub> /t <sub>f</sub> | Output rise/fall time             | $V_{ID} \ge 50 \text{mV}_{PP}$ |      | 25   | 35   | ps        |
| $V_{\text{ID}}$                | Differential input voltage swing  |                                | 5    |      | 1800 | $mV_PP$   |
| V <sub>OD</sub>                | Differential output voltage swing |                                | 600  | 700  | 800  | $mV_{PP}$ |
| $V_{SR}$                       | SD sensitivity range              |                                | 5    |      | 50   | $mV_{PP}$ |
| LOSAL                          | Low LOS assert level              | RLOSLVL = $10k\Omega$ , Note 6 |      | 11   |      | $mV_{PP}$ |
| LOSDL                          | Low LOS de-assert level           | RLOSLVL = $10k\Omega$ , Note 6 |      | 17   |      | $mV_{PP}$ |
| HSYL                           | Low LOS hysteresis                | RLOSLVL = $10k\Omega$ , Note 7 |      | 3.5  |      | dB        |
| LOSAM                          | Medium LOS assert level           | RLOSLVL = $5k\Omega$ , Note 6  |      | 17   |      | $mV_{PP}$ |
| LOSDM                          | Medium LOS de-assert level        | RLOSLVL = $5k\Omega$ , Note 6  |      | 26   |      | $mV_{PP}$ |
| HSYM                           | Medium LOS hysteresis             | RLOSLVL = $5k\Omega$ , Note 7  |      | 3.5  |      | dB        |
| LOSAH                          | High LOS assert level             | RLOSLVL = $100\Omega$ , Note 6 |      | 45   |      | $mV_{PP}$ |
| LOSDH                          | High LOS de-assert level          | RLOSLVL = $100\Omega$ , Note 6 |      | 68   |      | $mV_{PP}$ |
| HSYH                           | High LOS hysteresis               | RLOSLVL = $100\Omega$ , Note 7 |      | 3.5  |      | dB        |
| S <sub>21</sub>                | Single-ended small-signal gain    |                                | 16   | 22   |      | dB        |
| A <sub>OV(Diff)</sub>          | Differential voltage gain         |                                | 22   | 28   |      | dB        |
| B <sub>-3dB</sub>              | 3dB Bandwidth                     |                                |      | 7.5  |      | GHz       |

#### Notes:

See "Typical Operating Characteristics" for the graph that demonstrates how to choose a particular RLOSLVL for a particular LOS assert and its associated de-assert amplitude.

<sup>7.</sup> This specification defines electrical hysteresis as 20log(LOS de-assert/LOS assert). The ratio between optical hysteresis and electrical hysteresis is found to vary between 1.5 and 2, depending on the level of received power and ROSA characteristics.

# **Typical Operating Characteristics**



10.7Gbps,  $V_{IN} = 5mV_{PP}$ ,  $V_{TH}$  Open (20ps/div)







10.7Gbps,  $V_{IN} = 20$ m $V_{PP}$ ,  $V_{TH} = 1.0$ V (20ps/div)

10.7Gbps,  $V_{IN} = 20$ m $V_{PP}$ ,  $V_{TH} = 1.5$ V (20ps/div)





SY88953AL LOSA, LOSD vs. RLOSIVI

SY88953AL Hysteresis vs. RLOSIvI

# **Functional Diagram**



# **Design Procedure**

### **Layout and PCB Design**

Because the SY88953AL is a high-frequency component, performance can be largely determined by the board layout and design. A common problem with high-gain amplifiers is the feedback from large swing outputs to the input via the power supply.

The SY88953AL's ground pins should be connected to the circuit board ground. Use multiple PCB vias close to the part to connect to ground. Avoid long, inductive runs that can degrade performance.

# **Functional Description**

The SY88953AL high-speed limiting post amplifier operates from a single +3.3V power supply over temperatures from -40°C to +85°C. Signals with data rates up to 10.7Gbps and as small as 5mV<sub>PP</sub> can be amplified. Figure 1 shows the allowed input voltage swing. The SY88953AL generates SD and /SD outputs. SDLVL sets the sensitivity of the input amplitude detection. The SY88953AL also includes an input threshold adjustment to correct pulse width distortion.



Figure 1. VIS and VID Definitions

#### Input Amplifier/Buffer

Figure 2 shows a simplified schematic of the SY88953AL's input stage. The high-sensitivity of the input amplifier allows signals as small as 5mV<sub>PP</sub> to be detected and amplified. The input amplifier allows input signals as large as 1800mV<sub>PP</sub>. Input signals are linearly amplified with a typical differential voltage gain of 28dB. Because it is a limiting amplifier, the SY88953AL outputs typically 700mV<sub>PP</sub> voltage-limited waveforms for input signals that are greater than 32mV<sub>PP</sub>. Applications requiring the SY88953AL to operate with high-gain should have the upstream TIA placed as close as possible to the SY88953AL's input pins to ensure the best performance of the device.



Figure 2. Input Structure

#### Threshold Adjustment

The SY88953AL's duty cycle can be controlled by forcing an offset at either input using V<sub>THP</sub> or V<sub>THN</sub>. Typically, only one of the inputs is required to be adjusted, depending on the required direction of the pulse width adjustment. The SY88953AL implements current source based offset of the inputs. The Typical Operating Characteristics section shows the offset applied to the input for a given V<sub>TH</sub> voltage. This feature is disabled by simply setting  $V_{TH}$  to GND.

#### **Output Buffer**

The SY88953AL's CML output buffer is designed to drive  $50\Omega$  lines. The output buffer requires appropriate termination for proper operation. An external  $50\Omega$  resistor to V<sub>CC</sub> for each output pin provides this. Figure 3 shows a simplified schematic of the output stage and includes an appropriate termination method. Of course, driving a downstream device that is internally terminated with  $50\Omega$ to V<sub>CC</sub> eliminates the need for external termination. As noted in the previous section, the amplifier outputs typically  $700mV_{PP}$  waveforms across  $25\Omega$  total loads. The output buffer thus switches typically 16mA tail-current.



Figure 3. Output Structure

#### Signal-Detect

The SY88953AL generates chatter-free signal-detect (SD and /SD) open-collector TTL outputs with internal  $5k\Omega$ pull-up resistors as shown in Figure 4. SD is used to determine that the input amplitude is large enough to be considered a valid input. SD asserts high if the input amplitude rises above the threshold set by SDLVL and deasserts low otherwise. /SD is the complementary output of SD. /SD asserts low if the input amplitude rises

above the threshold set by SDLVL and deasserts high otherwise. /SD can be fed back to the enable (/EN) input to maintain output stability under a loss of signal condition. /EN deasserts the true output signal without removing the input signals. Typically 6dB SD hysteresis is provided to prevent chattering.



Figure 4. SD, /SD Output Structure

#### Signal-Detect Level Set

A programmable signal-detect level set pin (SD<sub>LVL</sub>) sets the threshold of the input amplitude detection. Connecting an external resistor between V<sub>CC</sub> and SD<sub>LVL</sub> sets the voltage at  $SD_{\text{\tiny LVL}}.$  This voltages ranges from  $V_{\text{\tiny CC}}$ to V<sub>CC</sub>-1.3V. The external resistor creates a voltage divider between  $V_{CC}$  and  $V_{CC}$ –1.3V as shown in Figure 5. If desired, an appropriate external voltage may be applied rather than using a resistor. The smaller the external resistor, implying a smaller voltage difference from SD<sub>LVI</sub> to V<sub>CC</sub>, the smaller the SD sensitivity. Hence, larger input amplitude is required to assert SD. The Typical Operating Characteristics section shows the relationship between the input amplitude detection sensitivity and the SD<sub>LVL</sub> voltage.



Figure 5. SD<sub>LVL</sub> Setting Circuit

### **Hysteresis**

The SY88953AL provides typically 6dB SD electrical hysteresis. By definition, a power ratio measured in dB is 10log(power ratio). Power is calculated as V<sup>2</sup><sub>IN</sub>/R for an electrical signal. Hence the same ratio can be stated as 20log(voltage ratio). While in linear mode, the electrical voltage input changes linearly with the optical power and hence the ratios change linearly. Therefore, the optical hysteresis in dB is half the electrical hysteresis in dB given in the datasheet. The SY88953AL provides typically 3dB SD optical hysteresis. As the SY88953AL is an electrical device, this datasheet refers to hysteresis in electrical terms. With 6dB SD hysteresis, a voltage factor of two is required to assert or de-assert SD.

# Package Information<sup>(8)</sup>



# PCB Thermal Consideration for 16-Pin QFN Package (Always solder, or equivalent, the exposed pad to the PCB)

#### Note:

8. Package information is correct as of the publication date. For updates and most current information, go to www.micrel.com.

### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2013 Micrel, Incorporated.