

# FSD210B, FSD200B

# Green Mode Fairchild Power Switch (FPS<sup>TM</sup>)

### **Features**

- Single Chip 700V Sense FET Power Switch for 7DIP
- Precision Fixed Operating Frequency (134KHz)
- FSD210B Consumes Under 0.1W at 265VAC & No Load with Advanced Burst-Mode Operation
- · Internal Start-up Circuit
- · Pulse-by-Pulse Current Limiting
- Over Load Protection (OLP)
- Internal Thermal Shutdown Function (TSD)
- · Auto-Restart Mode
- Under Voltage Lockout (UVLO) with Hysteresis
- Built-in Soft Start
- · Frequency Modultation for EMI Reduction
- FSD200B Does Not Require an Auxiliary Bias Winding

## **Applications**

- Charger & Adapter for Mobile Phone, PDA & MP3
- · Auxiliary Power for White Goods, PC, C-TV & Monitor

## **Related Application Notes**

 AN-4137, 4141, 4147(Flyback) / AN-4134(Forward) / AN-4138(Charger)

## **Description**

Each product in the FSD2x0B (x for 0, 1) family consists of an integrated Pulse Width Modulator (PWM) and Sense FET, and is specifically designed for high performance offline Switch Mode Power Supplies (SMPS) with minimal external components. Both devices are integrated high voltage power switching regulators which combine an avalanche rugged Sense FET with a voltage mode PWM control block. The integrated PWM controller features include: a fixed oscillator with frequency modulation for reduced EMI, Under Voltage Lock Out (UVLO) protection, Leading Edge Blanking (LEB), an optimized gate turn-on/turn-off driver, Thermal Shut Down (TSD) protection and temperature compensated precision current sources for loop compensation and fault protection circuitry. When compared to a discrete MOSFET and controller or RCC switching converter solution, the FSD2x0B devices reduce total component count. design size, weight while increasing efficiency, productivity, and system reliability. Both devices provide a basic platform that is well suited for the design of cost-effective flyback converters.

| OUTPUT POWER TABLE |                            |                              |                        |                              |  |  |
|--------------------|----------------------------|------------------------------|------------------------|------------------------------|--|--|
|                    | 230VAC ±15% <sup>(3)</sup> |                              | 85-265VAC              |                              |  |  |
| PRODUCT            | Adapter <sup>(1)</sup>     | Open<br>Frame <sup>(2)</sup> | Adapter <sup>(1)</sup> | Open<br>Frame <sup>(2)</sup> |  |  |
| FSD210B            | 5W                         | 7W                           | 4W                     | 5W                           |  |  |
| FSD200B            | 5W                         | 7W                           | 4W                     | 5W                           |  |  |
| FSD210BM           | 5W                         | 7W                           | 4W                     | 5W                           |  |  |
| FSD200BM           | 5W                         | 7W                           | 4W                     | 5W                           |  |  |

#### Notes:

- Typical continuous power in a non-ventilated enclosed adapter with sufficient drain pattern as a heat sinker, at 50°C ambient.
- Maximum practical continuous power in an open frame design with sufficient drain pattern as a heat sinker, at 50°C ambient
- 3. 230 VAC or 100/115 VAC with doubler.

### **Typical Circuit**



Figure 1. Typical Flyback Application for FSD210B



Figure 2. Typical Flyback Application for FSD200B

## **Internal Block Diagram**



Figure 3. Functional Block Diagram of FSD210B



Figure 4. Functional Block Diagram of FSD200B

## **Pin Definitions**

| Pin Number | Pin Name | Pin Function Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3    | GND      | Sense FET source terminal on primary side and internal control ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4          | Vfb      | The feedback voltage pin is the inverting input to the PWM comparator and it has a normal input level between 0.5V and 2.5V. It has a 0.25mA current source connected internally while a capacitor and optocoupler are typically connected externally. A feedback voltage of 4.5V triggers over load protection (OLP). There is a time delay while charging external capacitor Cfb from 3V to 4.5V using an internal 5uA current source. This time delay prevents false triggering under transient conditions, but still allows the protection mechanism to operate under true overload conditions.                                                                                                                                |
| 5          | Vcc      | <b><fsd210b></fsd210b></b> Positive supply voltage input. Although connected to an auxiliary transformer winding, current is supplied from pin 8 (Vstr) via an internal switch during startup (see Internal Block Diagram section). It is not until Vcc reaches the UVLO upper threshold (8.7V) that the internal start-up switch opens and device power is supplied via the auxiliary transformer winding. <b><fsd200b></fsd200b></b> This pin is connected to a storage capacitor. A high voltage regulator laid between pin 8 (Vstr) and this pin, provides supply voltage to the device during startup and normal operation. The FSD200B eliminates the need for an auxiliary bias winding and associated external components. |
| 7          | Drain    | The drain pins are designed to connect directly to the primary lead of the transformer and are capable of switching a maximum of 700V for 7DIP and 670V for 7LSOP. Minimizing the length of the trace connecting these pins to the transformer will decrease leakage inductance.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 8          | Vstr     | This pin connects directly to the rectified AC line voltage source for both the FSD200B and FSD210B.  For the <b>FSD210B</b> , at start up the internal switch supplies internal bias and charges an external storage capacitor placed between the Vcc pin and ground. Once the Vcc reaches 8.7V, the internal switch is opened.  For the <b>FSD200B</b> , an internal high voltage regulator provides constant supply voltage.                                                                                                                                                                                                                                                                                                    |

# **Pin Configuration**



Figure 5. Pin Configuration (Top View)

## **Absolute Maximum Ratings**

(Ta=25°C, unless otherwise specified)

| Characteristic                |           | Symbol           | Value              | Unit |
|-------------------------------|-----------|------------------|--------------------|------|
| Drain Pin Voltage             |           | VDRAIN           | 700                | V    |
| Vstr Pin Voltage              | 7DIP      | Vstr             | 700                | V    |
| Total Power Dissipation       |           | PD               | 1.68               | W    |
| Drain Pin Voltage             |           | VDRAIN           | 670                | V    |
| Vstr Pin Voltage              | 7LSOP     | Vstr             | 670                | V    |
| Total Power Dissipation       |           | PD               | 1.45               | W    |
| Supply Voltage                | FSD200B   | Vcc              | 10                 | V    |
| Feedback Voltage Range        | - FSDZ00B | VFB              | -0.3 to VCC        | V    |
| Supply Voltage                | FSD210B   | Vcc              | 20                 | V    |
| Feedback Voltage Range        | FSDZ IUB  | VFB              | -0.3 to VSTOP      | V    |
| Operating Junction Temperat   | ure       | TJ               | Internally limited | °C   |
| Operating Ambient Temperature |           | TA               | -25 to +85         | °C   |
| Storage Temperature           |           | T <sub>STG</sub> | -55 to +150        | °C   |

# **Thermal Impedance**

(Ta=25°C, unless otherwise specified)

| Parameter                                  | Symbol               | Value | Unit |
|--------------------------------------------|----------------------|-------|------|
| 7DIP                                       |                      |       |      |
| Junction-to-Ambient Thermal <sup>(1)</sup> | $\theta_{JA^{(3)}}$  | 74.07 | °C/W |
| Junction-to-Ambient Mermai.                | $\theta$ JA $^{(4)}$ | 60.44 | °C/W |
| Junction-to-Case Thermal <sup>(2)</sup>    | θЈС                  | 22.00 | °C/W |
| 7LSOP                                      |                      |       |      |
| Junction-to-Ambient Thermal <sup>(1)</sup> | $\theta_{JA^{(5)}}$  | 86.02 | °C/W |
| Junction-to-Case Thermal <sup>(2)</sup>    | θЈС                  | 27.72 | °C/W |

### Note:

- 1. Free standing with no heatsink. / Measurement Condition: Just before junction temperature T<sub>J</sub> enters into OTP.
- 2. Measured on the DRAIN pin close to plastic interface.
- 3. Soldered to 100mm<sup>2</sup> copper clad.
- 4. Soldered to 300mm<sup>2</sup> copper clad.
- 5. Without copper clad.
- all items are tested with the standards JESD 51-2, 51-3 (SOP) and 51-10 (DIP).

## **Electrical Characteristics**

(Ta = 25°C unless otherwise specified)

| Parameter                                   | Symbol               | Condition                                   | Min.  | Тур.  | Max.  | Unit |  |  |
|---------------------------------------------|----------------------|---------------------------------------------|-------|-------|-------|------|--|--|
| SENSE FET SECTION                           |                      |                                             |       |       |       |      |  |  |
| Zero-Gate-Voltage Drain Current             | IDSS                 | VDS=560V, VGS=0V                            | -     | -     | 100   | μΑ   |  |  |
| Drain-Source On-State Resistance            | Process              | Tj=25°C, ID=25mA                            | -     | 28    | 32    | Ω    |  |  |
| Diditi-Source Off-State Resistance          | RDS(ON)              | Tj=100°C, I <sub>D</sub> =25mA              | -     | 42    | 48    | 22   |  |  |
| Rise Time                                   | tr                   | V <sub>DS</sub> =325V, I <sub>D</sub> =50mA | -     | 100   | -     | ns   |  |  |
| Fall Time                                   | t <sub>f</sub>       | V <sub>DS</sub> =325V, I <sub>D</sub> =25mA | -     | 50    | -     | ns   |  |  |
| CONTROL SECTION                             | •                    |                                             |       | Į.    | 1     |      |  |  |
| Switching Frequency                         | fosc                 | Tj=25°C                                     | 126   | 134   | 142   | KHz  |  |  |
| Switching Frequency Modulation Range        | ΔfMOD                | Tj=25°C                                     | -     | ±4    | -     | KHz  |  |  |
| Maximum Duty Cycle                          | DMAX                 | V <sub>FB</sub> =3.5V                       | 60    | 66    | 72    | %    |  |  |
| Minimum Duty Cycle                          | DMIN                 | V <sub>FB</sub> =GND                        | 0     | 0     | 0     | %    |  |  |
| UVLO Threshold Voltage (FSD200B)            | VSTART               |                                             | 6.3   | 7     | 7.7   | V    |  |  |
| OVEO Threshold Voltage (1 3D200B)           | VSTOP                | After turn on                               | 5.3   | 6     | 6.7   | V    |  |  |
| UVLO Threshold Voltage (FSD210B)            | VSTART               |                                             | 8.0   | 8.7   | 9.4   | V    |  |  |
| OVEO Threshold Voltage (F3D210B)            | VSTOP                | After turn on                               | 6.0   | 6.7   | 7.4   | V    |  |  |
| Feedback Source Current                     | IFB                  | V <sub>FB</sub> =GND                        | 0.22  | 0.25  | 0.28  | mA   |  |  |
| Internal Soft Start Time                    | ts/s                 |                                             | -     | 3     | -     | ms   |  |  |
| BURST MODE SECTION                          |                      |                                             |       | •     |       |      |  |  |
|                                             | VBURH                | Tj=25°C                                     | 0.58  | 0.64  | 0.7   | V    |  |  |
| Burst Mode Voltage                          | VBURL                | 1]-23 0                                     | 0.5   | 0.58  | 0.64  | V    |  |  |
|                                             | VBUR(HYS)            | Hysteresis                                  | -     | 60    | -     | mV   |  |  |
| PROTECTION SECTION                          |                      |                                             |       |       |       |      |  |  |
| Peak Current Limit                          | ILIM                 | ∆i/∆t=150mA/us                              | 0.275 | 0.320 | 0.365 | Α    |  |  |
| Current Limit Delay Time <sup>(1)</sup>     | tCLD                 | Tj=25°C                                     | -     | 220   | -     | ns   |  |  |
| Thermal Shutdown Temperature <sup>(1)</sup> | TSD                  |                                             | 125   | 145   | 160   | °C   |  |  |
| Shutdown Feedback Voltage                   | VSD                  |                                             | 4.0   | 4.5   | 5.0   | V    |  |  |
| Leading Edge Blanking Time <sup>(2)</sup>   | tLEB                 |                                             | 200   | -     | -     | ns   |  |  |
| Shutdown Delay Current                      | IDELAY               | V <sub>FB</sub> =4.0V                       | 3     | 5     | 7     | μΑ   |  |  |
| TOTAL DEVICE SECTION                        | TOTAL DEVICE SECTION |                                             |       |       |       |      |  |  |
| Operating Supply Current (FSD200B)          | IOP                  | (control part only),VCC=7V                  | -     | 600   | -     | μΑ   |  |  |
| Start-Up Charging Current (FSD200B)         | IСН                  | VCC=0V                                      | -     | 1     | 1.2   | mA   |  |  |
| Operating Supply Current (FSD210B)          | lop                  | (control part only),VCC=11V                 | -     | 700   | -     | μΑ   |  |  |
| Start-Up Charging Current (FSD210B)         | Існ                  | VCC=0V                                      | -     | 700   | 900   | μΑ   |  |  |
| Vstr Supply Voltage                         | VSTR                 | VCC=0V                                      | 20    | -     | -     | V    |  |  |
| Vcc Regulation Voltage (FSD200B)            | VCCREG               |                                             | -     | 7     | -     | ٧    |  |  |

#### Note

- 1. These parameters, although guaranteed, are not 100% tested in production
- 2. These parameter is derived from characterization

# Comparison Between FSDH565 and FSD210B

| Function                     | FSDH565        | FSD210B                   | FSD210B Advantages                                                                                                                                                                                                            |
|------------------------------|----------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Soft-Start                   | not applicable | 3ms                       | Gradually increasing current limit during soft-start further reduces peak current and voltage stresses     Eliminates external components used for soft-start in most applications     Reduces or eliminates output overshoot |
| Switching Frequency          | 100KHz         | 134KHz                    | Smaller transformer                                                                                                                                                                                                           |
| Frequency Modulation         | not applicable | ± 4KHz                    | Reduced conducted EMI                                                                                                                                                                                                         |
| Burst Mode Operation         | not applicable | Built into controller     | Improves light load efficiency     Reduces power consumption at no-load     Transformer audible noise reduction                                                                                                               |
| Drain Creepage at<br>Package | 1.02mm         | 3.56mm DIP<br>3.56mm LSOP | Greater immunity to arcing provoked<br>by dust, debris and other contami-<br>nants                                                                                                                                            |

## **Typical Performance Characteristics (Control Part)**

(These characteristic graphs are normalized at Ta = 25°C)





Switching Frequency (fosc) vs. Ta

Operating Supply Current (IOP) vs. Ta





Peak Current Limit (ILIM) vs. Ta

Feedback Source Current (IFB) vs. Ta





Start Threshold Voltage (VSTART) vs. Ta

Stop Threshold Voltage (VSTOP) vs. Ta

# **Typical Performance Characteristics** (Continued)





Vcc Regulation Voltage vs. Ta (for FSD200B)

Shutdown Feedback Voltage (VSD) vs. Ta





Start Up Charging Current (ICH) vs. Ta (for FSD210B)

Start Up Charging Current (ICH) vs. Ta (for FSD200B)

### **Functional Description**

1. Startup: At startup, the internal high voltage current source supplies the internal bias and charges the external Vcc capacitor as shown in Figure 7. In the case of the FSD210B, when Vcc reaches 8.7V the device starts switching and the internal high voltage current source is disabled. The device is in normal operation provided that Vcc does not drop below 6.7V. After startup the bias is supplied from the auxiliary transformer winding. In the case of FSD200B, An internal high voltage regulator (HV Req.) located between Vstr pin and Vcc pin regulates the Vcc to be 7V and supplies operating current, thus FSD200B needs no auxiliary bias winding.



Figure 6. Internal Startup Circuit



Figure 7. Charging Vcc Capacitor through Vstr

Calculating the Vcc capacitor is an important step to design with the FSD200B/210B. At initial start-up in the both devices, the maximum value of start operating current ISTART is about 100uA, which supplies current to UVLO and Vref Blocks. The charging current IVcc of the Vcc capacitor is equal to ISTR - 100uA. After Vcc reaches the UVLO start voltage only the bias winding supplies Vcc current to device. When the bias winding voltage is not sufficient, the Vcc level decreases to the UVLO stop voltage. At this time Vcc oscillates. In order to prevent this oscillation it is recommended that the Vcc capacitor be chosen to have the value between 10uF and 47uF.

2. Feedback Control: The FSD200B/210B are voltage mode controlled devices as shown in Figure 8. Usually, an opto-coupler and KA431 type voltage reference are used to implement the feedback network. The feedback voltage is compared with an internally generated sawtooth waveform. This directly controls the duty cycle. When the KA431 reference pin voltage exceeds the internal reference voltage of 2.5V, the optocoupler LED current increases, the feedback voltage Vfb is pulled down and it reduces the duty cycle. This will happen when the input voltage increases or the output load decreases.



Figure 8. PWM and Feedback Circuit

**3. Leading Edge Blanking (LEB)**: At the instant the internal Sense FET is turned on, the primary side capacitance and secondary side rectifier diode reverse recovery typically cause a high current spike through the Sense FET. Excessive voltage across the Rsense resistor leads to incorrect feedback operation in the current mode PWM control. To counter this effect, the FPS employs a leading edge blanking (LEB) circuit. This circuit inhibits the PWM comparator for a short time (tLEB) after the Sense FET is turned on.

4. Protection Circuit: The FSD200B/210B have 2 selfprotection functions: over load protection (OLP) and thermal shutdown (TSD). Because these protection circuits are fully integrated inside the IC without external components, the reliability is improved without increasing cost. Once a fault condition occurs, switching is terminated and the Sense FET remains off. This causes Vcc to fall. When Vcc reaches the UVLO stop voltage VSTOP (6.7V-FSD210B, 6V-FSD200B), the protection is reset and the internal high voltage current source charges the Vcc capacitor via the Vstr pin. When Vcc reaches the UVLO start voltage VSTART (8.7V-FSD210B, 7V-FSD200B), the device resumes its normal operation. In this manner, the auto-restart can alternately enable and disable the switching of the power Sense FET until the fault condition is eliminated.



Figure 9. Protection Block

4.1 Over Load Protection (OLP): Overload is defined as the load current exceeding a pre-set level due to an unexpected event. In this situation, the protection circuit should be activated in order to protect the SMPS. However, even when the SMPS is operating normally, the over load protection (OLP) circuit can be activated during the load transition. In order to avoid this undesired operation, the OLP circuit is designed to be activated after a specified time to determine whether it is a transient situation or an overload situation. In conjunction with the Ipk current limit pin (if used) the current mode feedback path would limit the current in the Sense FET when the maximum PWM duty cycle is attained. If the output consumes more than this maximum power, the output voltage (Vo) decreases below its rating voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage (VFB). If VFB exceeds 3V, the feedback input diode is blocked and the 5uA current source (IDELAY) starts to charge Cfb slowly up to Vcc. In this condition, VFB increases until it reaches 4.5V, when the switching operation is terminated as shown in Figure 10. The shutdown delay time is the time required to charge Cfb from 3V to 4.5V with 5uA current source.



Figure 10. Over Load Protection (OLP)

**4.2 Thermal Shutdown (TSD):** The Sense FET and the control IC are integrated, making it easier for the control IC to detect the temperature of the Sense FET. When the temperature exceeds approximately 145°C, thermal shutdown is activated.

**5. Soft Start**: FSD200B/210B has an internal soft start circuit that gradually increases current through the Sense FET as shown in Figure 11. The soft start time is 3msec in FSD200B/210B.



Figure 11. Internal Soft Start

**6. Burst operation :** In order to minimize the power dissipation in standby mode, the FSD200B/210B enter burst mode operation. As the load decreases, the feedback voltage decreases. The device automatically enters burst mode when the feedback voltage drops below VBURL(0.58V). At this point switching stops and the output voltages start to drop. This causes the feedback voltage to rise. Once is passes VBURH(0.64V) switching starts again. The feedback voltage falls and the process repeats. Burst mode operation alternately enables and disables switching of the power MOSFET to reduce the switching loss in the standby mode.





Figure 12. Burst Operation Function

**7. Frequency Modulation**: Modulating the switching frequency of a switched power supply can reduce EMI by spreading the energy over a wider frequency range than the bandwidth measured by the EMI test equipment. The amount of EMI reduction is directly related to the depth of the reference frequency. As can be seen in Figure 13, the frequency changes from 130KHz to 138KHz in 4ms for the FSD200B/210B. Frequency modulation allows the use of a cost effective inductor instead of an AC input mode choke to satisfy the requirements of world wide EMI limits.



Figure 13. Frequency Modulation Waveform



Figure 14. FSDH0165 Full Range EMI scan(100kHz, no Frequency Modulation) with charger set



Figure 15. FSD210B Full Range EMI scan(134kHz, with Frequency Modulation) with charger set

### **Application Tips**

#### 1. Methods of Reducing Audible Noise

Switching mode power converters have electronic and magnetic components, which generate audible noises when the operating frequency is in the range of 20~20,000 Hz. Even though they operate above 20 kHz, they can make noise depending on the load condition. Designers can employ several methods to reduce these noises. Here are three of these methods:

#### Glue or Varnish

The most common method involves using glue or varnish to tighten magnetic components. The motion of core, bobbin and coil and the chattering or magnetostriction of core can cause the transformer to produce audible noise. The use of rigid glue and varnish helps reduce the transformer noise. But, it also can crack the core. This is because sudden changes in the ambient temperature cause the core and the glue to expand or shrink in a different ratio according to the temperature.

#### **Ceramic Capacitor**

Using a film capacitor instead of a ceramic capacitor as a snubber capacitor is another noise reduction solution. Some dielectric materials show a piezoelectric effect depending on the electric field intensity. Hence, a snubber capacitor becomes one of the most significant sources of audible noise. It is considerable to use a zener clamp circuit instead of an RCD snubber for higher efficiency as well as lower audible noise.

#### **Adjusting Sound Frequency**

Moving the fundamental frequency of noise out of 2~4 kHz range is the third method. Generally, humans are more sensitive to noise in the range of 2~4 kHz. When the fundamental frequency of noise is located in this range, one perceives the noise as louder although the noise intensity level is identical. Refer to Figure 16. Equal Loudness Curves.

When FPS acts in Burst mode and the Burst operation is suspected to be a source of noise, this method may be helpful. If the frequency of Burst mode operation lies in the range of 2~4 kHz, adjusting feedback loop can shift the Burst operation frequency. In order to reduce the Burst operation frequency, increase a feedback gain capacitor (CF), opto-coupler supply resistor (RD) and feedback capacitor (CB) and decrease a feedback gain resistor (RF) as shown in Figure 17. Typical Feedback Network of FPS.



Figure 16. Equal Loudness Curves



Figure 17. Typical Feedback Network of FPS

#### 2. Other Reference Materials

- **AN-4134**: Design Guidelines for Off-line Forward Converters Using Fairchild Power Switch (FPS<sup>TM</sup>)
- AN-4137: Design Guidelines for Off-line Flyback Converters Using Fairchild Power Switch (FPS)
- **AN-4138**: Design Considerations for Battery Charger Using Green Mode Fairchild Power Switch (FPS<sup>TM</sup>)
- **AN-4140**: Transformer Design Consideration for Off-line Flyback Converters using Fairchild Power Switch (FPS<sup>TM</sup>)
- **AN-4141**: Troubleshooting and Design Tips for Fairchild Power Switch (FPS<sup>TM</sup>) Flyback Applications
- AN-4147: Design Guidelines for RCD Snubber of Flyback
- **AN-4148**: Audible Noise Reduction Techniques for FPS Applications

### **Typical Application Circuit - 1**

| Application            | Output power | Input voltage               | Output voltage (Max current) |  |
|------------------------|--------------|-----------------------------|------------------------------|--|
| Cellular Phone Charger | 3.38W        | Universal input (85-265Vac) | 5.2V (650mA)                 |  |

#### **Features**

- High efficiency (>67% at Universal Input)
- Low zero load power consumption (<100mW at 240Vac) with FSD210B
- Low component count
- Enhanced system reliability through various protection functions
- Internal soft-start (3ms)
- · Frequency Modulation for low EMI

### **Key Design Notes**

- The constant voltage (CV) mode control is implemented with resistors R8, R9, R10 and R11, shunt regulator U2, feedback capacitor C9 and opto-coupler U3.
- The constant current (CC) mode control is designed with resistors R8, R9, R15, R16, R17 and R19, NPN transistor Q1 and NTC TH1. When the voltage across current sensing resistors R15,R16 and R17 is 0.7V, the NPN transistor turns on and the current through the opto coupler LED increases. This reduces the feedback voltage and duty ratio. Therefore, the output voltage decreases and the output current is regulated.
- The NTC(negative thermal coefficient) resistor is used to compensate the temperature characteristics of the transistor Q1.
- The zener diodes (ZD1, ZD2) are used to bypass the ESD or surge.

#### 1. Schematic



### 2. Transformer Schematic Diagram



CORE: EE1616

### 3. Winding Specification

|            | Pin(S → F)                                       | Wire    | Turns | Winding Method          |  |  |  |
|------------|--------------------------------------------------|---------|-------|-------------------------|--|--|--|
| W1         | 1 → 2                                            | 0.16φ×1 | 99    | Solenoid winding        |  |  |  |
| Insulation | Insulation : Polyester Tape t = 0.025mm, 2Layers |         |       |                         |  |  |  |
| W2         | 4 → 3                                            | 0.16φ×1 | 18    | Center Solenoid winding |  |  |  |
| Insulation | Insulation : Polyester Tape t = 0.025mm, 2Layers |         |       |                         |  |  |  |
| W3         | 1 → open                                         | 0.16φ×1 | 50    | Solenoid winding        |  |  |  |
| Insulation | Insulation : Polyester Tape t = 0.025mm, 3Layers |         |       |                         |  |  |  |
| W4         | 8 → 7                                            | 0.40φ×1 | 9     | Solenoid winding        |  |  |  |
| Insulation | Insulation : Polyester Tape t = 0.025mm, 3Layers |         |       |                         |  |  |  |

### 4. Electrical Characteristics

|            | P in  | Spec.   | Remark                      |
|------------|-------|---------|-----------------------------|
| Inductance | 1 - 2 | 1.6 m H | 1 k H z , 1 V               |
| Leakage    | 1 - 2 | 50 uH   | 3,4,7,8 short<br>100KHz, 1V |

### 5. Core & Bobbin

Core: EER1616 Bobbin: EER1616

## **Typical Application Circuit - 2**

| Application        | Output power | Input voltage         | Output voltage (Max current) |
|--------------------|--------------|-----------------------|------------------------------|
| Non-Isolation Buck | 1.2W         | DC 120 ~ 375V         | 12V (100mA)                  |
|                    | 1.200        | (for Universal Input) | 127 (100111A)                |

### **Features**

- Non-Isolation Buck converter
- · Low component count
- Enhanced system reliability through various protection functions

### **Key Design Notes**

- The output voltage(12V) is regulated with resistors R1, R2 and R3, zener diode D3, the transistor Q1 and the capacitor C2. While the FSD210B is off, diodes D1 and D2 are on. At this time the output voltage 12V is sensed by the feedback components listed above.
- R 680K is used to prevent the OLP(over load protection) at startup.
- R 8.2K is a dummy resistor to regulate output voltage in light load.

#### 1. Schematic



# **Package Dimensions**

7-DIP







# Package Dimensions (Continued)

7-LSOP









### **Ordering Information**

| Product Number | Package | Marking Code | BVDSS | fosc   | RDS(ON) |
|----------------|---------|--------------|-------|--------|---------|
| FSD210B        | 7DIP    | FSD210       | 700V  | 134KHz | 28Ω     |
| FSD200B        | 7DIP    | FSD200       | 700V  | 134KHz | 28Ω     |
| FSD210BM       | 7LSOP   | FSD210       | 650V  | 134KHz | 28Ω     |
| FSD200BM       | 7LSOP   | FSD200       | 650V  | 134KHz | 28Ω     |

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com