# 2 Amp PLC Line Driver

The NCS5650 is a high efficiency, Class A/B, low distortion power line driver. Its design is optimized to accept a signal from a Power Line Carrier modem. The output stage is designed to drive up to 2 A peak into an isolation transformer or simple coil coupling to the mains. At output current of 1.5 A, the output voltage is guaranteed to swing within 1 V or less of either rail giving the user improved SNR. Power supply options are single–sided 6 V to 12 V and dual balanced  $\pm 3.0 \ V$  to  $\pm 6.0 \ V$ . The input stage contains an operational amplifier which can be configured as a unity gain follower buffer or used to provide the first stage of a 4–pole low pass filter. In addition the NCS5650 offers a current limit programmable with a single resistor, R–Limit, together with a current limit flag.

The device provides two independent thermal flags with hysteresis: a thermal warning flag to let the user know the internal junction temperature has reached a user programmable thermal warning threshold and a thermal error flag that indicates the internal junction temperature has exceeded 150°C. In shutdown mode the NCS5650 output goes into a high-impedance state. The NCS5650 comes in a 20 lead QFN package (4x4x1mm) with an exposed thermal pad for enhanced thermal reliability.

#### **Features**

- Rail-to-Rail Drop of Only  $\pm 1$  V with  $I_{out} = 1.5$  A
- $V_{CC}$ : Single–Sided (6 V to 12 V) or Dual–Balanced  $\pm 6.0 \, V$
- Flexible 4th–Order Filtering
- Current-Limit Set with One Resistor
- Diagnostic Flags Level Shifted to V\_µc to Simplify Interface with External MCU
  - Thermal Warning Flag with Flexible Threshold Setting
  - Thermal Error flag and Shutdown
  - Overcurrent Flag
- Enable/Shutdown Control
- Extended Junction Temperature Range: -40°C to +125°C
- Small Package: 20-pin 4x4x1mm QFN with Exposed Thermal Pad
- Optimized for Operation in the Cenelec A to D Frequency Band
- This is a Pb-Free Device

# **Typical Applications**

- Power Line Communication Driver in AMM and AMR Metering Systems
- Valve, Actuator, and Motor Driver
- Audio



# ON Semiconductor®

http://onsemi.com



**CASE 485E** 

# MARKING DIAGRAM

20 1 NCS 5650 ALYW

A = Assembly Location

L = Wafer Lot Y = Year W = Work Week = Pb-Free Package

(\*Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device       | Package            | Shipping           |
|--------------|--------------------|--------------------|
| NCS5650MNTXG | QFN20<br>(Pb-Free) | 3000 / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part or orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



NOTE: The Exposed Pad (EP) on package bottom must be attached to a heat–sinking conduit. The Exposed Pad must be electrically connected to  $V_{\text{EE}}$ .

Figure 1. Pin Connections



Figure 2. NCS5650 Block Diagram

# **PIN DESCRIPTION**

| Pin# | Symbol                | Pin Function                                                                                                |
|------|-----------------------|-------------------------------------------------------------------------------------------------------------|
| 1    | Enable                | Enable/ Shutdown Input (Low = Enable)                                                                       |
| 2    | V <sub>com</sub>      | Virtual Common at (V <sub>CC</sub> - V <sub>EE</sub> )/2; not to be used as a reference. (See Note 1 Below) |
| 3    | AIN+                  | Positive (+) Input of Op Amp A                                                                              |
| 4    | AIN-                  | Negative (-) Input of Op Amp A                                                                              |
| 5    | Amp A Out             | Output of Op Amp A                                                                                          |
| 6    | V <sub>CC</sub>       | Positive supply for amplifiers                                                                              |
| 7    | V <sub>CC</sub>       | Positive supply for amplifiers                                                                              |
| 8    | Amp B Out             | Output of Op Amp B                                                                                          |
| 9    | Amp B Out             | Output of Op Amp B                                                                                          |
| 10   | V <sub>EE</sub>       | Negative supply for amplifiers                                                                              |
| 11   | V <sub>EE</sub>       | Negative supply for amplifiers                                                                              |
| 12   | BIN-                  | Negative (–) Input of Op Amp B                                                                              |
| 13   | BIN+                  | Positive (+) Input of Op Amp B                                                                              |
| 14   | V-Warn                | Thermal Warming Temp is set by a voltage determined by the ratio of two resistors (see Figure 8).           |
| 15   | R-Limit               | Output B Current Limit Set Resistor (R-Limit) to Pin 10, V <sub>EE</sub> + 1.92 V                           |
| 16   | I <sub>LIM</sub> flag | Current Limit Flag (High indicates Output Current ≥ limit set by R-Limit)                                   |
| 17   | TSD flag              | Thermal Shutdown Flag (High indicates Junction Temperature ≥ 150°C)                                         |
| 18   | TW flag               | Thermal Warning Flag (High indicates Junction Temperature ≥ threshold set by V-Warn)                        |
| 19   | Vμc                   | Digital supply for logic flag thresholds                                                                    |
| 20   | GNDμc                 | Digital ground for logic flag thresholds                                                                    |
| 21   | Exposed Pad           | The exposed pad should be connected to the lowest voltage potential in the circuit.                         |

<sup>1.</sup> The principal purpose of pin 2 is to facilitate the implementation of the 4th-order lowpass filter when operating on single-sided supply by providing a virtual common at mid-supply. When operating on dual balanced supplies, Pin 2 must be left floating and the external common of the dual supplies should be used for the filter implementation.

# **MAXIMUM RATINGS**

| Symbol           | Rating                                                                                                                                                                                                                                                  | Value                                                                  | Unit |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|
| Vs               | Supply Voltage (V <sub>CC</sub> to V <sub>EE</sub> )                                                                                                                                                                                                    | 13.2                                                                   | ٧    |
| V <sub>ICR</sub> | Input Common Mode Voltage Range                                                                                                                                                                                                                         | (V <sub>EE</sub> - 0.3 V, V <sub>CC</sub> + 0.3 V)<br>< V <sub>s</sub> | V    |
| TJ               | Maximum Junction Temperature (Operating Range –40°C to 125°C)                                                                                                                                                                                           | 160                                                                    | °C   |
| T <sub>stg</sub> | Storage Temperature                                                                                                                                                                                                                                     | -65 to 165                                                             | °C   |
|                  | Mounting Temperature (Infrared or Convection – 30 sec)                                                                                                                                                                                                  | 260                                                                    |      |
| MSL              | Moisture Sensitivity Level                                                                                                                                                                                                                              | Level 1                                                                |      |
| θЈΑ              | Thermal Resistance 20-Pin QFN with Exposed Thermal Pad (With exposed thermal pad soldered to 9 in <sup>2</sup> of 2 oz Cu PCB area (62 mil thick board) using 14 vias each with an 18 mil diameter and 1.5 mils Cu walls. See Application Information.) | 33                                                                     | °C/W |
|                  | Logic control pins Enable, R <sub>LIMIT</sub> , I <sub>LIM</sub> , TSD, TW, Vμc                                                                                                                                                                         | 5.5                                                                    | V    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

**ELECTRICAL CHARACTERISTICS**  $V_S$  = 12 V All limits apply over the temperature range,  $T_J$  =  $-40^{\circ}C$  to +125°C, unless otherwise noted. Total supply  $V_S$  =  $V_{CC}$  –  $V_{EE}$ .

|                                   |                   |                                                                                                                     | NCS5650                  |           |                   |                    |
|-----------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------|-----------|-------------------|--------------------|
| Parameter                         | Symbol            | Condition                                                                                                           | Min                      | Тур       | Max               | Units              |
| INPUT OPERATIONAL AMPLIFIER       | (Op Amp A         | )                                                                                                                   |                          |           |                   |                    |
| Offset Voltage                    |                   |                                                                                                                     |                          |           |                   |                    |
| Input Offset Voltage              | Vos               | V <sub>CC</sub> = +12 V, V <sub>EE</sub> = 0 V                                                                      |                          | ±3        | ±10               | mV                 |
| Offset vs Power Supply            | PSRR              | $V_{CC} = +6 \text{ V}, V_{EE} = -6 \text{ V}$                                                                      |                          | 25        | 150               | uV/V               |
| Input Bias Current (Note 2)       | Ι <sub>Β</sub>    |                                                                                                                     |                          |           | 1                 | nA                 |
| Input Voltage Noise Density       | e <sub>n</sub>    | f = 1 kHz, V <sub>IN</sub> = GND,<br>BW = 131 kHz                                                                   |                          | 250       |                   | nV/√ <del>Hz</del> |
| Input Voltage Range               |                   |                                                                                                                     |                          |           |                   |                    |
| Common-Mode Voltage Range         | V <sub>CM</sub>   |                                                                                                                     | V <sub>EE</sub><br>- 0.1 |           | V <sub>CC</sub> - | V                  |
| Common-Mode Rejection Ratio       | CMRR              | $V_{EE} - 0.1 \le V_{CM} \le V_{CC} - 3$                                                                            | 70                       | 85        |                   | dB                 |
| Input Impedance                   |                   |                                                                                                                     |                          |           |                   |                    |
| Differential                      |                   |                                                                                                                     |                          | 0.2   1.5 |                   | GΩ   pF            |
| Common-Mode                       |                   |                                                                                                                     |                          | 0.2   3   |                   | GΩ   pF            |
| Open-Loop Gain (Note 2)           |                   | $R_L = 500 \Omega$                                                                                                  | 80                       | 100       |                   | dB                 |
| Frequency Response                |                   |                                                                                                                     |                          |           |                   |                    |
| Gain Bandwidth Product            | GBW               |                                                                                                                     |                          | 80        |                   | MHz                |
| Full Power Bandwidth (Note 2)     |                   | G = +5, V <sub>out</sub> = 11 V <sub>PP</sub>                                                                       | 200                      | 1.5       |                   | MHz                |
| Slew Rate                         | SR                |                                                                                                                     |                          | 60        |                   | V/μs               |
| Total Harmonic Distortion + Noise | THD+N             | $G$ = +1, $R_L$ = 500 $\Omega$ , $V_O$ = 8 $V_{PP}$ , $f$ = 1 kHz, $C_{in}$ = 220 μF, $C_{out}$ = 330 μF            |                          | 0.015     |                   | %                  |
|                                   |                   | $G$ = +1, $R_L$ = 50 $\Omega$ , $V_O$ = 8 $V_{PP}$ , $f$ = 100 kHz, $C_{in}$ = 220 $\mu$ F, $C_{out}$ = 330 $\mu$ F |                          | 0.023     |                   |                    |
| Output                            |                   |                                                                                                                     |                          |           |                   |                    |
| Voltage Output Swing from Rail    |                   | V <sub>CC</sub> = +12 V, V <sub>EE</sub> = 0 V                                                                      |                          |           |                   |                    |
| From Positive Rail                | V <sub>OH</sub>   | $R_L$ = 500 Ω το $V_{CC}/2$                                                                                         |                          | 0.3       | 1                 | V                  |
| From Negative Rail                | $V_{OL}$          | $R_L$ = 500 Ω το $V_{CC}/2$                                                                                         |                          | 0.3       | 1                 | V                  |
| Short-Circuit Current             | I <sub>SC</sub>   |                                                                                                                     |                          | 280       |                   | mA                 |
| Output Impedance                  | Z0                | Closed Loop G = +4, f = 100 kHz                                                                                     |                          | 0.25      |                   | Ω                  |
| Capacitive Load Drive             | C <sub>LOAD</sub> |                                                                                                                     |                          | 100       |                   | pF                 |
| OUTPUT OPERATIONAL AMPLIFIE       | ER (Op Amp        | <b>В</b> )                                                                                                          |                          |           |                   |                    |
| Offset Voltage                    |                   |                                                                                                                     |                          |           |                   |                    |
| Input Offset Voltage              | Vos               | V <sub>CC</sub> = +12 V, V <sub>EE</sub> = 0 V                                                                      |                          | ± 3       | ± 10              | mV                 |
| Offset vs Power Supply            | PSRR              | V <sub>CC</sub> = +12 V, V <sub>EE</sub> = 0 V                                                                      |                          | 25        | 150               | μV/V               |
| Input Bias Current (Note 2)       | Ι <sub>Β</sub>    |                                                                                                                     |                          |           | 1                 | nA                 |
| Input Voltage Noise Density       | e <sub>n</sub>    | f = 1 kHz, V <sub>IN</sub> = GND,<br>BW = 131 kHz                                                                   |                          | 125       |                   | nV/√ <del>Hz</del> |
| Input Voltage Range               |                   |                                                                                                                     |                          |           |                   |                    |
| Common-Mode Voltage Range         | V <sub>CM</sub>   |                                                                                                                     | V <sub>EE</sub><br>- 0.1 |           | V <sub>CC</sub> - | V                  |
| Common-Mode Rejection Ratio       | CMRR              | $V_{EE} - 0.1 \le V_{CM} \le V_{CC} - 3$                                                                            | 70                       | 85        |                   | dB                 |

<sup>2.</sup> Guaranteed by characterization or design. 3. Formula accuracy requires a resistor with  $\pm\,1\%$  tolerance.

**ELECTRICAL CHARACTERISTICS**  $V_S$  = 12 V All limits apply over the temperature range,  $T_J$  =  $-40^{\circ}C$  to +125°C, unless otherwise noted. Total supply  $V_S$  =  $V_{CC}$  –  $V_{EE}$ .

|                                                    |                   |                                                                                                      | NCS5650 |              |           |          |
|----------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------|---------|--------------|-----------|----------|
| Parameter                                          | Symbol            | Condition                                                                                            | Min     | Тур          | Max       | Units    |
| OUTPUT OPERATIONAL AMPLIFI                         | ER (Op Amp        | <b>в</b> )                                                                                           |         |              |           |          |
| Input Impedance                                    |                   |                                                                                                      |         |              |           |          |
| Differential                                       |                   |                                                                                                      |         | 0.2   11     |           | GΩ   pF  |
| Common-Mode                                        |                   |                                                                                                      |         | 0.2   22     |           | GΩ   pF  |
| Open-Loop Gain (Note 2)                            |                   | R <sub>L</sub> = 5 Ω                                                                                 | 80      | 100          |           | dB       |
| Frequency Response                                 |                   |                                                                                                      |         |              |           |          |
| Gain Bandwidth Product                             | GBW               |                                                                                                      |         | 60           |           | MHz      |
| Full Power Bandwidth (Note 2)                      |                   | G = +2, V <sub>out</sub> = 11 V <sub>PP</sub>                                                        | 200     | 400          |           | kHz      |
| Slew Rate                                          | SR                |                                                                                                      |         | 70           |           | V/μs     |
| Total Harmonic Distortion + Noise                  | THD+N             | $G = +1, R_L = 50 \Omega,$<br>$V_O = 8 V_{PP}, f = 1 kHz$                                            |         | 0.015        |           | %        |
|                                                    |                   | $G = +1, R_L = 50 \Omega,$<br>$V_O = 8 V_{PP}, f = 100 \text{ kHz}$                                  |         | 0.067        |           |          |
| Output                                             |                   |                                                                                                      |         |              |           |          |
| Voltage Output Swing from Rail                     |                   | V <sub>CC</sub> = +12 V, V <sub>EE</sub> = 0 V                                                       |         |              |           |          |
| From Positive Rail                                 | V <sub>OH</sub>   | I <sub>out</sub> = 1.5 A to Mid-Supply                                                               |         | 0.7          | 1         | V        |
| From Negative Rail                                 | V <sub>OL</sub>   | I <sub>out</sub> = 1.5 A to Mid-Supply                                                               |         | 0.4          | 1         | V        |
| Voltage Output Swing from Rail                     |                   | V <sub>CC</sub> = +6 V, V <sub>EE</sub> = -6 V                                                       |         |              |           |          |
| From Positive Rail                                 | V <sub>OH</sub>   | I <sub>out</sub> = 1.5 A to GND                                                                      |         | 0.7          | 1         | V        |
| Negative Rail                                      | $V_{OL}$          | I <sub>out</sub> = 1.5 A to GND                                                                      |         | 0.4          | 1         | V        |
| Output Impedance Enabled Mode Shutdown Mode        | Z0                | Closed Loop G = +1,<br>f = 100 kHz                                                                   |         | 0.065<br>12  |           | Ω<br>ΜΩ  |
| Capacitive Load Drive                              | C <sub>LOAD</sub> |                                                                                                      |         | 500          |           | nF       |
| BOTH AMPLIFIERS COMBINED                           | LOAD              |                                                                                                      |         |              |           |          |
| Junction Temperature                               | TJ                | I                                                                                                    | Ι       |              |           |          |
| At Shutdown (Note 2)                               | ·                 |                                                                                                      | +150    | +160         |           | °C       |
| At Recovery from Shutdown                          | -                 |                                                                                                      |         | +135         |           | °C       |
| Thermal Warning Tolerance                          |                   | T <sub>warning</sub> is determined by the ratio of two resistors (see Figure 8) (Note 3)             |         | ±10          |           | °C       |
| Current Limit Tolerance                            |                   | I-Limit is determined by a single resistor (see Figure 5 text) (Note 3)                              |         | ±50          |           | mA       |
| Power Supply                                       |                   |                                                                                                      |         |              |           |          |
| Operating Voltage Range                            | V <sub>S</sub>    | Single-Supply Operation (V <sub>EE</sub> Tied to System Common)                                      |         | 6 to 12      | 13.2      | ٧        |
|                                                    |                   | Dual Balanced-Supply operation                                                                       |         | ±3.0 to ±6.0 |           |          |
| Quiescent Current<br>Enabled Mode<br>Shutdown Mode | ΙQ                | V <sub>CC</sub> = +6 V, V <sub>EE</sub> = -6 V                                                       |         | 20<br>120    | 40<br>150 | mA<br>μA |
| V <sub>COM</sub>                                   |                   | V <sub>CC</sub> = 12 V, V <sub>EE</sub> = 0 V<br>Internal resistor divider.<br>Bypass purposes only. | 5.8     | 6.0          | 6.2       | V        |

Guaranteed by characterization or design.
 Formula accuracy requires a resistor with ±1% tolerance.

**ELECTRICAL CHARACTERISTICS**  $V_S$  = 12 V All limits apply over the temperature range,  $T_J$  =  $-40^{\circ}C$  to +125°C, unless otherwise noted. Total supply  $V_S$  =  $V_{CC}$  –  $V_{EE}$ .

|                             |                  |                                                   | NCS5650                                                                                                      |     |                        |           |
|-----------------------------|------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----|------------------------|-----------|
| Parameter                   | Symbol           | Condition                                         | Min                                                                                                          | Тур | Max                    | Units     |
| LOGIC INPUT/OUTPUT          |                  |                                                   |                                                                                                              |     | •                      |           |
| Logic/flag Supply Range     | V_μc             | Logic/flag supply for operation with external MCU | 3.0                                                                                                          |     | 5.5                    | V         |
| Reference Point for GND_μc  | V <sub>gμc</sub> | With Single-Sided Power Supply                    | V <sub>EE</sub> (Pins 10 and 11) Connected to System Common Common of Dual Supply Connected to System Common |     |                        | to System |
|                             |                  | With Dual-Balanced Power Supply                   |                                                                                                              |     |                        | ected to  |
| Shutdown Input Mode         |                  |                                                   |                                                                                                              |     |                        |           |
| Output Enabled Ve/s LOW     |                  | E/S Pin Open or Forced LOW                        | V <sub>gμc</sub><br>- 0.4                                                                                    |     | V <sub>gμc</sub> + 0.8 | V         |
| Output Shutdown Ve/s HIGH   |                  | E/S Pin Forced HIGH                               | V <sub>gμc</sub><br>+ 2                                                                                      |     | V_μc                   | V         |
| Output Enabled le/s LOW     |                  | E/S Pin LOW                                       |                                                                                                              | 0.1 |                        | μΑ        |
| Output Shutdown le/s HIGH   |                  | E/S Pin HIGH                                      |                                                                                                              | 10  |                        | μΑ        |
| Output Shutdown Time        |                  |                                                   |                                                                                                              | 60  |                        | ns        |
| Output Enable Time (Note 2) |                  |                                                   |                                                                                                              | 5   | 10                     | μs        |
| All Flag Outputs            | <u>-</u>         |                                                   | -                                                                                                            |     | -                      |           |
| HIGH State                  |                  |                                                   | V <sub>gμc</sub><br>+ 2                                                                                      |     |                        | V         |
| LOW State                   |                  |                                                   |                                                                                                              |     | V <sub>gμc</sub> + 0.8 | V         |

<sup>2.</sup> Guaranteed by characterization or design. 3. Formula accuracy requires a resistor with  $\pm\,1\%$  tolerance.

#### **APPLICATIONS INFORMATION**

#### **Exposed Thermal Pad**

The NCS5650 is capable of delivering 1.5 A, into a reactive load. Output signal swing should be kept as high as possible to minimize internal heat generation to keep the internal junction temperature as low as possible. The NCS5650 can swing to within 1 V of either rail without adding distortion. An exposed thermal pad is provided on the bottom of the device to facilitate heat dissipation. Application Note AND8402/D provides considerable details for optimizing the soldering down of the exposed pad. A very good example of the exposed pad implementation is provided in the layout information included with the NCS5650 Demo Board. The demo board implements 14 vias, each with an 18 mil diameter and 1.5 mils Copper walls.

## Multi-Feedback Filter (MFB)

CENELEC EN 50065-1 is a European standard for signaling on low-voltage electrical installations in the frequency range 3 kHz to 148. 5 kHz. More specifically Part 1 of that specification deals with frequency bands and electromagnetic disturbances introduced into the electrical mains. A practical solution to meet this requirement is to place a 4th-order filter between the output of the modem and the isolation transformer connected to the mains. In this datasheet a MFB filter topology is proposed to help meet the requirements of the CENELEC standard. Four (4) pole filters require two op amps for implementation. The NCS5650 has an input pre-amplifier and an output power amplifier. Therefore only passive components (R's and C's) need to be added. In addition the NCS5650 has a mid-supply virtual common at pin 2 (V<sub>com</sub>) to facilitate implementation of the filter topology when powered from a single-sided power supply.

Figure 3 below shows the frequency response for each stage and the overall filter.



Figure 3. Amplifier Voltage vs. Frequency

## **Bypassing**

Optimal stability and noise rejection will be implemented with power–supply bypassing placed as physically close to the device as possible. A parallel combination of  $10~\mu F$  and  $0.01~\mu F$  is recommended (ceramic and tantalum, respectively) for each sensitive point. For either single–supply operation or split supply operation, bypass should be placed directly across  $V_{CC}$  to  $V_{EE}.$  In addition add bypass from  $V_{\mu C}$  to  $GND_{\mu c}.$  Reference Figure 4.



# **Current Limit (R-Limit)**

The 2 A output current of the NCS5650 can be programmed by the simple addition of a resistor ( $R_{Limit}$ ) from pin 15 to the lowest potential in the circuit:  $V_{EE}$  for balanced supplies, and GND for single supplies (see Figure 5). If the load current tries to exceed the set current limit, the  $I_{LIM}$  flag will go logic High signaling the user to take any necessary action. When the current output recovers, the  $I_{LIM}$  flag will return to logic Low. The curve in Figure 5 is tolerance typically to  $\pm 50$  mA. Unlike traditional power amplifiers the NCS5650 current limits functions both when sourcing and sinking current. To calculate the resistance required to program a desired current limit the following equation can be used:

$$I_{LIM} = \frac{1.215}{R_{CI}} \times 8197$$



Figure 5.

Figure 6 graphically illustrates the required resistance in ohms to program the current limit.



### Thermal Shutdown and Thermal Warning Flag

In the event load conditions cause internal over-heating the amplifier will go into shutdown to prevent damage. Under these conditions pin 17 the TSD flag (Thermal Shut Down) will go logic High. Thermal shutdown takes place at an internal junction temperature of approximately 160°C; the amplifier will recover to the Enabled mode when the junction temperature cools back down to approximately 135°C.

The user has the option to avoid entering into the TSD mode by monitoring the junction temperature via the Thermal Warning feature. Figure 8 shows how the user can select any junction temperature ( $T_{warn}$ ) in the range 105°C to 145°C by applying the appropriate voltage to pin 14. A simple way to implement this feature is by setting the ratio of a voltage divider between  $V_{CC}$  (pins 6,7) and  $V_{EE}$  (the negative supply, pin 10 or 11). The voltage ratio required to program the thermal warning of the NCS5650 can be calculated using the following equation:

$$V_{TW} = 6.665 \times 10^{-3} (T_J) + 1.72$$

Figure 8 illustrates the linearity of the internal junction temperature to the required voltage on pin 14 ( $T_{warn}$ ).



3 2.75 2.5 2.25 ^\ 2 1.75 1.5 1.25 20 40 60 100 -40 -20 0 120 T<sub>J</sub> (°C)

Figure 8.

# Virtual Common (V<sub>com</sub>)

The principal purpose of  $V_{com}$  is to provide a convenient virtual common for implementing the 4th–order CENELEC filter when operating on single–sided power supply. When operating on balanced split supplies it is recommended to use the power supply common for the filter implementation and to leave  $V_{com}$  floating.

# **Digital Power Supply GND-Reference and Translators**

In many mixed signal applications analog GND and digital GND are not always at the same potential. To minimize GND loop issues, the NCS5650 has a separate GND pin (pin 20) which should be used to reference the digital supply and the warning flags (pins 16, 17, and 18). In most applications this would be the same GND reference used for the PLC modem. Please note that at some point in the application digital GND and analog GND must be tied together.

#### PACKAGE DIMENSIONS

## QFN20, 4x4, 0.5P CASE 485E-01 **ISSUE B**



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and water legistered traderlanks of semiconductor Components industries, ILC (SCILLC). SciLLC reserves are right to finate changes without further holice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifically oxyr over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5773-3850

Europe, Middle East and Africa Technical Support:

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative