## Freescale Semiconductor Data Sheet: Technical Data

An Energy Efficient Solution by Freescale

Document Number: MC9S08QE8





20-Pin SOIC

Rev. 8, 4/2011



948F



# MC9S08QE8 Series

Covers: MC9S08QE8 and MC9S08QE4

#### Features

- 8-Bit HCS08 Central Processor Unit (CPU)
  - Up to 20 MHz CPU at 3.6 V to 1.8 V across temperature range of -40 °C to 85 °C
  - HC08 instruction set with added BGND instruction
  - Support for up to 32 interrupt/reset sources
- On-Chip Memory
  - Flash read/program/erase over full operating voltage and temperature
  - Random-access memory (RAM)
  - Security circuitry to prevent unauthorized access to RAM and flash contents
- · Power-Saving Modes
  - Two low power stop modes
  - Reduced power wait mode
  - Low power run and wait modes allow peripherals to run while voltage regulator is in standby
  - Peripheral clock gating register can disable clocks to unused modules, thereby reducing currents
  - Very low power external oscillator that can be used in stop2 or stop3 modes to provide accurate clock source to real time counter
  - 6 μs typical wake-up time from stop3 mode
- Clock Source Options
  - Oscillator (XOSC) Loop-control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz
  - Internal Clock Source (ICS) Internal clock source module containing a frequency-locked-loop (FLL) controlled by internal or external reference; precision trimming of internal reference allows 0.2% resolution and 2% deviation over temperature and voltage; supporting bus frequencies from 1 MHz to 10 MHz
- System Protection
  - Watchdog computer operating properly (COP) reset with option to run from dedicated 1 kHz internal clock source or bus clock
  - Low-voltage warning with interrupt
  - Low-voltage detection with reset or interrupt
  - Illegal opcode detection with reset
  - Illegal address detection with reset
  - Flash block protection
- Development Support
  - Single-wire background debug interface
  - Breakpoint capability to allow single breakpoint setting during in-circuit debugging (plus two more breakpoints in on-chip debug module)

- On-chip in-circuit emulator (ICE) debug module containing two comparators and nine trigger modes; eight deep FIFO for storing change-of-flow addresses and event-only data; debug module supports both tag and force breakpoints
- Peripherals
  - **ADC** 10-channel, 12-bit resolution; 2.5 μs conversion time; automatic compare function; 1.7 mV/°C temperature sensor; internal bandgap reference channel; operation in stop3; fully functional from 3.6 V to 1.8 V
  - **ACMPx** Two analog comparators with selectable interrupt on rising, falling, or either edge of comparator output; compare option to fixed internal bandgap reference voltage; outputs can be optionally routed to TPM module; operation in stop3
  - SCI Full-duplex non-return to zero (NRZ); LIN master extended break generation; LIN slave extended break detection; wake-up on active edge
  - **SPI** Full-duplex or single-wire bidirectional; double-buffered transmit and receive; master or slave mode; MSB-first or LSB-first shifting
  - IIC Up to 100 kbps with maximum bus loading; multi-master operation; programmable slave address; interrupt driven byte-by-byte data transfer; supporting broadcast mode and 10-bit addressing
  - **TPMx** Two 3-channel (TPM1 and TPM2): selectable input capture, output compare, or buffered edge- or center-aligned PWM on each channel
  - RTC (Real-time counter) 8-bit modulus counter with binary or decimal based prescaler; external clock source for precise time base, time-of-day, calendar or task scheduling functions; free running on-chip low power oscillator (1 kHz) for cyclic wakeup without external components; runs in all MCU modes
- Input/Output
  - 26 GPIOs, one output-only pin and one input-only pin
  - Eight KBI interrupts with selectable polarity
  - Hysteresis and configurable pullup device on all input pins; configurable slew rate and drive strength on all output pins.
- Package Options
  - 32-pin LQFP, 32-pin QFN, 28-pin SOIC, 20-pin SOIC, 16-pin PDIP, 16-pin TSSOP

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2007-2011. All rights reserved.



## **Table of Contents**

| 1 | MCL  | J Block Diagram                                    |   | 3.10 AC Characteristics                   | 20 |
|---|------|----------------------------------------------------|---|-------------------------------------------|----|
|   |      | Assignments                                        |   | 3.10.1Control Timing                      | 20 |
| 3 | Elec | trical Characteristics7                            |   | 3.10.2TPM Module Timing                   | 21 |
|   | 3.1  | Introduction7                                      |   | 3.10.3SPI Timing                          |    |
|   | 3.2  | Parameter Classification7                          |   | 3.11 Analog Comparator (ACMP) Electricals |    |
|   | 3.3  | Absolute Maximum Ratings 8                         |   | 3.12 ADC Characteristics                  |    |
|   |      | Thermal Characteristics                            |   | 3.13 Flash Specifications                 | 29 |
|   | 3.5  | ESD Protection and Latch-Up Immunity10             |   | 3.14 EMC Performance                      |    |
|   | 3.6  | DC Characteristics                                 |   | 3.14.1Conducted Transient Susceptibility  | 30 |
|   | 3.7  | Supply Current Characteristics14                   | 4 | Ordering Information                      |    |
|   | 3.8  | External Oscillator (XOSCVLP) Characteristics . 17 |   | Package Information                       |    |
|   | 3.9  | Internal Clock Source (ICS) Characteristics18      |   | 5.1 Mechanical Drawings                   |    |

## **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

The following revision history table summarizes changes contained in this document.

| Rev | Date           | Description of Changes                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | Nov 7 2007     | Initial preliminary product preview release.                                                                                                                                                                                                                                                                                                                                                                         |
| 3   | Jan 22 2008    | Initial public release.                                                                                                                                                                                                                                                                                                                                                                                              |
| 4   | March 13 2008  | Added Figure 11.                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5   | October 8 2008 | Updated the Stop2 and Stop3 mode supply current in the Table 8.  Replaced the stop mode adders section from Table 8 with an individual Table 9 with new specifications.  Added a footnote to the Min. of the suppply voltage in Table 7.  Changed the typical value of II <sub>In</sub> I and IIozI to — (no typical value) in Table 7.  Added t <sub>VRR</sub> to Table 12.  Updated "How to reach us" information. |
| 6   | Nov. 4 2008    | Updated the operating voltage in Table 7.                                                                                                                                                                                                                                                                                                                                                                            |
| 7   | April 29 2009  | Changed $V_{DDAD}$ to $V_{DDA}$ , $I_{DDAD}$ to $I_{DDA}$ , and $V_{SSAD}$ to $V_{SSA}$ . In Table 7, added $II_{OZTOT}I$ . In Table 11, updated the DCO output frequency range-trimmed, and changed some symbols. Updated typicals and Max. for $t_{IRST.}$ Updated Table 17.                                                                                                                                       |
| 8   | April 12, 2011 | Added 32-pin QFN package.                                                                                                                                                                                                                                                                                                                                                                                            |

## **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

#### Reference Manual (MC9S08QE8RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.

MC9S08QE8 Series Data Sheet, Rev. 8

## **MCU Block Diagram**

The block diagram, Figure 1, shows the structure of MC9S08QE8 series MCU.



- pins not available on 16-pin or 20-pin packages
- pins not available on 16-pin, 20-pin or 28-pin packages

Notes: When PTA5 is configured as RESET, pin becomes bi-directional with output being open-drain drive containing an internal pullup device. When PTA4 is configured as BKGD, pin becomes bi-directional.

For the 16-pin and 20-pin packages, V<sub>SSA</sub>/V<sub>REFL</sub> and V<sub>DDA</sub>/V<sub>REFH</sub> are double bonded to V<sub>SS</sub> and V<sub>DD</sub> respectively.

Figure 1. MC9S08QE8 Series Block Diagram

MC9S08QE8 Series Data Sheet, Rev. 8 Freescale Semiconductor 3

## 2 Pin Assignments

This section shows the pin assignments for the MC9S08QE8 series devices.



Pins shown in bold type are lost in the next lower pin count package.

Figure 2. MC9S08QE8 Series in 32-Pin LQFP/QFN Package



Pins shown in bold type are lost in the next lower pin count package.

Figure 3. MC9S08QE8 Series in 28-pin SOIC Package



Pins shown in bold type are lost in the next lower pin count package.

Figure 4. MC9S08QE8 Series in 20-pin SOIC Package

### **Pin Assignments**



Figure 5. MC9S08QE8 Series in 16-pin PDIP and TSSOP Packages

Table 1. Pin Availability by Package Pin-Count

| Pin Number |    |    |    |          | < Lowest             | Priority         | > Highest         |                                     |
|------------|----|----|----|----------|----------------------|------------------|-------------------|-------------------------------------|
| 32         | 28 | 20 | 16 | Port Pin | Alt 1                | Alt 2            | Alt 3             | Alt 4                               |
| 1          | _  | _  | _  | PTD1     |                      |                  |                   |                                     |
| 2          | _  | _  | _  | PTD0     |                      |                  |                   |                                     |
| 3          | 5  | 3  | 3  |          |                      |                  |                   | $V_{DD}$                            |
| 4          | 6  | _  | _  |          |                      |                  |                   | V <sub>DDA</sub> /V <sub>REFH</sub> |
| 5          | 7  | _  | _  |          |                      |                  |                   | V <sub>SSA</sub> /V <sub>REFL</sub> |
| 6          | 8  | 4  | 4  |          |                      |                  |                   | V <sub>SS</sub>                     |
| 7          | 9  | 5  | 5  | PTB7     | SCL <sup>1</sup>     |                  |                   | EXTAL                               |
| 8          | 10 | 6  | 6  | PTB6     | SDA <sup>1</sup>     |                  |                   | XTAL                                |
| 9          | 11 | 7  | 7  | PTB5     | TPM1CH1              | SS               |                   |                                     |
| 10         | 12 | 8  | 8  | PTB4     | TPM2CH1              | MISO             |                   |                                     |
| 11         | 13 | 9  | _  | PTC3     |                      |                  |                   |                                     |
| 12         | 14 | 10 | _  | PTC2     |                      |                  |                   |                                     |
| 13         | 15 | 11 | _  | PTC1     | TPM2CH2 <sup>2</sup> |                  |                   |                                     |
| 14         | 16 | 12 | _  | PTC0     | TPM1CH2 <sup>3</sup> |                  |                   |                                     |
| 15         | 17 | 13 | 9  | PTB3     | KBIP7                | MOSI             | ADP7              |                                     |
| 16         | 18 | 14 | 10 | PTB2     | KBIP6                | SPSCK            | ADP6              |                                     |
| 17         | 19 | 15 | 11 | PTB1     | KBIP5                | TxD              | ADP5              |                                     |
| 18         | 20 | 16 | 12 | PTB0     | KBIP4                | RxD              | ADP4              |                                     |
| 19         | 21 | _  | _  | PTA7     | TPM2CH2 <sup>2</sup> |                  | ADP9              |                                     |
| 20         | 22 | _  | _  | PTA6     | TPM1CH2 <sup>3</sup> |                  | ADP8              |                                     |
| 21         | _  | _  | _  | PTD3     |                      |                  |                   |                                     |
| 22         | _  | _  | _  | PTD2     |                      |                  |                   |                                     |
| 23         | 23 | 17 | 13 | PTA3     | KBIP3                | SCL <sup>1</sup> | ADP3              |                                     |
| 24         | 24 | 18 | 14 | PTA2     | KBIP2                | SDA <sup>1</sup> | ADP2              |                                     |
| 25         | 25 | 19 | 15 | PTA1     | KBIP1                | TPM2CH0          | ADP1 <sup>4</sup> | ACMP1-4                             |

MC9S08QE8 Series Data Sheet, Rev. 8

Pin Number --> Highest <-- Lowest **Priority** 32 28 20 **Port Pin** Alt 1 Alt 2 Alt 3 Alt 4 16 ACMP1+4 TPM1CH0 ADP0<sup>4</sup> 26 26 20 16 PTA0 KBIP0 ACMP2-27 27 PTC7 28 28 PTC6 ACMP2+ 29 1 PTC5 ACMP2O 30 2 PTC4 RESET 31 3 PTA5 **IRQ TCLK** 1 1 32 4 2 2 PTA4 ACMP10 **BKGD** MS

Table 1. Pin Availability by Package Pin-Count (continued)

### 3.1 Introduction

This section contains electrical and timing specifications for the MC9S08QE8 series of microcontrollers available at the time of publication.

### 3.2 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 2. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

MC9S08QE8 Series Data Sheet, Rev. 8

IIC pins, SCL and SDA can be repositioned using IICPS in SOPT2, default reset locations are PTA3 and PTA2.

<sup>&</sup>lt;sup>2</sup> TPM2CH2 pin can be repositioned using TPM2CH2PS in SOPT2, default reset location is PTA7

<sup>&</sup>lt;sup>3</sup> TPM1CH2 pin can be repositioned using TPM1CH2PS in SOPT2, default reset location is PTA6.

<sup>&</sup>lt;sup>4</sup> If ADC and ACMP1 are enabled, both modules will have access to the pin.

### 3.3 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled.

| Rating                                                                                       | Symbol           | Value                    | Unit |
|----------------------------------------------------------------------------------------------|------------------|--------------------------|------|
| Supply voltage                                                                               | $V_{DD}$         | -0.3 to 3.8              | V    |
| Maximum current into V <sub>DD</sub>                                                         | I <sub>DD</sub>  | 120                      | mA   |
| Digital input voltage                                                                        | V <sub>In</sub>  | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Instantaneous maximum current Single pin limit (applies to all port pins) <sup>1, 2, 3</sup> | I <sub>D</sub>   | ±25                      | mA   |
| Storage temperature range                                                                    | T <sub>stg</sub> | -55 to 150               | °C   |

**Table 3. Absolute Maximum Ratings** 

### 3.4 Thermal Characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values.

 $<sup>^2</sup>$  All functional non-supply pins, except for PTA5 are internally clamped to  $\rm V_{SS}$  and  $\rm V_{DD}$ 

Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low (which would reduce overall power consumption).

**Table 4. Thermal Characteristics** 

| Rating                                 | Symbol            | Value                                         | Unit  |  |
|----------------------------------------|-------------------|-----------------------------------------------|-------|--|
| Operating temperature range (packaged) | T <sub>A</sub>    | T <sub>L</sub> to T <sub>H</sub><br>-40 to 85 | °C    |  |
| Maximum junction temperature           | $T_JM$            | 95                                            | °C    |  |
| Thermal resistance Single-layer board  |                   |                                               |       |  |
| 32-pin QFN                             |                   | 110                                           |       |  |
| 32-pin LQFP                            |                   | 66                                            |       |  |
| 28-pin SOIC                            | Δ                 | 57                                            | °C/W  |  |
| 20-pin SOIC                            | $\theta_{\sf JA}$ | 71                                            | C/VV  |  |
| 16-pin PDIP                            |                   | 64                                            |       |  |
| 16-pin TSSOP                           |                   | 108                                           |       |  |
| Thermal resistance<br>Four-layer board |                   |                                               |       |  |
| 32-pin QFN                             |                   | 42                                            |       |  |
| 32-pin LQFP                            |                   | 47                                            |       |  |
| 28-pin SOIC                            | Δ                 | 42                                            | °C/W  |  |
| 20-pin SOIC                            | $\theta_{\sf JA}$ | 52                                            | C/ VV |  |
| 16-pin PDIP                            |                   | 47                                            |       |  |
| 16-pin TSSOP                           |                   | 78                                            |       |  |

The average chip-junction temperature  $(T_J)$  in  ${}^{\circ}C$  can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
 Eqn. 1

where:

 $T_A =$  Ambient temperature, °C

 $\theta_{JA}$  = Package thermal resistance, junction-to-ambient, °C/W

$$P_D = P_{int} + P_{I/O}$$

 $P_{int} = I_{DD} \times V_{DD}$ , Watts — chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins — user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_A + 273 \,^{\circ}C)$$
 Eqn. 2

Solving Equation 1 and Equation 2 for K gives:

$$K = P_D \times (T_A + 273 \, ^{\circ}C) + \theta_{JA} \times (P_D)^2$$
 Eqn. 3

MC9S08QE8 Series Data Sheet, Rev. 8

where K is a constant pertaining to the particular part. K can be determined from equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

## 3.5 ESD Protection and Latch-Up Immunity

Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions must be taken to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

All ESD testing is in conformity with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. During the device qualification, ESD stresses were performed for the human body model (HBM), the machine model (MM) and the charge device model (CDM).

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless instructed otherwise in the device specification.

| Model         | Description                 | Symbol | Value | Unit |
|---------------|-----------------------------|--------|-------|------|
|               | Series resistance           | R1     | 1500  | Ω    |
| Human<br>Body | Storage capacitance         | С      | 100   | pF   |
|               | Number of pulses per pin    | _      | 3     | _    |
|               | Series resistance           | R1     | 0     | Ω    |
| Machine       | Storage capacitance         | С      | 200   | pF   |
|               | Number of pulses per pin    | _      | 3     | _    |
| Latch-up      | Minimum input voltage limit | _      | -2.5  | V    |
| Laich-up      | Maximum input voltage limit | _      | 7.5   | V    |

Table 5. ESD and Latch-up Test Conditions

**Table 6. ESD and Latch-Up Protection Characteristics** 

| No. | Rating <sup>1</sup>                        | Symbol           | Min   | Max | Unit |
|-----|--------------------------------------------|------------------|-------|-----|------|
| 1   | Human body model (HBM)                     | $V_{HBM}$        | ±2000 | _   | V    |
| 2   | Machine model (MM)                         | $V_{MM}$         | ±200  | _   | V    |
| 3   | Charge device model (CDM)                  | V <sub>CDM</sub> | ±500  | _   | V    |
| 4   | Latch-up current at T <sub>A</sub> = 85 °C | I <sub>LAT</sub> | ±100  |     | mA   |

Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

## 3.6 DC Characteristics

This section includes information about power supply requirements and I/O pin characteristics.

**Table 7. DC Characteristics** 

| Num | С |                                                                         | Characteristic                                                                         | Symbol                              | Condition                                             | Min.                    | Typical <sup>1</sup> | Max.                 | Unit |
|-----|---|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------|-------------------------|----------------------|----------------------|------|
| 1   |   | Operating voltage $ V_{DD} \text{ rising } \\ V_{DD} \text{ falling } $ |                                                                                        |                                     |                                                       | 2.0 <sup>2</sup><br>1.8 |                      | 3.6                  | V    |
|     | С |                                                                         | All I/O pins,<br>low-drive strength                                                    |                                     | $V_{DD} > 1.8 \text{ V},$ $I_{Load} = -2 \text{ mA}$  | V <sub>DD</sub> - 0.5   | _                    | _                    |      |
| 2   | Р | Output high voltage                                                     | ge All I/O pins,                                                                       |                                     | $V_{DD} > 2.7 \text{ V},$ $I_{Load} = -10 \text{ mA}$ | V <sub>DD</sub> - 0.5   | _                    | _                    | V    |
|     | С |                                                                         | high-drive strength                                                                    |                                     | $V_{DD} > 1.8V$ ,<br>$I_{Load} = -2 \text{ mA}$       | V <sub>DD</sub> - 0.5   | _                    | _                    |      |
| 3   | D | Output high current                                                     | Max total I <sub>OH</sub> for all ports                                                | I <sub>OHT</sub>                    | _                                                     | _                       | _                    | 100                  | mA   |
|     | С |                                                                         | All I/O pins,<br>low-drive strength                                                    |                                     | $V_{DD} > 1.8 V$ ,<br>$I_{Load} = 0.6 \text{ mA}$     | _                       | _                    | 0.5                  |      |
| 4   | Р | Output low voltage                                                      | All I/O pins,                                                                          | V <sub>OL</sub>                     | $V_{DD} > 2.7 V$ ,<br>$I_{Load} = 10 \text{ mA}$      | _                       | _                    | 0.5                  | V    |
|     | С |                                                                         | high-drive strength                                                                    |                                     | $V_{DD} > 1.8 \text{ V},$ $I_{Load} = 3 \text{ mA}$   | _                       | _                    | 0.5                  |      |
| 5   | D | Output low current                                                      | Max total I <sub>OL</sub> for all ports                                                | I <sub>OLT</sub>                    | _                                                     | _                       | _                    | 100                  | mA   |
| 6   | Р | Input high                                                              | All digital inputs                                                                     | V <sub>IH</sub>                     | $V_{DD} > 2.7 \text{ V}$                              | $0.70 \times V_{DD}$    | _                    | _                    |      |
| 6   | С | voltage                                                                 | ag p a                                                                                 | - 111                               | V <sub>DD</sub> > 1.8 V                               | $0.85 \times V_{DD}$    | _                    | _                    | V    |
| 7   | Р | Input low                                                               | All digital inputs                                                                     | $V_{IL}$                            | $V_{DD} > 2.7 \text{ V}$                              | _                       | _                    | $0.35 \times V_{DD}$ |      |
|     | O | voltage                                                                 | / iii digital iii pate                                                                 | - 1                                 | $V_{DD} > 1.8 \text{ V}$                              | _                       | _                    | $0.30 \times V_{DD}$ |      |
| 8   | С | Input<br>hysteresis                                                     | All digital inputs                                                                     | V <sub>hys</sub>                    | _                                                     | 0.06 x V <sub>DD</sub>  | _                    | _                    | mV   |
| 9   | Р | Input<br>leakage<br>current                                             | All input only pins (per pin)                                                          | II <sub>In</sub> I                  | $V_{In} = V_{DD}$ or $V_{SS}$                         | _                       | _                    | 1                    | μА   |
| 10  | Р | Hi-Z<br>(off-state)<br>leakage<br>current                               | All input/output<br>(per pin)                                                          | ll <sub>OZ</sub> l                  | $V_{In} = V_{DD}$ or $V_{SS}$                         | _                       | _                    | 1                    | μΑ   |
| 11  | Р | Total<br>leakage<br>combined<br>for all inputs<br>and Hi-Z<br>pins      | All input only and I/O                                                                 | II <sub>OZTOT</sub> I               | $V_{In} = V_{DD}$ or $V_{SS}$                         | _                       | _                    | 2                    | μΑ   |
| 12a | Р | Pullup,<br>pulldown<br>resistors                                        | All digital inputs, when<br>enabled (all I/O pins other<br>than<br>PTA5/IRQ/TCLK/RESET | R <sub>PU,</sub><br>R <sub>PD</sub> | _                                                     | 17.5                    | _                    | 52.5                 | kΩ   |

Table 7. DC Characteristics (continued)

| Num | С |                                  | Characteristic                                        | Symbol                               | Condition                                         | Min.         | Typical <sup>1</sup> | Max.         | Unit |
|-----|---|----------------------------------|-------------------------------------------------------|--------------------------------------|---------------------------------------------------|--------------|----------------------|--------------|------|
| 12b | С | Pullup,<br>pulldown<br>resistors | (PTA5/IRQ/TCLK/RESET)                                 | R <sub>PU</sub> ,<br>R <sub>PD</sub> | _                                                 | 17.5         | _                    | 52.5         | kΩ   |
|     |   | DC injection                     | Single pin limit                                      |                                      |                                                   | -0.2         | _                    | 0.2          | mA   |
| 13  | С | current <sup>4, 5,</sup>         | Total MCU limit, includes<br>sum of all stressed pins |                                      | $V_{IN} < V_{SS}, V_{IN} > V_{DD}$                | <b>-</b> 5   | _                    | 5            | mA   |
| 14  | C | Input capacitance, all pins      |                                                       | C <sub>In</sub>                      | _                                                 | _            | _                    | 8            | pF   |
| 15  | C | RAM retention voltage            |                                                       | $V_{RAM}$                            | _                                                 | _            | 0.6                  | 1.0          | V    |
| 16  | С | POR re-arm                       | voltage <sup>7</sup>                                  | V <sub>POR</sub>                     | _                                                 | 0.9          | 1.4                  | 2.0          | V    |
| 17  | D | POR re-arm                       | time                                                  | t <sub>POR</sub>                     | _                                                 | 10           | _                    | _            | μS   |
| 18  | Р | Low-voltage                      | detection threshold                                   | V <sub>LVD</sub>                     | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | 1.80<br>1.88 | 1.84<br>1.92         | 1.88<br>1.96 | V    |
| 19  | Р | Low-voltage                      | warning threshold                                     | $V_{LVW}$                            | V <sub>DD</sub> falling<br>V <sub>DD</sub> rising | 2.08         | 2.14                 | 2.24         | V    |
| 20  | Р | Low-voltage hysteresis           | inhibit reset/recover                                 | V <sub>hys</sub>                     | _                                                 | _            | 80                   | _            | mV   |
| 21  | Р | Bandgap vol                      | tage reference <sup>8</sup>                           | $V_{BG}$                             | _                                                 | 1.15         | 1.17                 | 1.18         | V    |

<sup>&</sup>lt;sup>1</sup> Typical values are measured at 25 °C. Characterized, not tested

As the supply voltage rises, the LVD circuit will hold the MCU in reset until the supply has risen above V<sub>LVDI</sub>.

<sup>&</sup>lt;sup>3</sup> The specified resistor value is the actual value internal to the device. The pullup or pulldown value may appear higher when measured externally on the pin.

 $<sup>^4</sup>$  All functional non-supply pins, except for PTA5 are internally clamped to  $V_{SS}$  and  $V_{DD}$ .

<sup>&</sup>lt;sup>5</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.

Power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions. If the positive injection current ( $V_{In} > V_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Ensure that external  $V_{DD}$  load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).

Maximum is highest voltage that POR is guaranteed.

<sup>&</sup>lt;sup>8</sup> Factory trimmed at  $V_{DD} = 3.0 \text{ V}$ , Temp = 25 °C





Figure 6. Pullup and Pulldown Typical Resistor Values ( $V_{DD} = 3.0 \text{ V}$ )





Figure 7. Typical Low-Side Driver (Sink) Characteristics — Low Drive (PTxDSn = 0)





Figure 8. Typical Low-Side Driver (Sink) Characteristics — High Drive (PTxDSn = 1)



Figure 9. Typical High-Side (Source) Characteristics — Low Drive (PTxDSn = 0)



Figure 10. Typical High-Side (Source) Characteristics — High Drive (PTxDSn = 1)

## 3.7 Supply Current Characteristics

This section includes information about power supply current in various operating modes.

| Num | С | Parameter                                                | Symbol           | Bus<br>Freq     | V <sub>DD</sub><br>(V) | Typical <sup>1</sup> | Max | Unit | Temp<br>(°C)             |
|-----|---|----------------------------------------------------------|------------------|-----------------|------------------------|----------------------|-----|------|--------------------------|
| 1   | Р | Run supply current                                       | DI               | 10 MHz          |                        | 5.60                 | 8.2 | mA   | –40 to 85 °C             |
| '   | Т | FEI mode, all modules on                                 | RI <sub>DD</sub> | 1 MHz           | 3                      | 0.80                 | _   |      | -40 to 65 C              |
| 2   | Т | Run supply current                                       | RI <sub>DD</sub> | 10 MHz          |                        | 3.60                 | _   | mA   | –40 to 85 °C             |
|     | Т | FEI mode, all modules off                                | מטייי            | 1 MHz           | 3                      | 0.51                 | _   | 1117 | - <del>1</del> 0 10 05 0 |
| 3   | Т | Run supply current                                       | RI <sub>DD</sub> | 16 kHz<br>FBILP | 3                      | 165                  | _   | μΑ   | –40 to 85 °C             |
|     | Т | LPRS = 0, all modules off                                | TUDD             | 16 kHz<br>FBELP | 3                      | 105                  | _   | μΑ   | -40 to 65 C              |
| 4   | Т | Run supply current<br>LPRS = 1, all modules off; running | RI <sub>DD</sub> | 16 kHz<br>FBILP | 3                      | 77                   | _   | μΑ   | –40 to 85 °C             |
|     | Т | from flash                                               | L IDD            | 16 kHz<br>FBELP | 3                      | 21                   | _   | μΛ   | -40 to 65 °C             |

**Table 8. Supply Current Characteristics** 

MC9S08QE8 Series Data Sheet, Rev. 8

**Table 8. Supply Current Characteristics (continued)** 

| Num | С | Parameter                                                | Symbol            | Bus<br>Freq     | V <sub>DD</sub><br>(V) | Typical <sup>1</sup> | Max  | Unit | Temp<br>(°C) |
|-----|---|----------------------------------------------------------|-------------------|-----------------|------------------------|----------------------|------|------|--------------|
| 5   | Т | Run supply current<br>LPRS = 1, all modules off; running | RI <sub>DD</sub>  | 16 kHz<br>FBILP | 3                      | 77                   | _    | μА   | –40 to 85 °C |
|     | Т | om RAM                                                   | טטייי             | 16 kHz<br>FBELP | Ü                      | 7.3                  | _    | μπ   | 40 10 00 0   |
| 6   | Т | Wait mode supply current                                 | \//I              | 10 MHz          | 3                      | 570                  | _    | μА   | –40 to 85 °C |
|     | Т | FEI mode, all modules off                                | WI <sub>DD</sub>  | 1 MHz           | 0                      | 290                  | _    | μΑ   | 40 10 03 0   |
| 7   | Т | Wait mode supply current LPRS = 1, all modules off       | WI <sub>DD</sub>  | 16 kHz<br>FBELP | 3                      | 1                    | _    | μА   | –40 to 85 °C |
|     | Р | Stop2 mode supply current                                | S2I <sub>DD</sub> | _               |                        | 0.3                  | 0.65 | μΑ   | -40 to 25 °C |
|     | С |                                                          |                   | _               | 3                      | 0.5                  | 0.8  |      | 70 °C        |
| 8   | Р |                                                          |                   | _               |                        | 1                    | 2.5  |      | 85 °C        |
| 0   | С | Stop2 mode supply current                                |                   | _               | 2                      | 0.25                 | 0.50 |      | -40 to 25 °C |
|     | С |                                                          |                   | _               |                        | 0.3                  | 0.6  |      | 70 °C        |
|     | С |                                                          |                   | _               |                        | 0.7                  | 2.0  |      | 85 °C        |
|     | Р |                                                          |                   | _               |                        | 0.4                  | 0.8  |      | -40 to 25 °C |
|     | С |                                                          |                   | _               | 3                      | 1.0                  | 1.8  |      | 70 °C        |
| 9   | Р | Stop3 mode supply current no clocks active               | 531               | _               |                        | 3                    | 6    | μΑ   | 85 °C        |
| 9   | С |                                                          | S3I <sub>DD</sub> | _               |                        | 0.35                 | 0.60 |      | -40 to 25 °C |
|     | С |                                                          |                   | _               | 2                      | 0.8                  | 1.5  |      | 70 °C        |
|     | С |                                                          |                   | _               |                        | 2.5                  | 5.5  |      | 85 °C        |

Data in Typical column was characterized at 3.0 V, 25°C or is typical recommended value.

**Table 9. Stop Mode Adders** 

| Num | С | Parameter             | Condition                                              |               |              | Units        |              |        |
|-----|---|-----------------------|--------------------------------------------------------|---------------|--------------|--------------|--------------|--------|
| Num |   | Farameter             | Condition                                              | <b>-40</b> °C | <b>25</b> °C | <b>70</b> °C | <b>85</b> °C | Office |
| 1   | Т | LPO                   | _                                                      | 50            | 75           | 100          | 150          | nA     |
| 2   | Т | ERREFSTEN             | RANGE = HGO = 0                                        | 1000          | 1000         | 1100         | 1500         | nA     |
| 3   | T | IREFSTEN <sup>1</sup> | _                                                      | 63            | 70           | 77           | 81           | μΑ     |
| 4   | Т | RTC                   | Does not include clock source current                  | 50            | 75           | 100          | 150          | nA     |
| 5   | T | LVD <sup>1</sup>      | LVDSE = 1                                              | 90            | 100          | 110          | 115          | μΑ     |
| 6   | T | ACMP <sup>1</sup>     | Not using the bandgap (BGBE = 0)                       | 18            | 20           | 22           | 23           | μΑ     |
| 7   | T | ADC <sup>1</sup>      | ADLPC = ADLSMP = 1<br>Not using the bandgap (BGBE = 0) | 95            | 106          | 114          | 120          | μΑ     |

<sup>&</sup>lt;sup>1</sup> Not available in stop2 mode.



Figure 11. Typical Run  $I_{DD}$  for FBE and FEI,  $I_{DD}$  vs.  $V_{DD}$  (ADC off, All Other Modules Enabled)

## 3.8 External Oscillator (XOSCVLP) Characteristics

Refer to Figure 12 and Figure 13 for crystal or resonator circuits.

**Table 10. XOSCVLP Specifications (Temperature Range = −40 to 85°C Ambient)** 

| Num | С | Characteristic                                                                                                                                                                                                               | Symbol                                                | Min.                                           | Typical <sup>1</sup>  | Max.            | Unit              |
|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------|-----------------------|-----------------|-------------------|
| 1   | С | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1) Low range (RANGE = 0) High range (RANGE = 1), high gain (HGO = 1), FBELP mode High range (RANGE = 1), low power (HGO = 0), FBELP mode                               | f <sub>lo</sub><br>f <sub>hi</sub><br>f <sub>hi</sub> | 32<br>1<br>1                                   |                       | 38.4<br>16<br>8 | kHz<br>MHz<br>MHz |
| 2   | D | Load capacitors Low range (RANGE=0), low power (HGO = 0) Other oscillator settings                                                                                                                                           | C <sub>1,</sub> C <sub>2</sub>                        | See Note <sup>2</sup><br>See Note <sup>3</sup> |                       |                 |                   |
| 3   | D | Feedback resistor Low range, low power (RANGE = 0, HGO = 0) <sup>2</sup> Low range, high gain (RANGE = 0, HGO = 1) High range (RANGE = 1, HGO = X)                                                                           | R <sub>F</sub>                                        |                                                | —<br>10<br>1          |                 | МΩ                |
| 4   | D | Series resistor — Low range, low power (RANGE = 0, HGO = 0) <sup>2</sup> Low range, high gain (RANGE = 0, HGO = 1) High range, low power (RANGE = 1, HGO = 0) High range, high gain (RANGE = 1, HGO = 1) ≥ 8 MHz 4 MHz 1 MHz | R <sub>S</sub>                                        |                                                |                       |                 | kΩ                |
| 5   | С | Crystal start-up time <sup>4</sup> Low range, low power Low range, high gain High range, low power High range, high gain                                                                                                     | t<br>CSTL<br>t<br>CSTH                                | <br> -<br> -                                   | 600<br>400<br>5<br>15 |                 | ms                |
| 6   | D | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1) FEE mode FBE or FBELP mode                                                                                                                                        | f <sub>extal</sub>                                    | 0.03125<br>0                                   | _                     | 20<br>20        | MHz<br>MHz        |

<sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 3.0 V, 25 °C or is typical recommended value.

Load capacitors  $(C_{1.}C_{2})$ , feedback resistor  $(R_{F})$  and series resistor  $(R_{S})$  are incorporated internally when RANGE = HGO = 0.

<sup>&</sup>lt;sup>3</sup> See crystal or resonator manufacturer's recommendation.

<sup>&</sup>lt;sup>4</sup> Proper PC board layout procedures must be followed to achieve specifications.



Figure 12. Typical Crystal or Resonator Circuit: High Range and Low Range/High Gain



Figure 13. Typical Crystal or Resonator Circuit: Low Range/Low Power

## 3.9 Internal Clock Source (ICS) Characteristics

Table 11. ICS Frequency Specifications (Temperature Range = -40 to 85°C Ambient)

| Num | С | Characteristic                                                                           |                       | Symbol                   | Min.   | Typical <sup>1</sup> | Max. | Unit              |
|-----|---|------------------------------------------------------------------------------------------|-----------------------|--------------------------|--------|----------------------|------|-------------------|
| 1   | Р | Average internal reference frequency at $V_{DD}$ = 3.6 V and temperature = 25 $^{\circ}$ | f <sub>int_t</sub>    | _                        | 32.768 | _                    | kHz  |                   |
| 2   | Р | Internal reference frequency — user tr                                                   | f <sub>int_ut</sub>   | 31.25                    | _      | 39.06                | kHz  |                   |
| 3   | Т | Internal reference start-up time                                                         |                       | t <sub>IRST</sub>        | _      | 5                    | 10   | μS                |
| 4   |   | DCO output frequency range — Low range trimmed <sup>2</sup> (DRS = 00)                   |                       | f <sub>dco_t</sub>       | 16     | _                    | 20   | MHz               |
| 5   | Р | DCO output frequency <sup>2</sup> Reference = 32768 Hz and DMX32 = 1                     |                       | f <sub>dco_DMX32</sub>   | _      | 19.92                |      | MHz               |
| 6   | С | Resolution of trimmed DCO output free voltage and temperature (using FTRIM               | quency at fixed<br>1) | $\Delta f_{dco\_res\_t}$ | _      | ±0.1                 | ±0.2 | %f <sub>dco</sub> |

| Table 11. ICS Frequency Specifications (Temperature Range = -40 to 85°C Ambient) (continued | Table 11. ICS Frequenc | v Specifications | (Temperature Range | e = -40 to 85°C Ambi | ent) (continued) |
|---------------------------------------------------------------------------------------------|------------------------|------------------|--------------------|----------------------|------------------|
|---------------------------------------------------------------------------------------------|------------------------|------------------|--------------------|----------------------|------------------|

| Num | С | Characteristic                                                                                                                                                   | Symbol                   | Min. | Typical <sup>1</sup> | Max.       | Unit              |
|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|----------------------|------------|-------------------|
| 7   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (not using FTRIM)                                                                    | $\Delta f_{dco\_res\_t}$ | _    | ± 0.2                | ± 0.4      | %f <sub>dco</sub> |
| 8   | С | Total deviation of DCO output from trimmed frequency <sup>3</sup> Over full voltage and temperature range Over fixed voltage and temperature range of 0 to 70 °C | Δf <sub>dco_t</sub>      | _    | -1.0 to 0.5<br>±0.5  | ± 2<br>± 1 | %f <sub>dco</sub> |
| 10  | С | FLL acquisition time <sup>4</sup>                                                                                                                                | t <sub>Acquire</sub>     | _    | _                    | 1          | ms                |
| 11  | С | Long term jitter of DCO output clock (averaged over 2-ms interval) <sup>5</sup>                                                                                  | C <sub>Jitter</sub>      | _    | 0.02                 | 0.2        | %f <sub>dco</sub> |

<sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 3.0 V, 25 °C or is typical recommended value.

Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



Figure 14. Deviation of DCO Output from Trimmed Frequency (20 MHz, 3.0 V)

<sup>&</sup>lt;sup>2</sup> The resulting bus clock frequency should not exceed the maximum specified bus clock frequency of the device.

<sup>&</sup>lt;sup>3</sup> This parameter is characterized and not tested on each device.

<sup>&</sup>lt;sup>4</sup> This specification applies to any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

### 3.10 AC Characteristics

This section describes timing characteristics for each peripheral system.

### 3.10.1 Control Timing

**Table 12. Control Timing** 

| Num | С | Rating                                                                                                                                                             | Symbol                                | Min                           | Typical <sup>1</sup> | Max    | Unit |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|----------------------|--------|------|
| 1   | D | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                                                                                             | f <sub>Bus</sub>                      | dc                            | _                    | 10     | MHz  |
| 2   | D | Internal low power oscillator period                                                                                                                               | t <sub>LPO</sub>                      | 700                           | _                    | 1300   | μS   |
| 3   | D | External reset pulse width <sup>2</sup>                                                                                                                            | t <sub>extrst</sub>                   | 100                           | _                    | _      | ns   |
| 4   | D | Reset low drive                                                                                                                                                    | t <sub>rstdrv</sub>                   | $34 \times t_{cyc}$           | _                    |        | ns   |
| 5   | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes  BKGD/MS hold time after issuing background debug                         |                                       | 500                           | _                    | _      | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>3</sup>                                                               | t <sub>MSH</sub>                      | 100                           | _                    | _      | μS   |
| 7   | D | IRQ pulse width  Asynchronous path <sup>2</sup> Synchronous path <sup>4</sup>                                                                                      |                                       | 100<br>1.5 × t <sub>cyc</sub> | _                    | _      | ns   |
| 8   | D | Keyboard interrupt pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>4</sup>                                                                        | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> | _                    | _      | ns   |
| 9   | С | Port rise and fall time —  Low output drive (PTxDS = 0) (load = 50 pF) <sup>5</sup> Slew rate control disabled (PTxSE = 0)  Slew rate control enabled (PTxSE = 1)  | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 16<br>23             |        | ns   |
| 9   |   | Port rise and fall time —  High output drive (PTxDS = 1) (load = 50 pF) <sup>5</sup> Slew rate control disabled (PTxSE = 0)  Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 5<br>9               | _<br>_ | ns   |
| 10  | С | Voltage regulator recovery time                                                                                                                                    | t <sub>VRR</sub>                      | _                             | 4                    | _      | μS   |

<sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at  $V_{DD}$  = 3.0 V, 25 °C unless otherwise stated.

 $<sup>^5</sup>$  Timing is shown with respect to 20%  $\rm V_{DD}$  and 80%  $\rm V_{DD}$  levels. Temperature range  $-40^{\circ} \rm C$  to 85°C.



MC9S08QE8 Series Data Sheet, Rev. 8

<sup>&</sup>lt;sup>2</sup> This is the shortest pulse that is guaranteed to be recognized as a reset pin request.

To enter BDM mode following a POR, BKGD/MS should be held low during the power-up and for a hold time of t<sub>MSH</sub> after V<sub>DD</sub> rises above V<sub>LVD</sub>.

<sup>&</sup>lt;sup>4</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.



Figure 16. IRQ/KBIPx Timing

### 3.10.2 TPM Module Timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

| No. | С | Function                  | Symbol            | Min | Max                 | Unit             |
|-----|---|---------------------------|-------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency  | f <sub>TCLK</sub> | 0   | f <sub>Bus</sub> /4 | Hz               |
| 2   | D | External clock period     | t <sub>TCLK</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock high time  | t <sub>clkh</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock low time   | t <sub>clkl</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 5   | D | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _                   | t <sub>cvc</sub> |

**Table 13. TPM Input Timing** 



Figure 17. Timer External Clock



Figure 18. Timer Input Capture Pulse

## 3.10.3 SPI Timing

Table 14 and Figure 19 through Figure 22 describe the timing requirements for the SPI system.

Table 14. SPI Timing

| No. | С | Function                                          | Symbol                             | Min                                            | Max                                        | Unit                                   |
|-----|---|---------------------------------------------------|------------------------------------|------------------------------------------------|--------------------------------------------|----------------------------------------|
| _   | D | Operating frequency Master Slave                  | f <sub>op</sub>                    | f <sub>Bus</sub> /2048<br>0                    | f <sub>Bus</sub> /2<br>f <sub>Bus</sub> /4 | Hz                                     |
| 1   | D | SPSCK period<br>Master<br>Slave                   | t <sub>SPSCK</sub>                 | 2<br>4                                         | 2048                                       | t <sub>cyc</sub>                       |
| 2   | D | Enable lead time<br>Master<br>Slave               | t <sub>Lead</sub>                  | 1/2<br>1                                       | 11                                         | t <sub>SPSCK</sub><br>t <sub>cyc</sub> |
| 3   | D | Enable lag time<br>Master<br>Slave                | t <sub>Lag</sub>                   | 1/2<br>1                                       |                                            | t <sub>SPSCK</sub><br>t <sub>cyc</sub> |
| 4   | D | Clock (SPSCK) high or low time<br>Master<br>Slave | t <sub>WSPSCK</sub>                | t <sub>cyc</sub> – 30<br>t <sub>cyc</sub> – 30 | 1024 t <sub>cyc</sub>                      | ns<br>ns                               |
| 5   | D | Data setup time (inputs)  Master  Slave           | t <sub>SU</sub>                    | 15<br>15                                       |                                            | ns<br>ns                               |
| 6   | D | Data hold time (inputs)  Master Slave             | t <sub>HI</sub>                    | 0<br>25                                        |                                            | ns<br>ns                               |
| 7   | D | Slave access time                                 | t <sub>a</sub>                     | _                                              | 1                                          | t <sub>cyc</sub>                       |
| 8   | D | Slave MISO disable time                           | t <sub>dis</sub>                   | _                                              | 1                                          | t <sub>cyc</sub>                       |
| 9   | D | Data valid (after SPSCK edge)  Master Slave       | t <sub>v</sub>                     |                                                | 25<br>25                                   | ns<br>ns                               |
| 10  | D | Data hold time (outputs)  Master Slave            | t <sub>HO</sub>                    | 0<br>0                                         |                                            | ns<br>ns                               |
| 11  | D | Rise time<br>Input<br>Output                      | t <sub>RI</sub><br>t <sub>RO</sub> |                                                | t <sub>cyc</sub> – 25<br>25                | ns<br>ns                               |
| 12  | D | Fall time<br>Input<br>Output                      | t <sub>FI</sub>                    | _                                              | t <sub>cyc</sub> – 25<br>25                | ns<br>ns                               |



#### NOTES:

- 1.  $\overline{SS}$  output mode (DDS7 = 1, SSOE = 1).
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 19. SPI Master Timing (CPHA = 0)



#### NOTES:

- 1.  $\overline{SS}$  output mode (DDS7 = 1, SSOE = 1).
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 20. SPI Master Timing (CPHA =1)

MC9S08QE8 Series Data Sheet, Rev. 8 Freescale Semiconductor 23



1. Not defined but normally MSB of character just received

Figure 21. SPI Slave Timing (CPHA = 0)



1. Not defined but normally LSB of character just received

Figure 22. SPI Slave Timing (CPHA = 1)

## 3.11 Analog Comparator (ACMP) Electricals

**Table 15. Analog Comparator Electrical Specifications** 

| С | Characteristic          | Symbol            | Min | Typical | Max | Unit |
|---|-------------------------|-------------------|-----|---------|-----|------|
| D | Supply voltage          | $V_{DD}$          | 1.8 | _       | 3.6 | V    |
| Р | Supply current (active) | I <sub>DDAC</sub> | _   | 20      | 35  | μΑ   |

MC9S08QE8 Series Data Sheet, Rev. 8

**Table 15. Analog Comparator Electrical Specifications (continued)** 

| С | Characteristic                         | Symbol             | Min                   | Typical | Max      | Unit |
|---|----------------------------------------|--------------------|-----------------------|---------|----------|------|
| D | Analog input voltage                   | V <sub>AIN</sub>   | V <sub>SS</sub> - 0.3 | _       | $V_{DD}$ | V    |
| Р | Analog input offset voltage            | V <sub>AIO</sub>   | _                     | 20      | 40       | mV   |
| С | Analog comparator hysteresis           | V <sub>H</sub>     | 3.0                   | 9.0     | 15.0     | mV   |
| Р | Analog input leakage current           | I <sub>ALKG</sub>  | _                     | _       | 1.0      | μА   |
| С | Analog comparator initialization delay | t <sub>AINIT</sub> | _                     |         | 1.0      | μS   |

### 3.12 ADC Characteristics

**Table 16. 12-Bit ADC Operating Conditions** 

| Characteristic           | Conditions                                                                  | Symb              | Min               | Typical <sup>1</sup> | Max               | Unit | Comment         |  |
|--------------------------|-----------------------------------------------------------------------------|-------------------|-------------------|----------------------|-------------------|------|-----------------|--|
| Supply voltage           | Absolute                                                                    | $V_{DDA}$         | 1.8               | _                    | 3.6               | ٧    | _               |  |
|                          | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> ) <sup>2</sup> | $\Delta V_{DDA}$  | -100              | 0                    | 100               | mV   | _               |  |
| Ground voltage           | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> ) <sup>2</sup> | ΔV <sub>SSA</sub> | -100              | 0                    | 100               | mV   | _               |  |
| Input voltage            |                                                                             | $V_{ADIN}$        | V <sub>REFL</sub> | _                    | V <sub>REFH</sub> | V    | _               |  |
| Input capacitance        |                                                                             | C <sub>ADIN</sub> | _                 | 4.5                  | 5.5               | pF   | _               |  |
| Input resistance         | _                                                                           | R <sub>ADIN</sub> | _                 | 5                    | 7                 | kΩ   |                 |  |
| Analog source resistance | 12-bit mode<br>f <sub>ADCK</sub> > 4 MHz<br>f <sub>ADCK</sub> < 4 MHz       |                   | _                 | _<br>_               | 2<br>5            |      |                 |  |
|                          | 10-bit mode<br>f <sub>ADCK</sub> > 4 MHz<br>f <sub>ADCK</sub> < 4 MHz       | R <sub>AS</sub>   | _                 | _<br>_               | 5<br>10           | kΩ   | External to MCU |  |
|                          | 8-bit mode (all valid f <sub>ADCK</sub> )                                   |                   | _                 | _                    | 10                |      |                 |  |
| ADC .                    | High speed (ADLPC = 0)                                                      |                   | 0.4               | _                    | 8.0               |      |                 |  |
| conversion clock freq.   | Low power (ADLPC = 1)                                                       | f <sub>ADCK</sub> | 0.4               | _                    | 4.0               | MHz  | _               |  |

Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>&</sup>lt;sup>2</sup> DC potential difference.



Figure 23. ADC Input Impedance Equivalency Diagram

Table 17. ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ )

| С | Characteristic                                        | Conditions             | Symbol             | Min  | Typ <sup>1</sup> | Max | Unit    | Comment              |
|---|-------------------------------------------------------|------------------------|--------------------|------|------------------|-----|---------|----------------------|
| Т | Supply current<br>ADLPC = 1<br>ADLSMP = 1<br>ADCO = 1 |                        | I <sub>DDA</sub>   | _    | 120              | _   | μΑ      |                      |
| Т | Supply current<br>ADLPC = 1<br>ADLSMP = 0<br>ADCO = 1 |                        | I <sub>DDA</sub>   |      | 202              |     | μΑ      |                      |
| Т | Supply current<br>ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 |                        | I <sub>DDA</sub>   | _    | 288              | _   | μΑ      |                      |
| Р | Supply current<br>ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 |                        | I <sub>DDA</sub>   | _    | 0.532            | 1   | mA      |                      |
| - | ADC                                                   | High speed (ADLPC = 0) |                    | 2    | 3.3              | 5   | N 41 1- | t <sub>ADACK</sub> = |
| Р | asynchronous<br>clock source                          | Low power (ADLPC = 1)  | f <sub>ADACK</sub> | 1.25 | 2                | 3.3 | MHz     | 1/f <sub>ADACK</sub> |

Table 17. ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| С  | Characteristic               | Conditions                                | Symbol              | Min     | Typ <sup>1</sup> | Max             | Unit             | Comment                 |
|----|------------------------------|-------------------------------------------|---------------------|---------|------------------|-----------------|------------------|-------------------------|
|    | Conversion                   | Short sample (ADLSMP = 0)                 |                     | _       | 20               | _               | ADOK             | See QE8                 |
| Р  | time (including sample time) | Long sample (ADLSMP = 1)                  | t <sub>ADC</sub>    |         | 40               | _               | ADCK<br>cycles   | reference<br>manual for |
|    |                              | Short sample (ADLSMP = 0)                 |                     |         | 3.5              | _               | ADCK             | conversion              |
| Р  | Sample time                  | Long sample (ADLSMP = 1)                  | t <sub>ADS</sub>    | _       | 23.5             | _               | cycles           | time<br>variances       |
|    | Temp sensor                  | –40 °C− 25 °C                             |                     | _       | 1.646            | _               |                  |                         |
| D  | slope                        | 25 °C– 85 °C                              | m                   | _       | 1.769            | _               | mV/°C            |                         |
| D  | Temp sensor voltage          | 25 °C                                     | V <sub>TEMP25</sub> | _       | 701.2            | _               | mV               |                         |
| Ch | aracteristics for d          | levices with dedicated analog su          | upply (28- a        | nd 32-p | in packaç        | ges only)       |                  |                         |
| Т  |                              | 12-bit mode, 3.6> V <sub>DDA</sub> > 2.7  |                     | _       | -1 to 3          | -2.5 to 5.5     |                  |                         |
| Т  | Total                        | 12-bit mode, 2.7> V <sub>DDA</sub> > 1.8V | E <sub>TUE</sub>    | _       | -1 to 3          | -3.0 to 6.5     | 1.002            | Includes                |
| Р  | unadjusted<br>error          |                                           |                     | _       | ±1               | ±2.5            | LSB <sup>2</sup> | quantization            |
| Р  |                              | 8-bit mode                                |                     | _       | ±0.5             | ±1.0            |                  |                         |
| Т  | Differential                 | 12-bit mode                               | DNL                 |         | ±1.0             | -1.5 to 2.0     | LSB <sup>2</sup> |                         |
| Р  |                              | 10-bit mode <sup>3</sup>                  |                     | _       | ±0.5             | ±1.0            |                  |                         |
| Р  | -                            | 8-bit mode <sup>3</sup>                   |                     | 1       | ±0.3             | ±0.5            |                  |                         |
| Т  | Integral                     | 12-bit mode                               |                     |         | ±1.5             | –2.5 to<br>2.75 | LSB <sup>2</sup> |                         |
| Т  | non-linearity                | 10-bit mode                               | INL                 | _       | ±0.5             | ±1.0            |                  |                         |
| Т  |                              | 8-bit mode                                |                     | _       | ±0.3             | ±0.5            |                  |                         |
| Т  |                              | 12-bit mode                               |                     | _       | ±1.5             | ±2.5            |                  |                         |
| Р  | Zero-scale<br>error          | 10-bit mode                               | E <sub>ZS</sub>     | _       | ±0.5             | ±1.5            | LSB <sup>2</sup> | $V_{ADIN} = V_{SSA}$    |
| Р  |                              | 8-bit mode                                |                     | _       | ±0.5             | ±0.5            |                  | 30/1                    |
| Т  |                              | 12-bit mode                               |                     | _       | ±1.0             | -3.5 to 1.0     |                  |                         |
| Р  | Full-scale error             | 10-bit mode                               | E <sub>FS</sub>     |         | ±0.5             | ±1              | LSB <sup>2</sup> | $V_{ADIN} = V_{DDA}$    |
| Р  |                              | 8-bit mode                                |                     | _       | ±0.5             | ±0.5            |                  |                         |
|    |                              | 12-bit mode                               |                     |         | -1 to 0          | _               |                  |                         |
| D  | Quantization error           | 10-bit mode                               | E <sub>Q</sub>      | _       | _                | ±0.5            | LSB <sup>2</sup> |                         |
|    |                              | 8-bit mode                                |                     |         | _                | ±0.5            |                  |                         |

Table 17. ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| С  | Characteristic             | Conditions                      | Symbol                  | Min     | Typ <sup>1</sup>  | Max        | Unit             | Comment                |  |
|----|----------------------------|---------------------------------|-------------------------|---------|-------------------|------------|------------------|------------------------|--|
|    |                            | 12-bit mode                     |                         | _       | ±2                | _          |                  | Pad                    |  |
| D  | Input leakage error        | 10-bit mode                     | E <sub>IL</sub>         | _       | ±0.2              | ±4         | LSB <sup>2</sup> | leakage <sup>4</sup> * |  |
|    |                            | 8-bit mode                      |                         | _       | ±0.1              | ±1.2       |                  | R <sub>AS</sub>        |  |
| Ch | aracteristics for d        | levices with shared supply (16- | and 20-pin <sub> </sub> | oackage | es only)          |            |                  |                        |  |
| Т  | Total                      | 12-bit mode                     |                         | Not     | recommer          | nded usage |                  |                        |  |
| Р  | unadjusted                 | 10-bit mode                     | E <sub>TUE</sub>        |         | ±1.5              | ±3.5       | LSB <sup>2</sup> | Includes quantization  |  |
| Р  | error                      | 8-bit mode                      |                         | _       | ±0.7              | ±1.5       |                  | 1                      |  |
| Т  |                            | 12-bit mode                     |                         | Not     | recommer          | nded usage |                  |                        |  |
| Р  | Differential non-linearity | 10-bit mode <sup>3</sup>        | DNL                     | _       | ±0.5              | ±1.0       | LSB <sup>2</sup> |                        |  |
| Р  |                            | 8-bit mode <sup>3</sup>         |                         | _       | ±0.3              | ±0.5       |                  |                        |  |
| Т  |                            | 12-bit mode                     |                         | Not     | recommended usage |            |                  |                        |  |
| Т  | Integral non-linearity     | 10-bit mode                     | INL                     | _       | ±0.5              | ±1.0       | LSB <sup>2</sup> |                        |  |
| Т  |                            | 8-bit mode                      |                         | _       | ±0.3              | ±0.5       |                  |                        |  |
| Т  |                            | 12-bit mode                     |                         |         | Not               | recommer   | nded usage       |                        |  |
| Р  | Zero-scale<br>error        | 10-bit mode                     | E <sub>ZS</sub>         | _       | ±1.5              | ±2.1       | LSB <sup>2</sup> | $V_{ADIN} = V_{SSA}$   |  |
| Р  |                            | 8-bit mode                      |                         | _       | ±0.5              | ±0.7       |                  | - 55A                  |  |
| Т  |                            | 12-bit mode                     |                         | Not     | recommer          | nded usage |                  |                        |  |
| Р  | Full-scale error           | 10-bit mode                     | E <sub>FS</sub>         | _       | ±1                | ±1.5       | LSB <sup>2</sup> | $V_{ADIN} = V_{DDA}$   |  |
| Р  |                            | 8-bit mode                      |                         | _       | ±0.5              | ±0.5       |                  | BBN                    |  |
|    |                            | 12-bit mode                     |                         | Not     | recommer          | nded usage |                  |                        |  |
| D  | Quantization error         | 10-bit mode                     | EQ                      | _       | _                 | ±0.5       | LSB <sup>2</sup> |                        |  |
|    |                            | 8-bit mode                      |                         | _       | _                 | ±0.5       |                  |                        |  |
|    |                            | 12-bit mode                     |                         | Not     | recommer          | nded usage |                  | Pad                    |  |
| D  | Input leakage error        | 10-bit mode                     | E <sub>IL</sub>         | _       | ±0.2              | ±4         | LSB <sup>2</sup> | leakage <sup>4</sup> * |  |
|    |                            | 8-bit mode                      |                         |         | ±0.1              | ±1.2       |                  | R <sub>AS</sub>        |  |

Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>&</sup>lt;sup>2</sup> 1 LSB =  $(V_{REFH} - V_{REFL})/2^N$ 

<sup>&</sup>lt;sup>3</sup> Monotonicity and No-missing-codes guaranteed in 10-bit and 8-bit modes

<sup>&</sup>lt;sup>4</sup> Based on input pad leakage current. Refer to pad electricals.

## 3.13 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the flash memory.

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section.

С Characteristic **Symbol** Unit Min **Typical** Max Supply voltage for program/erase D -40 °C to 85 °C V 3.6 1.8  $\mathsf{V}_{\mathsf{prog/erase}}$ Supply voltage for read operation V D  $V_{Read}$ 1.8 3.6 Internal FCLK frequency<sup>1</sup> D 150 200 kHz f<sub>FCLK</sub> D Internal FCLK period (1/FCLK) 6.67 μS t<sub>Fcvc</sub> Р Byte program time (random location)<sup>2</sup> 9 t<sub>Fcyc</sub> t<sub>prog</sub> Byte program time (burst mode)<sup>2</sup> Ρ 4 t<sub>Burst</sub>  $t_{Fcyc}$ Р Page erase time<sup>2</sup> 4000 t<sub>Page</sub>  $t_{Fcyc}$ Mass erase time<sup>2</sup> Р 20.000 t<sub>Mass</sub>  $t_{Fcyc}$ Byte program current<sup>3</sup> **RIDDBP** 4 mΑ Page erase current<sup>3</sup> 6 **RIDDPE** mΑ Program/erase endurance4 С  $T_I$  to  $T_H = -40^{\circ}C$  to 85  $^{\circ}C$ 10.000 cycles T = 25 °C 100,000 С Data retention<sup>5</sup> 15 100 years t<sub>D ret</sub>

**Table 18. Flash Characteristics** 

### 3.14 EMC Performance

Electromagnetic compatibility (EMC) performance is highly dependant on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance.

The frequency of this clock is controlled by a software setting.

<sup>&</sup>lt;sup>2</sup> These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase.

<sup>&</sup>lt;sup>3</sup> The program and erase currents are additional to the standard run  $I_{DD}$ . These values are measured at room temperatures with  $V_{DD} = 3.0 \text{ V}$ , bus frequency = 4.0 MHz.

Typical endurance for flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale defines typical endurance, please refer to Engineering Bulletin EB619, Typical Endurance for Nonvolatile Memory.

Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Freescale defines typical data retention, please refer to Engineering Bulletin EB618, Typical Data Retention for Nonvolatile Memory.

**Ordering Information** 

### 3.14.1 Conducted Transient Susceptibility

Microcontroller transient conducted susceptibility is measured in accordance with an internal Freescale test method. The measurement is performed with the microcontroller installed on a custom EMC evaluation board and running specialized EMC test software designed in compliance with the test method. The conducted susceptibility is determined by injecting the transient susceptibility signal on each pin of the microcontroller. The transient waveform and injection methodology is based on IEC 61000-4-4 (EFT/B). The transient voltage required to cause performance degradation on any pin in the tested configuration is greater than or equal to the reported levels unless otherwise indicated by footnotes below Table 19.

| • • • • • • • • • • • • • • • • • • • •                           |                     |                                                           |                                    |           |                                 |      |
|-------------------------------------------------------------------|---------------------|-----------------------------------------------------------|------------------------------------|-----------|---------------------------------|------|
| Parameter                                                         | Symbol              | Conditions                                                | f <sub>OSC</sub> /f <sub>BUS</sub> | Result    | Amplitude <sup>1</sup><br>(Min) | Unit |
|                                                                   |                     |                                                           |                                    | Α         | 2.3                             |      |
| Conducted susceptibility, electrical fast transient/burst (EFT/B) | V <sub>CS_EFT</sub> | $V_{DD} = 3.3 \text{ V}$<br>$T_A = 25 {}^{\circ}\text{C}$ | 8 MHz<br>crystal                   | В         | 4.0                             | kV   |
|                                                                   | VCS_EF1             | package type<br>32-pin LQFP                               | package type                       | 8 MHz bus | С                               | >4.0 |
|                                                                   |                     |                                                           |                                    | D         | >4.0                            |      |

Table 19. Conducted Susceptibility, EFT/B

The susceptibility performance classification is described in Table 20.

Result **Performance Criteria** Α No failure The MCU performs as designed during and after exposure. Self-recovering The MCU does not perform as designed during exposure. The MCU returns В failure automatically to normal operation after exposure is removed. The MCU does not perform as designed during exposure. The MCU does not return to С Soft failure normal operation until exposure is removed and the RESET pin is asserted. The MCU does not perform as designed during exposure. The MCU does not return to D Hard failure normal operation until exposure is removed and the power to the MCU is cycled. The MCU does not perform as designed during and after exposure. The MCU cannot Ε Damage be returned to proper operation due to physical damage or other permanent performance degradation.

**Table 20. Susceptibility Performance Classification** 

## 4 Ordering Information

This section contains ordering information for the device numbering system.

Example of the device numbering system:

<sup>1</sup> Data based on qualification test results. Not tested in production.

31



### **Package Information** 5

**Table 21. Package Descriptions** 

| Pin Count | Package Type                      | Abbreviation | Designator | Case No. | Document No. |
|-----------|-----------------------------------|--------------|------------|----------|--------------|
| 32        | Quad Flat No-Leads                | QFN          | FM         | 2078     | 98ASA00071D  |
| 32        | Low Quad Flat Package             | LQFP         | LC         | 873A     | 98ASH70029A  |
| 28        | Small Outline Integrated Circuit  | SOIC         | WL         | 751F     | 98ASB42345B  |
| 20        | Small Outline Integrated Circuit  | SOIC         | WJ         | 751D     | 98ASB42343B  |
| 16        | Plastic Dual In-line Package      | PDIP         | PG         | 648      | 98ASB42431B  |
| 16        | Thin Shrink Small Outline Package | TSSOP        | TG         | 948F     | 98ASH70247A  |

#### **Mechanical Drawings** 5.1

The following pages are mechanical drawings for the packages described in Table 21.

MC9S08QE8 Series Data Sheet, Rev. 8



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA                       | L OUTLINE    | PRINT VERSION NO | T TO SCALE |
|------------------------------------------------------|---------------------------------|--------------|------------------|------------|
| TITLE: THERMALLY ENHANCED                            | QUAD                            | DOCUMENT NO  | ): 98ASA00071D   | REV: 0     |
| FLAT NON-LEADED PACKA                                | CASE NUMBER: 2078-01 14 APR 200 |              |                  |            |
| 32 TERMINAL, 0.4 PITCH (4 X 4 X 1)                   |                                 | STANDARD: NO | N-JEDEC          |            |





| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA                       | L OUTLINE    | PRINT VERSION NO | T TO SCALE |
|------------------------------------------------------|---------------------------------|--------------|------------------|------------|
| TITLE: THERMALLY ENHANCED QUAD                       |                                 | DOCUMENT NO  | ): 98ASA00071D   | REV: 0     |
| FLAT NON-LEADED PACKAG                               | CASE NUMBER: 2078-01 14 APR 200 |              |                  |            |
| 32 TERMINAL, 0.4 PITCH (4 X 4 X 1)                   |                                 | STANDARD: NO | N-JEDEC          |            |

### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HF-PQFN.
- (A) COPLANARITY APPLIES TO LEADS AND DIE ATTACH PAD.
  - 5. MIN. METAL GAP SHOULD BE 0.2MM.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA    | L OUTLINE   | PRINT VERSION NO | T TO SCALE |
|------------------------------------------------------|--------------|-------------|------------------|------------|
| TITLE: THERMALLY ENHANCED                            | QUAD         | DOCUMENT NO | ): 98ASA00071D   | REV: 0     |
| FLAT NON-LEADED PACKA                                | CASE NUMBER  | 2: 2078–01  | 14 APR 2009      |            |
| 32 TERMINAL, 0.4 PITCH (4                            | STANDARD: NO | N-JEDEC     |                  |            |





| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |                | PRINT VERSION NO | IT TO SCALE |
|------------------------------------------------------|--------------------|----------------|------------------|-------------|
| TITLE:                                               | DOCUMENT NO        | REV: C         |                  |             |
| LOW PROFILE QUAD FLAT PA                             | CASE NUMBER        | 2: 873A-04     | 01 APR 2005      |             |
| 32 LEAD, 0.8 PITCH (7 X                              | STANDARD: JE       | DEC MS-026 BBA |                  |             |



DETAIL G



32 PLACES



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE               |                | PRINT VERSION NO | IT TO SCALE |
|------------------------------------------------------|----------------------------------|----------------|------------------|-------------|
| TITLE:                                               | DOCUMENT NO                      | ]: 98ASH70029A | REV: C           |             |
| LOW PROFILE QUAD FLAT P. 32 LEAD, 0.8 PITCH (7 X     | CASE NUMBER: 873A-04 01 APR 2005 |                |                  |             |
| JZ LLAD, O.O TITOH (7 A                              | STANDARD: JE                     | DEC MS-026 BBA |                  |             |

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994.
- 3. DATUMS A, B, AND D TO BE DETERMINED AT DATUM PLANE H.
- 4. DIMENSIONS TO BE DETERMINED AT SEATING PLANE DATUM C.
- DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THZ LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM.
- 6 DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.
- EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- 8. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NO | IT TO SCALE |
|------------------------------------------------------|--------------------|--------------|------------------|-------------|
| TITLE:                                               |                    | DOCUMENT NO  | ]: 98ASH70029A   | REV: C      |
| LOW PROFILE QUAD FLAT PA                             | CASE NUMBER        | R: 873A-04   | 01 APR 2005      |             |
| 32 LEAD, 0.8 PITCH (7 X 7 X 1.4)                     |                    | STANDARD: JE | IDEC MS-026 BBA  |             |



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.  MECHANICA |  | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|-----------------------------------------------------------------|--|--------------|------------------|-------------|
| TITLE: SOIC, WIDE BODY, 28 LEAD CASEOUTLINE                     |  | DOCUMENT NO  | ): 98ASB42345B   | REV: G      |
|                                                                 |  | CASE NUMBER  | R: 751F-05       | 10 MAR 2005 |
|                                                                 |  | STANDARD: MS | S-013AE          |             |



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE   | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|-----------|-------------|------------------|-------------|
| 28 LEAD                                              |           | DOCUMENT NO | ): 98ASB42345B   | REV: G      |
|                                                      |           | CASE NUMBER | 2: 751F-05       | 10 MAR 2005 |
|                                                      |           | STANDARD:   | MS-013AE         |             |

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- 4. 751F-01 THRU -04 OBSOLETE. NEW STANDARD: 751F-05

THIS DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION ALLOWABLE DAM BAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THIS DIMENSION AT MAXIMUM MATERIAL CONDITION.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.  MECHANICA |  | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|-----------------------------------------------------------------|--|--------------|------------------|-------------|
| SOIC, WIDE BODY,                                                |  | DOCUMENT NO  | ): 98ASB42345B   | REV: G      |
|                                                                 |  | CASE NUMBER  | R: 751F-05       | 10 MAR 2005 |
| CASEOUTLINE                                                     |  | STANDARD: MS | S-013AE          |             |



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA    | L OUTLINE     | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|--------------|---------------|------------------|-------------|
| TITLE:                                               | 07 017011    | DOCUMENT NO   | ): 98ASB42343B   | REV: J      |
| 20LD SOIC W/B, 1.27 PITCH<br>CASE-OUTLINE            |              | CASE NUMBER   | R: 751D-07       | 23 MAR 2005 |
| CASE OOTET                                           | STANDARD: JE | IDEC MS-013AC |                  |             |

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER—LEAD FLASH OR PROTRUSIONS. INTER—LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA           | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|---------------------|--------------|------------------|-------------|
| TITLE:                                               | <b>7 D.T.T.O.L.</b> |              | ): 98ASB42343B   | REV: J      |
| 20LD SOIC W/B, 1.27 PITCH,<br>CASE OUTLINE           |                     | CASE NUMBER  | R: 751D-07       | 23 MAR 2005 |
| CASE OUTETNI                                         | _                   | STANDARD: JE | IDEC MS-013AC    |             |





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |                     | PRINT VERSION NOT TO SCALE |             |
|---------------------------------------------------------|--------------------|---------------------|----------------------------|-------------|
| TITLE:                                                  |                    | DOCUMENT NO         | ]: 98ASB42431B             | REV: T      |
| 16 ID PDIP                                              |                    | CASE NUMBER         | 2: 648-08                  | 19 MAY 2005 |
| 10 20 1 011                                             |                    | STANDARD: NON-JEDEC |                            |             |

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: INCH.
- A DIMENSION TO CENTER OF LEADS WHEN FORMED PARALLEL.
- A. DIMENSIONS DOES NOT INCLUDE MOLD FLASH.
- 5. ROUNDED CORNERS OPTIONAL.
- 6. 648-01 THRU -08 OBSOLETE, NEW STANDARD 648-09.

|      | MILLIN     | METERS                      | 1     | NCHES     |                    | MILLIMETERS |                       |     | NCHES       |
|------|------------|-----------------------------|-------|-----------|--------------------|-------------|-----------------------|-----|-------------|
| DIM  | MIN        | MAX                         | MIN   | MAX       | DIM                | MIN         | MAX                   | MIN | MAX         |
| A    | 18.80      | 19.55                       | 0.740 | 0.770     |                    |             |                       |     |             |
| В    | 6.35       | 6.85                        | 0.250 | 0.270     |                    |             |                       |     |             |
| С    | 3.69       | 4.44                        | 0.145 | 0.175     |                    |             |                       |     |             |
| D    | 0.39       | 0.53                        | 0.015 | 0.021     |                    |             |                       |     |             |
| F    | 1.02       | 1.77                        | 0.040 | 0.070     |                    |             |                       |     |             |
| G    | 2.54       | BSC                         | 0.1   | 00 BSC    |                    |             |                       |     |             |
| Н    | 1.27       | BSC                         | 0.0   | )50 BSC   |                    |             |                       |     |             |
| J    | 0.21       | 0.38                        | 0.008 | 0.015     |                    |             |                       |     |             |
| K    | 2.80       | 3.30                        | 0.110 | 0.130     |                    |             |                       |     |             |
| L    | 7.50       | 7.74                        | 0.295 | 0.305     |                    |             |                       |     |             |
| М    | 0.         | 10°                         | 0.    | 10°       |                    |             |                       |     |             |
| S    | 0.51       | 1.01                        | 0.020 | 0.040     |                    |             |                       |     |             |
| © F  |            | ICONDUCTOR,<br>IS RESERVED. | INC.  | MECHANICA | MECHANICAL OUTLINE |             | L OUTLINE PRINT VERSI |     | DT TO SCALE |
| TITL | TITLE:     |                             |       |           | DOCU               | MENT NO     | ): 98ASB4243          | 1B  | REV: T      |
|      | 16 LD PDIP |                             | CASE  | NUMBER    | : 648-08           |             | 19 MAY 2005           |     |             |

STANDARD: NON-JEDEC

STYLE 1: STYLE 2: PIN 1. CATHODE PIN 1. COMMON DRAIN 2. CATHODE 2. COMMON DRAIN 3. CATHODE 3. COMMON DRAIN 4. CATHODE 4. COMMON DRAIN 5. CATHODE 5. COMMON DRAIN 6. CATHODE 6. COMMON DRAIN 7. CATHODE 7. COMMON DRAIN 8. CATHODE 8. COMMON DRAIN 9. ANODE 9. GATE 10. ANODE 10. SOURCE 11. ANODE 11. GATE 12. ANODE 12. SOURCE 13. ANODE 13. GATE 14. ANODE 14. SOURCE 15. ANODE 15. GATE 16. ANODE 16. SOURCE

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NOT TO SCALE |             |
|------------------------------------------------------|--------------------|--------------|----------------------------|-------------|
| TITLE:                                               |                    | DOCUMENT NO  | ): 98ASB42431B             | REV: T      |
| 16 LD PDIP                                           |                    | CASE NUMBER  | R: 648-08                  | 19 MAY 2005 |
|                                                      |                    | STANDARD: NO | N-JEDEC                    |             |



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE              |              | PRINT VERSION NOT TO SCALE |        |
|------------------------------------------------------|---------------------------------|--------------|----------------------------|--------|
| TITLE:                                               |                                 | DOCUMENT NO  | ]: 98ASH70247A             | REV: B |
| 16 LD TSSOP, PITCH 0.6                               | CASE NUMBER: 948F-01 19 MAY 200 |              |                            |        |
| , , , , , , , , , , , , , , , , , , , ,              |                                 | STANDARD: JE | DEC                        |        |







| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NOT TO SCALE |             |
|---------------------------------------------------------|--------------------|--------------|----------------------------|-------------|
| TITLE:                                                  |                    | DOCUMENT NO  | ]: 98ASH70247A             | REV: B      |
| 16 LD TSSOP, PITCH 0.65MM                               |                    | CASE NUMBER  | 2: 948F-01                 | 19 MAY 2005 |
|                                                         |                    | STANDARD: JE | DEC                        |             |

- 1. CONTROLLING DIMENSION: MILLIMETER
- 2. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M-1982.



DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE



DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE



DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDITION.

6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.



DIMENSIONS ARE TO BE DETERMINED AT DATUM PLANE -W-

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NO | TO SCALE |
|---------------------------------------------------------|--------------------|--------------|------------------|----------|
| TITLE:                                                  |                    | DOCUMENT NO  | ]: 98ASH70247A   | REV: B   |
| 16 LD TSSOP, PITCH 0.6                                  | CASE NUMBER        | 2: 948F-01   | 19 MAY 2005      |          |
| 10 LD 13301, 111011 0.0311111                           |                    | STANDARD: JE | DEC              |          |

### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

# Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or +1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2007-2011. All rights reserved.

MC9S08QE8 Rev. 8 4/2011