

# Eight Output Differential Buffer for PCle Gen 1, Gen 2 and QPI

9DB823B

## **Recommended Application:**

DB800Q compatible part with PCIe Gen1, Gen 2 and QPI support

#### **General Description:**

The ICS9DB823 is compatible with the Intel DB800Q Differential Buffer Specification. This buffer provides 8 PCI-Express SRC or 8 QPI clocks. The ICS9DB823 is driven by a differential output pair from a CK410B+ or CK509B main clock generator.

## **Key Specifications**

- Output cycle-cycle jitter < 50ps.
- Output to Output skew <50ps</li>
- Phase jitter: PCle Gen1 < 86ps peak to peak
- Phase jitter: PCIe Gen2 < 3.0/3.1ps rms
- Phase jitter: QPI < 0.5ps rms</li>
- · RoHS compliant packaging

#### Features/Benefits

- Spread spectrum modulation tolerant, 0 to -0.5% down spread and +/- 0.25% center spread.
- Supports undriven differential outputs in Power Down and DIF\_STOP# modes for power management.

## **Output Features**

- 8 0.7V current-mode differential output pairs
- Supports zero delay buffer mode and fanout mode
- · Bandwidth programming available
- 50-133 MHz operation in PLL mode
- 33-400 MHz operation in Bypass mode

## **Functional Block Diagram**



 $\mbox{IDT}^{\mbox{\tiny \$}}$  Eight Output Differential Buffer for PCle and Gen 1, Gen 2 and QPI

1444D - 08/31/10

# **Pin Configuration**

| SRC_DIV#        | 1  |                 | 48 | VDDA      |
|-----------------|----|-----------------|----|-----------|
| VDD             |    |                 |    | GNDA      |
| GND             | 3  |                 | 46 | IREF      |
| SRC_IN          | 4  |                 | 45 | LOCK      |
| SRC_IN#         | 5  |                 | 44 | OE_7      |
| OE_0            | 6  |                 | 43 | OE_4      |
| OE_3            | 7  |                 |    | DIF_7     |
| DIF_0           | 8  | 8               | 41 | DIF_7#    |
| DIF_0#          | 9  | 9               | 40 | OE_INV    |
| GND             | 10 | 823<br>9DB108)  | 39 | VDD       |
| VDD             | 11 | 23              | 38 | DIF_6     |
| DIF_1           | 12 |                 | 37 | DIF_6#    |
| DIF_1#          | 13 | 9DB<br>(Same as | 36 | OE_6      |
| OE_1            | 14 | ]6              |    | OE_5      |
| OE_2            | 15 | Ē               |    | DIF_5     |
| DIF_2           |    | a               |    | DIF_5#    |
| DIF_2#          | 17 | 9)              |    | GND       |
| GND             | 18 |                 |    | VDD       |
| VDD             |    |                 |    | DIF_4     |
| DIF_3           |    |                 |    | DIF_4#    |
| DIF_3#          |    |                 |    | HIGH_BW#  |
| BYPASS#_133_100 |    |                 |    | DIF_STOP# |
| SCLK            |    |                 |    | PD#       |
| SDATA           | 24 |                 | 25 | GND       |
|                 |    | $OE_INV = 0$    |    |           |

|                 |    |                            |    | _            |
|-----------------|----|----------------------------|----|--------------|
| SRC_DIV#        | 1  |                            | 48 | VDDA         |
| VDD             | 2  |                            | 47 | GNDA         |
| GND             | 3  |                            | 46 | IREF         |
| SRC_IN          | 4  |                            | 45 | LOCK         |
| SRC_IN#         | 5  |                            | 44 | OE7#         |
| OE0#            | 6  |                            | 43 | OE4#         |
| OE3#            | 7  |                            | 42 | DIF_7        |
| DIF_0           | 8  | 3                          | 41 | DIF_7#       |
| DIF_0#          | 9  | õ                          | 40 | OE_INV       |
| GND             | 10 | 🖁                          | 39 | VDD          |
| VDD             | 11 | 23                         | 38 | DIF_6        |
| DIF_1           | 12 | <u>დ</u> ი                 | 37 | DIF_6#       |
| DIF_1#          | 13 | 9DB823<br>(Same as 9DB803) | 36 | OE6#         |
| OE1#            | 14 | ]6                         | 35 | OE5#         |
| OE2#            | 15 | Ĕ                          | 34 | DIF_5        |
| DIF_2           | 16 | ā                          | 33 | DIF_5#       |
| DIF_2#          | 17 | 8)                         | 32 | GND          |
| GND             | 18 |                            | 31 | VDD          |
| VDD             | 19 |                            |    | DIF_4        |
| DIF_3           | 20 |                            | 29 | DIF_4#       |
| DIF_3#          | 21 |                            | 28 | HIGH_BW#     |
| BYPASS#_133_100 | 22 |                            | 27 | DIF_STOP     |
| SCLK            | 23 |                            | 26 | PD#          |
| SDATA           | 24 |                            | 25 | GND          |
|                 |    | OE INV = 1                 |    | <del>-</del> |

Note: Pin 26 is always active low. This is different than 9DB803.

## 48-pin SSOP & TSSOP

## **Power Groups**

|             | •            |                               |  |  |  |
|-------------|--------------|-------------------------------|--|--|--|
| Pin N       | umber        | Description                   |  |  |  |
| VDD         | GND          | Description                   |  |  |  |
| 2           | 3            | SRC_IN/SRC_IN#                |  |  |  |
| 11,19,31,39 | 10,18, 25,32 | DIF(7:0)                      |  |  |  |
| N/A         | 47           | IREF                          |  |  |  |
| 48          | 47           | Analog VDD & GND for PLL core |  |  |  |

# **Bypass Readback Table**

| BYPASS#_133_100 | Byte0, bit 3 | Byte 0 bit 1 |
|-----------------|--------------|--------------|
| Low             | 0            | 0            |
| Mid             | 1            | 0            |
| High            | 0            | 1            |

# **Frequency Selection**

| BYPASS#_133_100 | Voltage                                              | MODE        |
|-----------------|------------------------------------------------------|-------------|
| Low             | <0.8V                                                | Bypass      |
| Mid             | 1.2 <vin<1.8v< td=""><td>QPI 133MHz</td></vin<1.8v<> | QPI 133MHz  |
| High            | Vin > 2.0V                                           | PCIe 100MHz |

| PIN# | PIN NAME        | PIN TYPE | DESCRIPTION                                                                                                           |
|------|-----------------|----------|-----------------------------------------------------------------------------------------------------------------------|
| 1    | SRC_DIV#        | IN       | Active low Input for determining SRC output frequency SRC or SRC/2.  0 = SRC/2, 1= SRC                                |
| 2    | VDD             | PWR      | Power supply, nominal 3.3V                                                                                            |
| 3    | GND             | PWR      | Ground pin.                                                                                                           |
| 4    | SRC_IN          | IN       | 0.7 V Differential SRC TRUE input                                                                                     |
| 5    | SRC_IN#         | IN       | 0.7 V Differential SRC COMPLEMENTARY input                                                                            |
| 6    | OE_0            | IN       | Active high input for enabling output 0. 0 =disable outputs, 1= enable outputs                                        |
| 7    | OE_3            | IN       | Active high input for enabling output 3. 0 =disable outputs, 1= enable outputs                                        |
| 8    | DIF_0           | OUT      | 0.7V differential true clock output                                                                                   |
| 9    | DIF_0#          | OUT      | 0.7V differential Complementary clock output                                                                          |
| 10   | GND             | PWR      | Ground pin.                                                                                                           |
| 11   | VDD             | PWR      | Power supply, nominal 3.3V                                                                                            |
| 12   | DIF_1           | OUT      | 0.7V differential true clock output                                                                                   |
| 13   | DIF_1#          | OUT      | 0.7V differential Complementary clock output                                                                          |
| 14   | OE_1            | IN       | Active high input for enabling output 1.                                                                              |
|      | ·               |          | 0 =disable outputs, 1= enable outputs                                                                                 |
| 15   | OE_2            | IN       | Active high input for enabling output 2.                                                                              |
|      |                 |          | 0 =disable outputs, 1= enable outputs                                                                                 |
| 16   | DIF_2           |          | 0.7V differential true clock output                                                                                   |
| 17   | DIF_2#          | OUT      | 0.7V differential Complementary clock output                                                                          |
| 18   | GND             | PWR      | Ground pin.                                                                                                           |
| 19   | VDD             | PWR      | Power supply, nominal 3.3V                                                                                            |
| 20   | DIF_3           | OUT      | 0.7V differential true clock output                                                                                   |
| 21   | DIF_3#          | OUT      | 0.7V differential Complementary clock output                                                                          |
| 22   | BYPASS#_133_100 | IN       | Input to select Bypass(fan-out), QPI PLL (133MHz) or PCIe PLL (100MHz) mode 0 = Bypass mode, M= QPI, 1= PCIe PLL mode |
| 23   | SCLK            | IN       | Clock pin of SMBus circuitry, 5V tolerant.                                                                            |
| 24   | SDATA           | I/O      | Data pin for SMBus circuitry, 5V tolerant.                                                                            |

| PIN# | PIN NAME  | PIN TYPE | DESCRIPTION                                                                                                                                                                                                                                                     |
|------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25   | GND       | PWR      | Ground pin.                                                                                                                                                                                                                                                     |
| 26   | PD#       | IN       | Asynchronous active low input pin used to power down the device. The internal clocks are disabled and the VCO and the crystal osc. (if any) are stopped.                                                                                                        |
| 27   | DIF_STOP# | IN       | Active low input to stop differential output clocks.                                                                                                                                                                                                            |
| 28   | HIGH_BW#  | PWR      | 3.3V input for selecting PLL Band Width 0 = High, 1= Low                                                                                                                                                                                                        |
| 29   | DIF_4#    | OUT      | 0.7V differential Complementary clock output                                                                                                                                                                                                                    |
| 30   | DIF_4     | OUT      | 0.7V differential true clock output                                                                                                                                                                                                                             |
| 31   | VDD       | PWR      | Power supply, nominal 3.3V                                                                                                                                                                                                                                      |
| 32   | GND       | PWR      | Ground pin.                                                                                                                                                                                                                                                     |
| 33   | DIF_5#    | OUT      | 0.7V differential Complementary clock output                                                                                                                                                                                                                    |
| 34   | DIF_5     | OUT      | 0.7V differential true clock output                                                                                                                                                                                                                             |
| 35   | OE_5      | IN       | Active high input for enabling output 5.                                                                                                                                                                                                                        |
| 33   | OE_5      | IIN      | 0 =disable outputs, 1= enable outputs                                                                                                                                                                                                                           |
| 36   | OE_6      | IN       | Active high input for enabling output 6. 0 =disable outputs, 1= enable outputs                                                                                                                                                                                  |
| 37   | DIF_6#    | OUT      | 0.7V differential Complementary clock output                                                                                                                                                                                                                    |
| 38   | DIF_6     | OUT      | 0.7V differential true clock output                                                                                                                                                                                                                             |
| 39   | VDD       | PWR      | Power supply, nominal 3.3V                                                                                                                                                                                                                                      |
| 40   | OE_INV    | IN       | This latched input selects the polarity of the OE pins.  0 = OE pins active high, 1 = OE pins active low (OE#)                                                                                                                                                  |
| 41   | DIF_7#    | OUT      | 0.7V differential Complementary clock output                                                                                                                                                                                                                    |
| 42   | DIF_7     | OUT      | 0.7V differential true clock output                                                                                                                                                                                                                             |
| 43   | OE_4      | IN       | Active high input for enabling output 4.  0 = disable outputs, 1= enable outputs                                                                                                                                                                                |
| 44   | OE_7      | IN       | Active high input for enabling output 7. 0 =disable outputs, 1= enable outputs                                                                                                                                                                                  |
| 45   | LOCK      | OUT      | 3.3V output indicating PLL Lock Status. This pin goes high when lock is achieved.                                                                                                                                                                               |
| 46   | IREF      | IN       | This pin establishes the reference for the differential current-mode output pairs. It requires a fixed precision resistor to ground. 4750hm is the standard value for 1000hm differential impedance. Other impedances require different values. See data sheet. |
| 47   | GNDA      | PWR      | Ground pin for the PLL core.                                                                                                                                                                                                                                    |
| 48   | VDDA      | PWR      | 3.3V power for the PLL core.                                                                                                                                                                                                                                    |

| PIN# | PIN NAME        | PIN TYPE | DESCRIPTION                                                                 |
|------|-----------------|----------|-----------------------------------------------------------------------------|
| 1    | SRC_DIV#        | IN       | Active low Input for determining SRC output frequency SRC or SRC/2.         |
| ı    | ShC_DIV#        | IIN      | 0 = SRC/2, 1= SRC                                                           |
| 2    | VDD             | PWR      | Power supply, nominal 3.3V                                                  |
| 3    | GND             | PWR      | Ground pin.                                                                 |
| 4    | SRC_IN          | IN       | 0.7 V Differential SRC TRUE input                                           |
| 5    | SRC_IN#         | IN       | 0.7 V Differential SRC COMPLEMENTARY input                                  |
| 6    | OE0#            | IN       | Active low input for enabling DIF pair 0.                                   |
| 0    | OL0#            | IIN      | 1 =disable outputs, 0 = enable outputs                                      |
| 7    | OE3#            | IN       | Active low input for enabling DIF pair 3.                                   |
| _ ′  | OL3#            | IIN      | 1 =disable outputs, 0 = enable outputs                                      |
| 8    | DIF_0           | OUT      | 0.7V differential true clock output                                         |
| 9    | DIF_0#          | OUT      | 0.7V differential Complementary clock output                                |
| 10   | GND             | PWR      | Ground pin.                                                                 |
| 11   | VDD             | PWR      | Power supply, nominal 3.3V                                                  |
| 12   | DIF_1           | OUT      | 0.7V differential true clock output                                         |
| 13   | DIF_1#          | OUT      | 0.7V differential Complementary clock output                                |
| 14   | OE1#            | IN       | Active low input for enabling DIF pair 1.                                   |
| 14   | OL 1#           | IIN      | 1 =disable outputs, 0 = enable outputs                                      |
| 15   | OE2# IN         |          | Active low input for enabling DIF pair 2.                                   |
| 13   | OL2#            | 111      | 1 =disable outputs, 0 = enable outputs                                      |
| 16   | DIF_2           | OUT      | 0.7V differential true clock output                                         |
| 17   | DIF_2#          | OUT      | 0.7V differential Complementary clock output                                |
| 18   | GND             | PWR      | Ground pin.                                                                 |
| 19   | VDD             | PWR      | Power supply, nominal 3.3V                                                  |
| 20   | DIF_3           | OUT      | 0.7V differential true clock output                                         |
| 21   | DIF_3#          | OUT      | 0.7V differential Complementary clock output                                |
|      |                 |          | Input to select Bypass(fan-out), QPI PLL (133MHz) or PCIe PLL (100MHz) mode |
| 22   | BYPASS#_133_100 | IN       | 0 = Bypass mode, M= QPI, 1= PCIe PLL mode                                   |
|      |                 |          |                                                                             |
| 23   | SCLK            | IN       | Clock pin of SMBus circuitry, 5V tolerant.                                  |
| 24   | SDATA           | I/O      | Data pin for SMBus circuitry, 5V tolerant.                                  |

| PIN# | PIN NAME | PIN TYPE | DESCRIPTION                                                                                                                                              |
|------|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25   | GND      | PWR      | Ground pin.                                                                                                                                              |
| 26   | PD#      | IN       | Asynchronous active low input pin used to power down the device. The internal clocks are disabled and the VCO and the crystal osc. (if any) are stopped. |
| 27   | DIF_STOP | IN       | Active High input to stop differential output clocks.                                                                                                    |
| 28   | HIGH_BW# | PWR      | 3.3V input for selecting PLL Band Width 0 = High, 1= Low                                                                                                 |
| 29   | DIF_4#   | OUT      | 0.7V differential Complementary clock output                                                                                                             |
| 30   | DIF_4    | OUT      | 0.7V differential true clock output                                                                                                                      |
| 31   | VDD      | PWR      | Power supply, nominal 3.3V                                                                                                                               |
| 32   | GND      | PWR      | Ground pin.                                                                                                                                              |
| 33   | DIF_5#   | OUT      | 0.7V differential Complementary clock output                                                                                                             |
| 34   | DIF_5    | OUT      | 0.7V differential true clock output                                                                                                                      |
| 35   | OE5#     | IN       | Active low input for enabling DIF pair 5.                                                                                                                |
| 33   | OE5#     | IIN      | 1 =disable outputs, 0 = enable outputs                                                                                                                   |
| 36   | OE6# IN  |          | Active low input for enabling DIF pair 6.                                                                                                                |
| 30   | UE0#     | IIN      | 1 =disable outputs, 0 = enable outputs                                                                                                                   |
| 37   | DIF_6#   | OUT      | 0.7V differential Complementary clock output                                                                                                             |
| 38   | DIF_6    | OUT      | 0.7V differential true clock output                                                                                                                      |
| 39   | VDD      | PWR      | Power supply, nominal 3.3V                                                                                                                               |
| 40   | OE_INV   | IN       | This latched input selects the polarity of the OE pins.                                                                                                  |
| 40   | OL_IIIV  | IIN      | 0 = OE pins active high, 1 = OE pins active low (OE#)                                                                                                    |
| 41   | DIF_7#   | OUT      | 0.7V differential Complementary clock output                                                                                                             |
| 42   | DIF_7    | OUT      | 0.7V differential true clock output                                                                                                                      |
| 43   | OE4#     | IN       | Active low input for enabling DIF pair 4                                                                                                                 |
| 43   | UE4#     | IIN      | 1 =disable outputs, 0 = enable outputs                                                                                                                   |
| 44   | OE7#     | IN       | Active low input for enabling DIF pair 7.                                                                                                                |
| 44   | OE7#     | IIN      | 1 =disable outputs, 0 = enable outputs                                                                                                                   |
| 45   | LOCK     | OUT      | 3.3V output indicating PLL Lock Status. This pin goes high when lock is                                                                                  |
| 43   | LOCK     | 001      | achieved.                                                                                                                                                |
|      |          |          | This pin establishes the reference for the differential current-mode output pairs. It                                                                    |
| 46   | IDEE     | INI      | requires a fixed precision resistor to ground. 475ohm is the standard value for                                                                          |
| 40   | IREF IN  |          | 100ohm differential impedance. Other impedances require different values. See                                                                            |
|      |          |          | data sheet.                                                                                                                                              |
| 47   | GNDA     | PWR      | Ground pin for the PLL core.                                                                                                                             |
| 48   | VDDA     | PWR      | 3.3V power for the PLL core.                                                                                                                             |

## **Absolute Max**

| Symbol          | Parameter                 | Min     | Max                   | Units |
|-----------------|---------------------------|---------|-----------------------|-------|
| VDD_A           | 3.3V Core Supply Voltage  |         | 4.6                   | V     |
| VDD_In          | 3.3V Logic Supply Voltage |         | 4.6                   | V     |
| $V_{IL}$        | Input Low Voltage         | GND-0.5 |                       | V     |
| V <sub>IH</sub> | Input High Voltage        |         | V <sub>DD</sub> +0.5V | V     |
| Ts              | Storage Temperature       | -65     | 150                   | °C    |
| Tambient        | Ambient Operating Temp    | 0       | 70                    | °C    |
| Tcase           | Case Temperature          |         | 115                   | °C    |
|                 | Input ESD protection      |         |                       |       |
| ESD prot        | human body model          | 2000    |                       | V     |

## **Electrical Characteristics - Input/Supply/Common Output Parameters**

 $T_A = 0 - 70$ °C; Supply Voltage  $V_{DD} = 3.3 \text{ V } +/-5$ %

| TA = 0 - 70 O, Supply Voltage      | V DD = 0.0 V          | +7-576                                                       |           |        |                |          |       |
|------------------------------------|-----------------------|--------------------------------------------------------------|-----------|--------|----------------|----------|-------|
| PARAMETER                          | SYMBOL                | CONDITIONS                                                   | MIN       | TYP    | MAX            | UNITS    | NOTES |
| Input High Voltage                 | $V_{IH}$              | 3.3 V +/-5%                                                  | 2         |        | $V_{DD} + 0.3$ | V        | 1     |
| Input Low Voltage                  | $V_{IL}$              | 3.3 V +/-5%                                                  | GND - 0.3 |        | 0.8            | V        | 1     |
| Input High Current                 | I <sub>IH</sub>       | $V_{IN} = V_{DD}$                                            | -5        |        | 5              | uA       | 1     |
| Input Low Current                  | I <sub>IL1</sub>      | V <sub>IN</sub> = 0 V; Inputs with no pull-up resistors      | -5        |        |                | uA       | 1     |
| Input Low Current                  | I <sub>IL2</sub>      | V <sub>IN</sub> = 0 V; Inputs with pull-up resistors         | -200      |        |                | uA       | 1     |
| Operating Supply Current           | I <sub>DD3.3OP</sub>  | Full Active, $C_L = Full load$ ;                             |           |        | 200            | mA       | 1     |
| Powerdown Current                  | lone enn              | all diff pairs driven                                        |           |        | 60             | mA       | 1     |
| i oweidowii odiielit               | I <sub>DD3.3PD</sub>  | all differential pairs tri-stated                            |           |        | 6              | mA       | 1     |
|                                    | F <sub>iPLL</sub>     | PCIe Mode (Bypass/133/100= 1)                                | 50        | 100.00 | 110            | MHz      | 1     |
| Input Frequency                    | F <sub>iPLL</sub>     | QPI Mode (Bypass/133/100= M)                                 | 67        | 133.33 | 140            | MHz      | 1     |
|                                    | F <sub>iBYPASS</sub>  | Bypass Mode (Bypass/133/100= 0)                              | 33        |        | 400            | MHz      | 1     |
| Pin Inductance                     | $L_{pin}$             |                                                              |           |        | 7              | nH       | 1     |
|                                    | C <sub>IN</sub>       | Logic Inputs, except SRC_IN                                  | 1.5       |        | 5              | pF       | 1     |
| Capacitance                        | C <sub>INSRC_IN</sub> | SRC_IN differential clock inputs                             | 1.5       |        | 2.7            | pF       | 1,4   |
|                                    | C <sub>OUT</sub>      | Output pin capacitance                                       |           |        | 6              | pF       | 1     |
| PLL Bandwidth                      | BW                    | -3dB point in High BW Mode                                   | 2         | 3      | 4              | MHz      | 1     |
| PLL Bandwidth                      | DVV                   | -3dB point in Low BW Mode                                    | 0.7       | 1      | 1.4            | MHz      | 1     |
| PLL Jitter Peaking                 | t <sub>JPEAK</sub>    | Peak Pass band Gain                                          |           | 1.5    | 2              | dB       | 1     |
| Clk Stabilization                  | $T_{STAB}$            | From V <sub>DD</sub> Power-Up and after input clock          |           |        | 1              | ms       | 1,2   |
|                                    |                       | stabilization or de-assertion of PD# to 1st clock            |           |        |                |          |       |
| Input SS Modulation                | f <sub>MODIN</sub>    | Allowable Frequency                                          | 30        |        | 33             | kHz      | 1     |
| Frequency                          | MODIN                 | (Triangular Modulation)                                      | - 00      |        |                | 11.12    |       |
| OE# Latency                        | t <sub>LATOE#</sub>   | DIF start after OE# assertion DIF stop after OE# deassertion | 1         |        | 3              | cycles   | 1,3   |
| Tdrive_DIF_Stop#                   | t <sub>DRVSTP</sub>   | DIF output enable after                                      |           |        | 10             | ns       | 1,3   |
|                                    | DRVSIF                | DIF_Stop# de-assertion                                       |           |        |                |          | .,-   |
| Tdrive_PD#                         | t <sub>DRVPD</sub>    | DIF output enable after                                      |           |        | 300            | us       | 1,3   |
|                                    |                       | PD# de-assertion                                             |           |        |                |          |       |
| Tfall                              | t <sub>F</sub>        | Fall time of PD# and DIF_Stop#                               |           |        | 5              | ns       | 1     |
| Trise                              | t <sub>R</sub>        | Rise time of PD# and DIF_Stop#                               |           |        | 5              | ns       | 2     |
| SMBus Voltage                      | V <sub>MAX</sub>      | Maximum input voltage                                        |           |        | 5.5            | V        | 1     |
| Low-level Output Voltage           | V <sub>OL</sub>       | @ I <sub>PULLUP</sub>                                        |           |        | 0.4            | V        | 1     |
| Current sinking at V <sub>OL</sub> | I <sub>PULLUP</sub>   |                                                              | 4         |        |                | mA       | 1     |
| SCLK/SDATA                         | t <sub>RSMB</sub>     | (Max VIL - 0.15) to<br>(Min VIH + 0.15)                      |           |        | 1000           | ns       | 1     |
| Clock/Data Rise Time<br>SCLK/SDATA |                       | (Min VIH + 0.15)                                             |           |        |                |          |       |
| Clock/Data Fall Time               | t <sub>FSMB</sub>     | (Max VIL - 0.15) to                                          |           |        | 300            | ns       | 1     |
| SMBus Operating Frequency          | f <sub>MAXSMB</sub>   | Maximum SMBus operating frequency                            |           |        | 100            | kHz      | 1,5   |
| 1.                                 | INIAVOINIR            |                                                              |           |        |                | 1 111 12 | .,,   |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup>See timing diagrams for timing requirements.

<sup>&</sup>lt;sup>3</sup>Time from deassertion until outputs are >200 mV

<sup>&</sup>lt;sup>4</sup>SRC\_IN input

<sup>&</sup>lt;sup>5</sup>The differential input clock must be running for the SMBus to be active

#### **Electrical Characteristics - DIF 0.7V Current Mode Differential Pair**

 $T_A = 0 - 70$ °C;  $V_{DD} = 3.3 \text{ V +/-5\%}$ ;  $C_L = 2pF$ ,  $R_S = 33\Omega$ ,  $R_P = 49.9\Omega$ ,  $R_{REF} = 475\Omega$ 

| PARAMETER                          | SYMBOL                 | CONDITIONS                                                     | MIN  | TYP         | MAX  | UNITS         | NOTES   |
|------------------------------------|------------------------|----------------------------------------------------------------|------|-------------|------|---------------|---------|
| Current Source Output<br>Impedance | Zo <sup>1</sup>        |                                                                | 3000 |             |      | Ω             | 1       |
| Voltage High                       | VHigh                  | Statistical measurement on single ended                        | 660  |             | 850  | mV            | 1,2     |
| Voltage Low                        | VLow                   | signal using oscilloscope math function.                       |      |             | 150  | '''V          | 1,2     |
| Max Voltage                        | Vovs                   | Measurement on single ended signal using                       |      |             | 1150 | mV            | 1       |
| Min Voltage                        | Vuds                   | absolute value.                                                | -300 |             |      | IIIV          | 1       |
| Crossing Voltage (abs)             | Vcross(abs)            |                                                                | 250  |             | 550  | mV            | 1       |
| Crossing Voltage (var)             | d-Vcross               | Variation of crossing over all edges                           |      |             | 140  | mV            | 1       |
| Rise Time                          | t <sub>r</sub>         | $V_{OL} = 0.175V, V_{OH} = 0.525V$                             | 175  |             | 700  | ps            | 1       |
| Fall Time                          | t <sub>f</sub>         | $V_{OH} = 0.525V V_{OL} = 0.175V$                              | 175  |             | 700  | ps            | 1       |
| Rise Time Variation                | d-t <sub>r</sub>       |                                                                |      |             | 125  | ps            | 1       |
| Fall Time Variation                | d-t <sub>f</sub>       |                                                                |      |             | 125  | ps            | 1       |
| Duty Cycle                         | d <sub>t3</sub>        | Measurement from differential wavefrom                         | 45   |             | 55   | %             | 1       |
| Clean legate Cottant               | t <sub>pdBYP</sub>     | Bypass Mode, $V_T = 50\%$                                      | 2500 |             | 4500 | ps            | 1       |
| Skew, Input to Output              | t <sub>pdPLL</sub>     | PLL Mode $V_T = 50\%$                                          | -250 |             | 250  | ps            | 1       |
| Skew, Output to Output             | t <sub>sk3</sub>       | V <sub>T</sub> = 50%                                           |      |             | 50   | ps            | 1       |
| Jitter, Cycle to cycle             | +                      | PLL mode                                                       |      |             | 50   | ps            | 1,3     |
| Jitter, Cycle to cycle             | t <sub>jcyc-cyc</sub>  | Additive Jitter in Bypass Mode                                 |      |             | 50   | ps            | 1,3     |
|                                    |                        | PCle Gen1 phase jitter                                         |      | 7           | 10   | ps            | 1,4,5   |
|                                    |                        | (Additive in Bypass Mode)                                      |      | /           | 10   | (pk2pk)       | 1,4,5   |
|                                    |                        | PCIe Gen 2 Low Band phase jitter                               |      | 0           | 0.1  | ps            | 1,4,5   |
|                                    | t                      | (Additive in Bypass Mode)                                      | 0    |             | 0.1  | (rms)         | 1,4,5   |
|                                    | t <sub>jphaseBYP</sub> | PCle Gen 2 High Band phase jitter<br>(Additive in Bypass Mode) |      | 0.7         | 0.9  | ps<br>(rms)   | 1,4,5   |
| Jitter, Phase                      |                        | QPI phase jitter<br>(Additive in Bypass Mode)                  |      |             | 0.16 | ps<br>(rms)   | 1,5,6   |
| Jiller, Friase                     |                        | PCIe Gen 1 phase jitter                                        |      | 37          | 86   | ps<br>(pk2pk) | 1,4,5   |
|                                    | timber 500             | PCIe Gen 2 Low Band phase jitter                               |      | 1.5         | 3    | ps<br>(rms)   | 1,4,5   |
|                                    | <sup>t</sup> jphasePLL | PCle Gen 2 High Band phase jitter                              |      | 2.7/<br>2.2 | 3.1  | ps<br>(rms)   | 1,4,5,7 |
|                                    |                        | QPI phase jitter                                               |      | 0.28        | 0.5  | ps<br>(rms)   | 1,5,6   |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

 $<sup>^2</sup>$  I<sub>REF</sub> = V<sub>DD</sub>/(3xR<sub>R</sub>). For R<sub>R</sub> = 475 $\Omega$  (1%), I<sub>REF</sub> = 2.32mA. I<sub>OH</sub> = 6 x I<sub>REF</sub> and V<sub>OH</sub> = 0.7V @ Z<sub>O</sub>=50 $\Omega$ . 3 Measured from differential waveform

<sup>&</sup>lt;sup>4</sup> See http://www.pcisig.com for complete specs

<sup>&</sup>lt;sup>5</sup> Device driven by 932S421C or equivalent.

<sup>&</sup>lt;sup>6</sup> 6.4Gb 12UI

<sup>&</sup>lt;sup>7</sup> First number is High Bandwidth Mode, second number is Low Bandwidth Mode

## **Electrical Characteristics - Clock Input Parameters**

 $T_A = 0 - 70$ °C; Supply Voltage  $V_{DD} = 3.3 \text{ V } +/-5\%$ 

| / / // /                         |                    |                                                |                       |     |      |       |       |
|----------------------------------|--------------------|------------------------------------------------|-----------------------|-----|------|-------|-------|
| PARAMETER                        | SYMBOL             | CONDITIONS                                     | MIN                   | TYP | MAX  | UNITS | NOTES |
| Input High Voltage - DIF_IN      | V <sub>IHDIF</sub> | Differential inputs (single-ended measurement) | 600                   | 800 | 1150 | mV    | 1     |
| Input Low Voltage - DIF_IN       | V <sub>ILDIF</sub> | Differential inputs (single-ended measurement) | V <sub>SS</sub> - 300 | 0   | 300  | mV    | 1     |
| Input Common Mode Voltage DIF_IN | V <sub>COM</sub>   | Common Mode Input Voltage                      | 300                   |     | 1000 | mV    | 1     |
| Input Amplitude - DIF_IN         | V <sub>SWING</sub> | Peak to Peak value                             | 300                   |     | 1450 | mV    | 1     |
| Input Slew Rate - DIF_IN         | dv/dt              | Measured differentially                        | 0.4                   |     | 8    | V/ns  | 1,2   |
| Input Leakage Current            | I <sub>IN</sub>    | $V_{IN} = V_{DD}$ , $V_{IN} = GND$             | -5                    |     | 5    | uA    | 1     |
| Input Duty Cycle                 | d <sub>tin</sub>   | Measurement from differential wavefrom         | 45                    |     | 55   | %     | 1     |
| Input Jitter - Cycle to Cycle    | $J_{DIFIn}$        | Differential Measurement                       | 0                     |     | 125  | ps    | 1     |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup>Slew rate measured through Vswing min centered around differential zero

Clock Periods Differential Outputs with Spread Spectrum Enabled

|        | urement<br>ndow | 1 Clock            | 1us                   | 0.1s                 | 0.1s    | 0.1s                 | 1us                   | 1 Clock |       |       |
|--------|-----------------|--------------------|-----------------------|----------------------|---------|----------------------|-----------------------|---------|-------|-------|
| Sy     | mbol            | Lg-                | -SSC                  | -ppm error           | 0ppm    | + ppm error          | +SSC                  | Lg+     |       |       |
|        |                 | Absolute<br>Period | Short-term<br>Average | Long-Term<br>Average | Period  | Long-Term<br>Average | Short-term<br>Average | Period  |       |       |
| Deti   | inition         | Minimum            | Minimum               | Minimum              |         |                      |                       |         | 1     |       |
|        |                 | Absolute           | Absolute              | Absolute             | Nominal | Maximum              | Maximum               | Maximum |       |       |
|        |                 | Period             | Period                | Period               |         |                      |                       |         | Units | Notes |
|        | <b>DIF 100</b>  | 9.949              | 9.999                 | 10.024               | 10.025  | 10.026               | 10.051                | 10.101  | ns    | 1,2,3 |
| e e    | <b>DIF 133</b>  | 7.449              | 7.499                 | 7.518                | 7.519   | 7.520                | 7.538                 | 7.588   | ns    | 1,2,4 |
| Name   | <b>DIF 166</b>  | 5.949              | 5.999                 | 6.014                | 6.015   | 6.016                | 6.031                 | 6.081   | ns    | 1,2,5 |
|        | <b>DIF 200</b>  | 4.950              | 5.000                 | 5.012                | 5.013   | 5.013                | 5.026                 | 5.076   | ns    | 1,2,5 |
| Signal | <b>DIF 266</b>  | 3.700              | 3.750                 | 3.759                | 3.759   | 3.760                | 3.769                 | 3.819   | ns    | 1,2,5 |
| Si     | <b>DIF 333</b>  | 2.950              | 3.000                 | 3.007                | 3.008   | 3.008                | 3.015                 | 3.065   | ns    | 1,2,5 |
|        | <b>DIF 400</b>  | 2.450              | 2.500                 | 2.506                | 2.506   | 2.507                | 2.513                 | 2.563   | ns    | 1,2,5 |

**Clock Periods Differential Outputs with Spread Spectrum Disabled** 

| Meas   | urement        |                     |                       |                      |         |                      |                       |             |       |       |
|--------|----------------|---------------------|-----------------------|----------------------|---------|----------------------|-----------------------|-------------|-------|-------|
| Wi     | ndow           | 1 Clock             | 1us                   | 0.1s                 | 0.1s    | 0.1s                 | 1us                   | 1 Clock     |       |       |
| Sy     | mbol           | Lg-                 | -SSC                  | -ppm error           | 0ppm    | + ppm error          | +SSC                  | Lg+         |       |       |
| •      |                | Absolute<br>Period  | Short-term<br>Average | Long-Term<br>Average | Period  | Long-Term<br>Average | Short-term<br>Average | Period      |       |       |
| Deti   | inition        | Minimum<br>Absolute | Minimum<br>Absolute   | Minimum<br>Absolute  | Nominal | Maximum              | Maximum               | Maximum     |       |       |
|        |                | Period              | Period                | Period               | Nomina  | Waxiiiidiii          | Waxiiiuiii            | Waxiiiiuiii | Units | Notes |
|        | DIF 100        |                     |                       | 9.999                | 10.000  | 10.001               |                       | 10.051      | ns    | 1,2,3 |
| Je     | DIF 133        |                     |                       | 7.499                | 7.500   | 7.501                |                       | 7.551       | ns    | 1,2,4 |
| Name   | <b>DIF 166</b> | 5.949               |                       | 5.999                | 6.000   | 6.001                |                       | 6.051       | ns    | 1,2,5 |
|        | <b>DIF 200</b> | 4.950               |                       | 5.000                | 5.000   | 5.001                |                       | 5.051       | ns    | 1,2,5 |
| Ě      | <b>DIF 266</b> | 3.700               |                       | 3.750                | 3.750   | 3.750                |                       | 3.800       | ns    | 1,2,5 |
| 0      |                |                     |                       |                      |         |                      |                       |             |       |       |
| Signal | <b>DIF 333</b> | 2.950               |                       | 3.000                | 3.000   | 3.000                |                       | 3.050       | ns    | 1,2,5 |

<sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production.

<sup>&</sup>lt;sup>2</sup> All Long Term Accuracy specifications are guaranteed with the assumption that the input clock complies with CK410B+ accuracy requirements. The 9DB423/823 itself does not contribute to ppm error.

<sup>&</sup>lt;sup>3</sup> Driven by SRC output of main clock, PCle PLL Mode or Bypass mode

<sup>&</sup>lt;sup>4</sup> Driven by CPU output of main clock, QPI PLL Mode or Bypass mode

<sup>&</sup>lt;sup>5</sup> Driven by CPU output of CK410B+/CK420BQ/CK505 main clock, **Bypass mode only** 

| DIF Reference Clock                             |                    |      |        |  |  |  |  |  |
|-------------------------------------------------|--------------------|------|--------|--|--|--|--|--|
| Common Recommendations for Differential Routing | Dimension or Value | Unit | Figure |  |  |  |  |  |
| L1 length, route as non-coupled 50ohm trace     | 0.5 max            | inch | 1      |  |  |  |  |  |
| L2 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |  |  |  |  |  |
| L3 length, route as non-coupled 50ohm trace     | 0.2 max            | inch | 1      |  |  |  |  |  |
| Rs                                              | 33                 | ohm  | 1      |  |  |  |  |  |
| Rt                                              | 49.9               | ohm  | 1      |  |  |  |  |  |

| Down Device Differential Routing                                 |                     |      |   |
|------------------------------------------------------------------|---------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 2 min to 16 max     | inch | 1 |
| L4 length, route as coupled stripline 100ohm differential trace  | 1.8 min to 14.4 max | inch | 1 |

| Differential Routing to PCI Express Connector                    |                       |      |   |
|------------------------------------------------------------------|-----------------------|------|---|
| L4 length, route as coupled microstrip 100ohm differential trace | 0.25 to 14 max        | inch | 2 |
| L4 length, route as coupled stripline 100ohm differential trace  | 0.225 min to 12.6 max | inch | 2 |





|       | Alternative Termination for LVDS and other Common Differential Signals (figure 3) |      |    |      |      |     |                                |  |  |  |
|-------|-----------------------------------------------------------------------------------|------|----|------|------|-----|--------------------------------|--|--|--|
| Vdiff | Vdiff Vp-p Vcm R1 R2 R3 R4 Note                                                   |      |    |      |      |     |                                |  |  |  |
| 0.45v | 0.22v                                                                             | 1.08 | 33 | 150  | 100  | 100 |                                |  |  |  |
| 0.58  | 0.28                                                                              | 0.6  | 33 | 78.7 | 137  | 100 |                                |  |  |  |
| 0.80  | 0.40                                                                              | 0.6  | 33 | 78.7 | none | 100 | ICS874003i-02 input compatible |  |  |  |
| 0.60  | 0.3                                                                               | 1.2  | 33 | 174  | 140  | 100 | Standard LVDS                  |  |  |  |

R1a = R1b = R1R2a = R2b = R2



| Cable Connected AC Coupled Application (figure 4) |             |      |  |  |  |  |  |
|---------------------------------------------------|-------------|------|--|--|--|--|--|
| Component                                         | Value       | Note |  |  |  |  |  |
| R5a, R5b                                          | 8.2K 5%     |      |  |  |  |  |  |
| R6a, R6b                                          | 1K 5%       |      |  |  |  |  |  |
| Cc                                                | 0.1 μF      |      |  |  |  |  |  |
| Vcm                                               | 0.350 volts |      |  |  |  |  |  |



### General SMBus serial interface information for the 9DB823B

## **How to Write:**

- · Controller (host) sends a start bit.
- Controller (host) sends the write address DC<sub>(b)</sub>
- IDT clock will acknowledge
- Controller (host) sends the beginning byte location = N
- IDT clock will acknowledge
- Controller (host) sends the data byte count = X
- IDT clock will acknowledge
- Controller (host) starts sending Byte N through Byte N + X -1
- IDT clock will acknowledge each byte one at a time
- Controller (host) sends a Stop bit

## How to Read:

- · Controller (host) will send start bit.
- Controller (host) sends the write address DC<sub>(b)</sub>
- IDT clock will acknowledge
- Controller (host) sends the begining byte location = N
- IDT clock will acknowledge
- · Controller (host) will send a separate start bit.
- Controller (host) sends the read address DD (h)
- IDT clock will acknowledge
- IDT clock will send the data byte count = X
- IDT clock sends Byte N + X -1
- IDT clock sends Byte 0 through byte X (if X<sub>(h)</sub> was written to byte 8).
- · Controller (host) will need to acknowledge each byte
- · Controller (host) will send a not acknowledge bit
- · Controller (host) will send a stop bit

| Ind   | ex Block W                  | /rit                 | e Operation |
|-------|-----------------------------|----------------------|-------------|
| Cor   | ntroller (Host)             | IDT (Slave/Receiver) |             |
| Т     | starT bit                   |                      |             |
| Slav  | e Address DC <sub>(h)</sub> |                      |             |
| WR    | WRite                       |                      |             |
|       | •                           |                      | ACK         |
| Begi  | nning Byte = N              |                      |             |
|       |                             | ACK                  |             |
| Data  | Byte Count = X              |                      |             |
|       |                             |                      | ACK         |
| Begir | nning Byte N                |                      |             |
|       |                             |                      | ACK         |
|       | <b>\rightarrow</b>          | te                   |             |
|       | <b>\Q</b>                   | X Byte               | <b>\Q</b>   |
|       | <b>\rightarrow</b>          | ×                    | <b>\Q</b>   |
|       |                             |                      | <b>\Q</b>   |
| Byte  | e N + X - 1                 |                      |             |
|       |                             |                      | ACK         |
| Р     | stoP bit                    |                      |             |

| Ind       | ex Block Rea              | ad     | Operation           |  |  |  |
|-----------|---------------------------|--------|---------------------|--|--|--|
| Con       | troller (Host)            | ID.    | T (Slave/Receiver)  |  |  |  |
| T         | starT bit                 |        |                     |  |  |  |
| Slave     | Address DC <sub>(h)</sub> |        |                     |  |  |  |
| WR        | WRite                     |        |                     |  |  |  |
|           |                           |        | ACK                 |  |  |  |
| Begir     | nning Byte = N            |        |                     |  |  |  |
|           |                           |        | ACK                 |  |  |  |
| RT        | Repeat starT              |        |                     |  |  |  |
| Slave     | Address DD <sub>(h)</sub> |        |                     |  |  |  |
| RD        | ReaD                      |        |                     |  |  |  |
|           |                           | ACK    |                     |  |  |  |
|           |                           |        |                     |  |  |  |
|           |                           | D      | Data Byte Count = X |  |  |  |
|           | ACK                       |        |                     |  |  |  |
|           |                           |        | Beginning Byte N    |  |  |  |
|           | ACK                       |        |                     |  |  |  |
|           |                           | \te    | <b>\Q</b>           |  |  |  |
|           | <b>\Q</b>                 | X Byte | <b>\Q</b>           |  |  |  |
|           | <b>O</b>                  | ×      | <b>\Q</b>           |  |  |  |
| <b>\Q</b> |                           |        |                     |  |  |  |
|           |                           |        | Byte N + X - 1      |  |  |  |
| N         | Not acknowledge           |        |                     |  |  |  |
| Р         | stoP bit                  |        |                     |  |  |  |

#### SMBus Table: Frequency Select Register, READ/WRITE ADDRESS (DC/DD)

| Byte  | e 0 Pin # | Name        | Control Function       | Type | 0                            | 1      | Default |
|-------|-----------|-------------|------------------------|------|------------------------------|--------|---------|
| Bit 7 | -         | PD_Mode     | PD# drive mode         |      | driven                       | Hi-Z   | 0       |
| Bit 6 | -         | STOP_Mode   | DIF_Stop# drive mode   | RW   | driven                       | Hi-Z   | 0       |
| Bit 5 | -         | PD_Polarity | Select PD polarity     | RW   | Low                          | High   | 0       |
| Bit 4 | -         | Reserved    | Reserved               | RW   | Rese                         | erved  | Χ       |
| Bit 3 | -         | BYPASS#1    | BYPASS#/PLL1           | RW   | See Bypass<br>Readback Table |        | Input   |
| Bit 2 | -         | PLL_BW#     | Select PLL BW          | RW   | High BW                      | Low BW | 1       |
| Bit 1 | -         | BYPASS#0    | BYPASS#/PLL0           | RW   | See Bypass<br>Readback Table |        | Input   |
| Bit 0 | -         | SRC_DIV#    | SRC Divide by 2 Select | RW   | x/2                          | x/1    | 1       |

**SMBus Table: Output Control Register** 

| By    | te 1 | Pin # | Name  | Control Function | Туре | 0       | 1      | Default |
|-------|------|-------|-------|------------------|------|---------|--------|---------|
| Bit 7 | 42   | ,41   | DIF_7 | Output Enable    | RW   | Disable | Enable | 1       |
| Bit 6 | 38   | ,37   | DIF_6 | Output Enable    | RW   | Disable | Enable | 1       |
| Bit 5 | 34   | ,33   | DIF_5 | Output Enable    | RW   | Disable | Enable | 1       |
| Bit 4 | 30   | ,29   | DIF_4 | Output Enable    | RW   | Disable | Enable | 1       |
| Bit 3 | 20   | ,21   | DIF_3 | Output Enable    | RW   | Disable | Enable | 1       |
| Bit 2 | 16   | ,17   | DIF_2 | Output Enable    | RW   | Disable | Enable | 1       |
| Bit 1 | 12   | ,13   | DIF_1 | Output Enable    | RW   | Disable | Enable | 1       |
| Bit 0 | 8    | ,9    | DIF_0 | Output Enable    | RW   | Disable | Enable | 1       |

NOTE: The SMBus Output Enable Bit must be '1' AND the respective OE pin must be active for the output to run!

SMBus Table: OE Pin Control Register

|       | te 2 | Pin # | Name  | Control Function         | Type | 0        | 1         | Default |
|-------|------|-------|-------|--------------------------|------|----------|-----------|---------|
| Bit 7 | 42   |       | DIF_7 | DIF_7 Stoppable with OE7 | RW   | Free-run | Stoppable |         |
| Bit 6 | 38   | ,37   | DIF_6 | DIF_6 Stoppable with OE6 | RW   | Free-run | Stoppable | 0       |
| Bit 5 | 34   | ,33   | DIF_5 | DIF_5 Stoppable with OE5 | RW   | Free-run | Stoppable | 0       |
| Bit 4 | 30   | ,29   | DIF_4 | DIF_4 Stoppable with OE4 | RW   | Free-run | Stoppable | 0       |
| Bit 3 | 20   | ,21   | DIF_3 | DIF_3 Stoppable with OE3 | RW   | Free-run | Stoppable | 0       |
| Bit 2 | 16   | ,17   | DIF_2 | DIF_2 Stoppable with OE2 | RW   | Free-run | Stoppable | 0       |
| Bit 1 | 12   | ,13   | DIF_1 | DIF_1 Stoppable with OE1 | RW   | Free-run | Stoppable | 0       |
| Bit 0 | 8    | ,9    | DIF_0 | DIF_0 Stoppable with OE0 | RW   | Free-run | Stoppable | 0       |

**SMBus Table: Reserved Register** 

| Byt   | te 3 | Pin # | Name | Control Function | Туре | 0 | 1 | Default |
|-------|------|-------|------|------------------|------|---|---|---------|
| Bit 7 |      |       |      | Reserved         |      |   |   | X       |
| Bit 6 |      |       |      | Reserved         |      |   |   | X       |
| Bit 5 |      |       |      | Reserved         |      |   |   | X       |
| Bit 4 |      |       |      | Reserved         |      |   |   | Χ       |
| Bit 3 |      |       |      | Reserved         |      |   |   | Χ       |
| Bit 2 |      |       |      | Reserved         |      |   |   | X       |
| Bit 1 |      |       |      | Reserved         |      |   |   | Χ       |
| Bit 0 |      |       |      | Reserved         |      |   |   | X       |

SMBus Table: Vendor & Revision ID Register

| Byte  | 4 Pin # | Name | Control Function | Type | 0 | 1 | Default |
|-------|---------|------|------------------|------|---|---|---------|
| Bit 7 | -       | RID3 | REVISION ID      | R    | - | - | 0       |
| Bit 6 | -       | RID2 |                  | R    | • | • | 0       |
| Bit 5 | -       | RID1 |                  | R    | - | - | 0       |
| Bit 4 | -       | RID0 |                  | R    | - | - | 1       |
| Bit 3 | -       | VID3 |                  | R    | • | • | 0       |
| Bit 2 | -       | VID2 | VENDOR ID        | R    | - | - | 0       |
| Bit 1 | -       | VID1 | VENDOR ID        | R    | • | • | 0       |
| Bit 0 | -       | VID0 |                  | R    | - | - | 1       |

**SMBus Table: DEVICE ID** 

| Byte  | e 5 Pin # | Name | Control Function  | Туре | 0                   | 1     | Default |
|-------|-----------|------|-------------------|------|---------------------|-------|---------|
| Bit 7 | -         |      | Device ID 7 (MSB) | RW   |                     |       | 1       |
| Bit 6 | -         |      | Device ID 6       | RW   |                     |       | 0       |
| Bit 5 | -         |      | Device ID 5       | RW   |                     |       | 0       |
| Bit 4 | -         |      | Device ID 4       |      | Device ID is 82 Hex |       | 0       |
| Bit 3 | -         |      | Device ID 3       | RW   | for 90              | DB823 | 0       |
| Bit 2 | -         |      | Device ID 2       | RW   |                     |       | 0       |
| Bit 1 | -         |      | Device ID 1       |      | •                   |       | 1       |
| Bit 0 | -         |      | Device ID 0       | RW   | ,                   |       | 0       |

**SMBus Table: Byte Count Register** 

| By    | te 6 Pin # | Name | Control Function                             | Туре | 0 | 1 | Default |
|-------|------------|------|----------------------------------------------|------|---|---|---------|
| Bit 7 | -          | BC7  |                                              | RW   | - | - | 0       |
| Bit 6 | -          | BC6  |                                              | RW   | - | - | 0       |
| Bit 5 | -          | BC5  |                                              | RW   | - | - | 0       |
| Bit 4 | -          | BC4  | Writing to this register configures how many | RW   | - | - | 0       |
| Bit 3 | -          | BC3  | bytes will be read back.                     | RW   | - | - | 0       |
| Bit 2 | -          | BC2  |                                              | RW   | - | - | 1       |
| Bit 1 | -          | BC1  |                                              | RW   | - | - | 1       |
| Bit 0 | -          | BC0  |                                              | RW   | - | - | 1       |

Note: Polarities in timing diagrams are shown OE\_INV = 0. They are similar to OE\_INV = 1.

#### PD#, Power Down

The PD# pin cleanly shuts off all clocks and places the device into a power saving mode. PD# must be asserted before shutting off the input clock or power to insure an orderly shutdown. PD is asynchronous active-low input for both powering down the device and powering up the device. When PD# is asserted, all clocks will be driven high, or tri-stated (depending on the PD# drive mode and Output control bits) before the PLL is shut down.

#### **PD# Assertion**

When PD# is sampled low by two consecutive rising edges of DIF#, all DIF outputs must be held High, or tri-stated (depending on the PD# drive mode and Output control bits) on the next High-Low transition of the DIF# outputs. When the PD# drive mode bit is set to '0', all clock outputs will be held with DIF driven High with 2 x I<sub>REF</sub> and DIF# tri-stated. If the PD# drive mode bit is set to '1', both DIF and DIF# are tri-stated.



#### PD# De-assertion

Power-up latency is less than 1 ms. This is the time from de-assertion of the PD# pin, or VDD reaching 3.3V, or the time from valid SRC\_IN clocks until the time that stable clocks are output from the device (PLL Locked). If the PD# drive mode bit is set to '1', all the DIF outputs must driven to a voltage of >200 mV within 300 us of PD# de-assertion.



#### DIF\_STOP#

The DIF\_STOP# signal is an active-low asynchronous input that cleanly stops and starts the DIF outputs. A valid clock must be present on SRC\_IN for this input to work properly. The DIF\_STOP# signal is de-bounced and must remain stable for two consecutive rising edges of DIF# to be recognized as a valid assertion or de-assertion.

#### **DIF STOP# - Assertion**

Asserting DIF\_STOP# causes all DIF outputs to stop after their next transition (if the control register settings allow the output to stop). When the DIF\_STOP# drive bit is '0', the final state of all stopped DIF outputs is DIF = High and DIF# = Low. There is no change in output drive current. DIF is driven with 6xI<sub>REF</sub> DIF# is not driven, but pulled low by the termination. When the DIF\_STOP# drive bit is '1', the final state of all DIF output pins is Low. Both DIF and DIF# are not driven.

## DIF\_STOP# - De-assertion (transition from '0' to '1')

All stopped differential outputs resume normal operation in a glitch-free manner. The de-assertion latency to active outputs is 2-6 DIF clock periods, with all DIF outputs resuming simultaneously. If the DIF\_STOP# drive control bit is '1' (tri-state), all stopped DIF outputs must be driven High (>200 mV) within 10 ns of de-assertion.

#### DIF\_STOP\_1 (Stop\_Mode = Driven, PD\_Mode = Driven)



### DIF\_STOP\_2 (Stop\_Mode = Tristate, PD\_Mode = Driven)



## **DIF\_STOP\_3** (Stop\_Mode = Driven, PD\_Mode = Tristate)



## **DIF\_STOP\_4** (Stop\_Mode = Tristate, PD\_Mode = Tristate)





300 mil SSOP

|        | In Millimeters |                | In Inches         |          |  |
|--------|----------------|----------------|-------------------|----------|--|
| SYMBOL | COMMON D       | IMENSIONS      | COMMON DIMENSIONS |          |  |
|        | MIN            | MAX            | MIN               | MAX      |  |
| Α      | 2.41           | 2.80           | .095              | .110     |  |
| A1     | 0.20           | 0.40           | .008              | .016     |  |
| b      | 0.20           | 0.34           | .008              | .0135    |  |
| С      | 0.13           | 0.25           | .005              | .010     |  |
| D      | SEE VAF        | RIATIONS       | SEE VAF           | RIATIONS |  |
| E      | 10.03          | 10.68          | .395              | .420     |  |
| E1     | 7.40           | 7.60           | .291              | .299     |  |
| е      | 0.635          | BASIC          | 0.025             | BASIC    |  |
| h      | 0.38           | 0.64           | .015              | .025     |  |
| L      | 0.50           | 1.02           | .020              | .040     |  |
| N      | SEE VAF        | SEE VARIATIONS |                   | RIATIONS |  |
| а      | 0°             | 8°             | 0°                | 8°       |  |

#### **VARIATIONS**

| N  | D n   | nm.   | D (inch) |      |  |
|----|-------|-------|----------|------|--|
| IN | MIN   | MAX   | MIN      | MAX  |  |
| 48 | 15.75 | 16.00 | .620     | .630 |  |

Reference Doc.: JEDEC Publication 95, MO-118

10-0034



#### 6.10 mm. Body, 0.50 mm. Pitch TSSOP (240 mil) (20 mil)

| (270 11111) |                   |         | (20 11111)        |       |  |
|-------------|-------------------|---------|-------------------|-------|--|
|             | In Millir         | neters  | In Inches         |       |  |
| SYMBOL      | COMMON DIMENSIONS |         | COMMON DIMENSIONS |       |  |
|             | MIN               | MAX     | MIN               | MAX   |  |
| Α           |                   | 1.20    | -                 | .047  |  |
| A1          | 0.05              | 0.15    | .002              | .006  |  |
| A2          | 0.80              | 1.05    | .032              | .041  |  |
| b           | 0.17              | 0.27    | .007              | .011  |  |
| С           | 0.09              | 0.20    | .0035             | .008  |  |
| D           | SEE VAR           | IATIONS | SEE VARIATIONS    |       |  |
| Е           | 8.10 B            | ASIC    | 0.319 BASIC       |       |  |
| E1          | 6.00              | 6.20    | .236              | .244  |  |
| е           | 0.50 B            | ASIC    | 0.020 E           | BASIC |  |
| L           | 0.45              | 0.75    | .018              | .030  |  |
| N           | SEE VARIATIONS    |         | SEE VARIATIONS    |       |  |
| α           | 0°                | 8°      | 0°                | 8°    |  |
| aaa         |                   | 0.10    |                   | .004  |  |

### **VARIATIONS**

| Ν  | D m   | D mm. |      | nch) |
|----|-------|-------|------|------|
| IN | MIN   | MAX   | MIN  | MAX  |
| 48 | 12.40 | 12.60 | .488 | .496 |

Reference Doc.: JEDEC Publication 95, M O-153

10-0039

# **Ordering Information**

| Part / Order Number | Shipping Packaging | Package      | Temperature |
|---------------------|--------------------|--------------|-------------|
| 9DB823BFLF          | Tubes              | 48-pin SSOP  | 0 to +70°C  |
| 9DB823BFLFT         | Tape and Reel      | 48-pin SSOP  | 0 to +70°C  |
| 9DB823BGLF          | Tubes              | 48-pin TSSOP | 0 to +70°C  |
| 9DB823BGLFT         | Tape and Reel      | 48-pin TSSOP | 0 to +70°C  |

<sup>&</sup>quot;LF" suffix to the part numbers are the Pb-Free configuration and are RoHS compliant.

<sup>&</sup>quot;B" is the device revision designator (will not correlate to the datasheet revision).

## **Revision History**

| Rev. | Issue Date | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Page #  |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| А    | 10/1/2008  | <ol> <li>Updated Electrical Characteristics to add propagation delay and phase noise information.</li> <li>Added SMBus electrical characteristics</li> <li>Added foot note about DIF input running in order for the SMBus interface to work</li> <li>Added foot note to Byte 1 about functionality of OE bits and OE pins</li> <li>Updated clock periods to reflect +/-100ppm input clock tolerance (CK410B+/CK420BQ/CK505).</li> <li>Changed SRC_Stop references to DIF_Stop references for consistency</li> </ol> | Various |
| В    | 10/7/2008  | Corrected Common Dimensions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 19-20   |
| С    | 2/4/2010   | 1. Corrected Polarity of Power Down pin when OE_INV = 1. Power Down is always active low (or PD#). This is a difference from the 9DB803D.                                                                                                                                                                                                                                                                                                                                                                           | Various |
| D    | 8/31/2010  | Corrected Termination drawings/tables     Removed "Polarity Inversion Pin List" table.                                                                                                                                                                                                                                                                                                                                                                                                                              | Various |
|      |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |
|      |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |

# Innovate with IDT and accelerate your future networks. Contact:

www.IDT.com

### **For Sales**

800-345-7015 408-284-8200 Fax: 408-284-2775

#### For Tech Support

408-284-6578 pcclockhelp@idt.com

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### **Asia Pacific and Japan**

IDT Singapore Pte. Ltd. 1 Kallang Sector #07-01/06 KolamAyer Industrial Park Singapore 349276 Phone: 65-6-744-3356 Fax: 65-6-744-1764

#### Europe

IDT Europe Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England Phone: 44-1372-363339 Fax: 44-1372-378851



© 2010 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, ICS, and the IDT logo are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners.

Printed in USA