

# 3804 Group (Spec.L)

# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

REJ03B0266-0100 Rev.1.00 Oct 27, 2008

# **DESCRIPTION**

The 3804 group (Spec.L) is the 8-bit microcomputer based on the 740 family core technology.

The 3804 group (Spec.L) is designed for household products, office automation equipment, and controlling systems that require analog signal processing, including the A/D converter and D/A converters.

### **FEATURES**

| Basic machine-language instructions                                  |
|----------------------------------------------------------------------|
| • Minimum instruction execution time 0.24 µs                         |
| (at 16.8 MHz oscillation frequency)                                  |
| Memory size                                                          |
| ROM (Flash memory) 60 K bytes                                        |
| RAM                                                                  |
| • Programmable input/output ports                                    |
| Software pull-up resistors                                           |
| • Interrupts                                                         |
| 21 sources, 16 vectors                                               |
| (external 8, internal 12, software 1)                                |
| • Timers                                                             |
| $8$ -bit $\times$ 4                                                  |
| (with 8-bit prescaler)                                               |
| • Serial interface 8-bit × 2 (UART or Clock-synchronized)            |
| $8$ -bit $\times$ 1 (Clock-synchronized)                             |
| • PWM                                                                |
| • A/D converter $10$ -bit $\times$ 16 channels                       |
| (8-bit reading enabled)                                              |
| • D/A converter                                                      |
| • Watchdog timer                                                     |
| • Multi-master I <sup>2</sup> C-BUS interface                        |
| • LED direct drive port                                              |
| • Clock generating circuit Built-in 2 circuits                       |
| (connect to external ceramic resonator or quartz-crystal oscillator) |

| Power source voltage                                             |
|------------------------------------------------------------------|
| [In high-speed mode]                                             |
| At 16.8 MHz oscillation frequency4.5 to 5.5 V                    |
| At 12.5 MHz oscillation frequency                                |
| At 8.4 MHz oscillation frequency                                 |
| [In middle-speed mode]                                           |
| At 16.8 MHz oscillation frequency4.5 to 5.5 V                    |
| At 12.5 MHz oscillation frequency2.7 to 5.5 V                    |
| [In low-speed mode]                                              |
| At 32 kHz oscillation frequency2.7 to 5.5 V                      |
| Power dissipation                                                |
| In high-speed mode                                               |
| (at 16.8 MHz oscillation frequency, at 5 V power source voltage) |
| In low-speed mode                                                |
| (at 32 kHz oscillation frequency, at 3 V power source voltage)   |
| • Operating temperature range –20 to 85 °C                       |
| • Packages                                                       |
| SPPRDP0064BA-A (64P4B) (64-pin 750 mil SDIP)                     |
| HP PLQP0064KB-A (64P6Q-A) (64-pin 10 × 10 mm LQFP)               |
| KPPLQP0064GA-A (64P6U-A) (64-pin 14 × 14 mm LQFP)                |
| WGPTLG0064JA-A (64F0G) (64-pin 6 × 6 mm FLGA)                    |
| (, , , , , , , , , , , , , , , , , , ,                           |
| <flash memory="" mode=""></flash>                                |
| • Power source voltage VCC = 2.7 to 5.5 V                        |
| • Program/Erase voltage $VCC = 2.7$ to 5.5 V                     |
| • Programming method Programming in unit of byte                 |
| • Erasing method Block erasing                                   |
| Program/Erase control by software command                        |
|                                                                  |

# **APPLICATION**

Camera, Household appliance, Consumer electronics, etc.

• Number of times for programming/erasing ...... 100



Fig. 1 Pin configuration (Top view) PLQP0064KB-A (64P6Q-A)/PLQP0064GA-A (64P6U-A)



Fig. 2 Pin configuration (Top view) (PRDP0064BA-A (64P4B))



Fig. 3 Pin configuration (Top view) (PTLG0064JA-A (64F0G))

Table 1 Performance overview

|                                    | Parame                            | eter        | Function                                                                     |  |  |
|------------------------------------|-----------------------------------|-------------|------------------------------------------------------------------------------|--|--|
| Number of                          | basic instructions                |             | 71                                                                           |  |  |
| Minimum instruction execution time |                                   |             | 0.24 μs (Oscillation frequency 16.8 MHz)                                     |  |  |
| Oscillation                        | frequency                         |             | Oscillation frequency 16.8 MHz (Maximum)                                     |  |  |
| Memory                             | ROM                               |             | 60 Kbytes                                                                    |  |  |
| sizes                              | RAM                               |             | 2048 bytes                                                                   |  |  |
| I/O port                           | P0-P6                             |             | 56 pins                                                                      |  |  |
| Software p                         | ull-up resistors                  |             | Built-in                                                                     |  |  |
| Interrupt                          |                                   |             | 21 sources, 16 vectors (8 external, 12 internal, 1 software)                 |  |  |
| Timer                              |                                   |             | 8-bit × 4 (with 8-bit prescaler), 16-bit × 1                                 |  |  |
| Serial interf                      | face                              |             | 8-bit × 2 (UART or Clock-synchronized)                                       |  |  |
|                                    |                                   |             | 8-bit × 1 (Clock-synchronized)                                               |  |  |
| PWM                                |                                   |             | 8-bit × 1 (with 8-bit prescaler)                                             |  |  |
| A/D conver                         | ter                               |             | 10-bit × 16 channels (8-bit reading enabled)                                 |  |  |
| D/A conver                         | ter                               |             | 8-bit × 2 channels                                                           |  |  |
| Watchdog t                         | timer                             |             | 16-bit × 1                                                                   |  |  |
| Multi-maste                        | er I <sup>2</sup> C-BUS interface |             | 1 channel                                                                    |  |  |
| LED direct                         | drive port                        |             | 8 (average current: 15 mA, peak current: 30 mA, total current: 90 mA)        |  |  |
| Clock gene                         | erating circuits                  |             | Built-in 2 circuits                                                          |  |  |
|                                    |                                   |             | (connect to external ceramic resonator or quartz-crystal oscillator)         |  |  |
| Power                              | In high-speed                     | At 16.8 MHz | 4.5 to 5.5 V                                                                 |  |  |
| source                             | mode                              | At 12.5 MHz | 4.0 to 5.5 V                                                                 |  |  |
| voltage                            |                                   | At 8.4 MHz  | 2.7 to 5.5 V                                                                 |  |  |
|                                    | In middle-speed                   | At 16.8 MHz | 4.5 to 5.5 V                                                                 |  |  |
|                                    | mode                              | At 12.5 MHz | 2.7 to 5.5 V                                                                 |  |  |
|                                    | In low-speed mode                 | At 32 MHz   | 2.7 to 5.5 V                                                                 |  |  |
| Power                              | In high-speed mode                |             | Typ. 27.5 mW (Vcc = 5.0 V, f(XIN) = 16.8 MHz, Ta = 25 °C)                    |  |  |
| dissipation In low-speed mode      |                                   |             | Typ. 1200 $\mu$ W (Vcc = 3.0 V, f(XiN) = stop, f(XciN) = 32 kHz, Ta = 25 °C) |  |  |
| Operating t                        | temperature range                 |             | -20 to 85 °C                                                                 |  |  |
| Device stru                        | icture                            |             | CMOS silicon gate                                                            |  |  |
| Package                            |                                   |             | 64-pin plastic molded SDIP/LQFP/FLGA                                         |  |  |



Fig. 4 Functional block diagram

# PIN DESCRIPTION

Table 2 Pin description

| Pin                                             | Name                | Functions                                                                                                                                                                                                                                                                                            | Function except a port function                                                |  |  |
|-------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|
| Vcc, Vss                                        | Power source        | Apply voltage of 2.7 V – 5.5 V to Vcc, and 0 V to Vss.                                                                                                                                                                                                                                               |                                                                                |  |  |
| CNVss                                           | CNVss input         | This pin controls the operation mode of the chip. Normally connected to Vss.                                                                                                                                                                                                                         |                                                                                |  |  |
| VREF                                            | Reference voltage   | Reference voltage input pin for A/D and D/A converters.                                                                                                                                                                                                                                              |                                                                                |  |  |
| AVss                                            | Analog power source | <ul><li>Analog power source input pin for A/D and D/A converters.</li><li>Connect to Vss.</li></ul>                                                                                                                                                                                                  |                                                                                |  |  |
| RESET                                           | Reset input         | Reset input pin for active "L".                                                                                                                                                                                                                                                                      |                                                                                |  |  |
| XIN                                             | Main clock input    | <ul> <li>Input and output pins for the clock generating circuit.</li> <li>Connect a ceramic resonator or quartz-crystal oscillator between the oscillation frequency.</li> </ul>                                                                                                                     | veen the XIN and XOUT pins to set                                              |  |  |
| Хоит                                            | Main clock output   | When an external clock is used, connect the clock source to open.                                                                                                                                                                                                                                    | the Xın pin and leave the Xouт pin                                             |  |  |
| P00/AN8-<br>P07/AN15                            | I/O port P0         | 8-bit CMOS I/O port.     I/O direction register allows each pin to be individually                                                                                                                                                                                                                   | A/D converter input pin                                                        |  |  |
| P10/INT41<br>P11/INT01                          | I/O port P1         | programmed as either input or output.  • CMOS compatible input level.                                                                                                                                                                                                                                | Interrupt input pin                                                            |  |  |
| P12–P17                                         | 1/0 50              | <ul> <li>CMOS 3-state output structure.</li> <li>Pull-up control is enabled in a bit unit.</li> <li>P20 – P27 (8 bits) are enabled to output large current for</li> </ul>                                                                                                                            |                                                                                |  |  |
| P20(LED0)-<br>P27(LED7)                         | I/O port P2         | LED drive.                                                                                                                                                                                                                                                                                           | 1                                                                              |  |  |
| P30/DA1<br>P31/DA2                              | I/O port P3         | <ul> <li>I/O direction register allows each pin to be individually programmed as either input or output.</li> <li>CMOS compatible input level.</li> <li>P32 to P33 can be switched between CMOS compatible input level or SMBUS input level in the I<sup>2</sup>C-BUS interface function.</li> </ul> | D/A converter input pin                                                        |  |  |
| P32/SDA<br>P33/SCL                              |                     |                                                                                                                                                                                                                                                                                                      | I <sup>2</sup> C-BUS interface function pins                                   |  |  |
| P34/RxD3<br>P35/TxD3<br>P36/ScLK3               |                     |                                                                                                                                                                                                                                                                                                      | Serial I/O3 function pin                                                       |  |  |
| P37/SRDY3                                       |                     | <ul> <li>P30, P31, P34 – P37 are CMOS 3-state output structure.</li> <li>P32, P33 are N-channel open-drain output structure.</li> <li>Pull-up control of P30, P31, P34 – P37 is enabled in a bit unit.</li> </ul>                                                                                    |                                                                                |  |  |
| P40/INT40/XCOUT<br>P41/INT00/XCIN               | I/O port P4         | 8-bit CMOS I/O port.     I/O direction register allows each pin to be individually programmed as either input or output.                                                                                                                                                                             | Interrupt input pin     Sub-clock generating I/O pin     (resonator connected) |  |  |
| P42/INT1<br>P43/INT2                            |                     | <ul><li>CMOS compatible input level.</li><li>CMOS 3-state output structure.</li></ul>                                                                                                                                                                                                                | Interrupt input pin                                                            |  |  |
| P44/RxD1<br>P45/TxD1<br>P46/ScLK1               |                     | Pull-up control is enabled in a bit unit.                                                                                                                                                                                                                                                            | Serial I/O1 function pin                                                       |  |  |
| P47/SRDY1/CNTR2                                 |                     |                                                                                                                                                                                                                                                                                                      | Serial I/O1, timer Z function pir                                              |  |  |
| P50/SIN2<br>P51/SOUT2<br>P52/SCLK2<br>P53/SRDY2 | I/O port P5         |                                                                                                                                                                                                                                                                                                      | Serial I/O2 function pin                                                       |  |  |
| P54/CNTR <sub>0</sub>                           | -                   |                                                                                                                                                                                                                                                                                                      | Timer X function pin                                                           |  |  |
| P55/CNTR1                                       |                     |                                                                                                                                                                                                                                                                                                      | Timer Y function pin                                                           |  |  |
| P56/PWM                                         |                     |                                                                                                                                                                                                                                                                                                      | PWM output pin                                                                 |  |  |
| P57/INT3                                        | 1                   |                                                                                                                                                                                                                                                                                                      | Interrupt input pin                                                            |  |  |
| P60/AN0-<br>P67/AN7                             | I/O port P6         |                                                                                                                                                                                                                                                                                                      | A/D converter input pin                                                        |  |  |

### **PART NUMBERING**



Fig. 5 Part numbering

# **GROUP EXPANSION**

Renesas plans to expand the 3804 group (Spec.L) as follows.

# **Memory Size**

# **Packages**

- PRDP0064BA-A (64P4B)
  - ...... 64-pin shrink plastic-molded SDIP
- PLQP0064KB-A (64P6Q-A)
- ......0.5 mm-pitch plastic molded LQFP
- PLQP0064GA-A (64P6U-A)
- PTLG0064JA-A (64F0G)



Fig. 6 Memory expansion plan

Table 3 Support products

| Part No.    | ROM size (bytes)     | RAM size<br>(bytes) | Package                | Remarks            |
|-------------|----------------------|---------------------|------------------------|--------------------|
| M38049FFLSP |                      | 2040                | PRDP0064BA-A (64P4B)   |                    |
| M38049FFLHP | 570.4.4 .4000 (NOTE) |                     | PLQP0064KB-A (64P6Q-A) | Vac. 2740 5 5 V    |
| M38049FFLKP | 57344+4096 (NOTE)    | 2048                | PLQP0064GA-A (64P6U-A) | Vcc = 2.7 to 5.5 V |
| M38049FFLWG |                      |                     | PTLG0064JA-A (64F0G)   |                    |

NOTE:

1. ROM size includes the ID code area.

### **FUNCTIONAL DESCRIPTION**

### **CENTRAL PROCESSING UNIT (CPU)**

The 3804 group (Spec.L) uses the standard 740 Family instruction set. Refer to the 740 Family Software Manual for details on the instruction set.

Machine-resident 740 Family instructions are as follows:

The FST and SLW instructions cannot be used.

The STP, WIT, MUL, and DIV instructions can be used.

### [Accumulator (A)]

The accumulator is an 8-bit register. Data operations such as data transfer, etc. are executed mainly through the accumulator.

### [Index Register X (X)]

The index register X is an 8-bit register. In the index addressing modes, the value of the OPERAND is added to the contents of register X and specifies the real address.

### [Index Register Y (Y)]

The index register Y is an 8-bit register. In partial instruction, the value of the OPERAND is added to the contents of register Y and specifies the real address.

### [Stack Pointer (S)]

The stack pointer is an 8-bit register used during subroutine calls and interrupts. This register indicates start address of stored area (stack) for storing registers during subroutine calls and interrupts.

The low-order 8 bits of the stack address are determined by the contents of the stack pointer. The high-order 8 bits of the stack address are determined by the stack page selection bit. If the stack page selection bit is "0", the high-order 8 bits becomes "0016". If the stack page selection bit is "1", the high-order 8 bits becomes "0116".

The operations of pushing register contents onto the stack and popping them from the stack are shown in Figure 8.

Store registers other than those described in Figure 7 with program when the user needs them during interrupts or subroutine calls (see Table 4).

### [Program Counter (PC)]

The program counter is a 16-bit counter consisting of two 8-bit registers PCH and PCL. It is used to indicate the address of the next instruction to be executed.



Fig. 7 740 Family CPU register structure



Fig. 8 Register push and pop at interrupt generation and subroutine call

Table 4 Push and pop instructions of accumulator or processor status register

|                           | Push instruction to stack | Pop instruction from stack |
|---------------------------|---------------------------|----------------------------|
| Accumulator               | PHA                       | PLA                        |
| Processor status register | PHP                       | PLP                        |

### [Processor status register (PS)]

The processor status register is an 8-bit register consisting of 5 flags which indicate the status of the processor after an arithmetic operation and 3 flags which decide MCU operation. Branch operations can be performed by testing the Carry (C) flag, Zero (Z) flag, Overflow (V) flag, or the Negative (N) flag. In decimal mode, the Z, V, N flags are not valid.

### Bit 0: Carry flag (C)

The C flag contains a carry or borrow generated by the arithmetic logic unit (ALU) immediately after an arithmetic operation. It can also be changed by a shift or rotate instruction.

### Bit 1: Zero flag (Z)

The Z flag is set if the result of an immediate arithmetic operation or a data transfer is "0", and cleared if the result is anything other than "0".

### Bit 2: Interrupt disable flag (I)

The I flag disables all interrupts except for the interrupt generated by the BRK instruction.

Interrupts are disabled when the I flag is "1".

### Bit 3: Decimal mode flag (D)

The D flag determines whether additions and subtractions are executed in binary or decimal. Binary arithmetic is executed when this flag is "0"; decimal arithmetic is executed when it

Decimal correction is automatic in decimal mode. Only the ADC and SBC instructions can execute decimal arithmetic.

### Bit 4: Break flag (B)

The B flag is used to indicate that the current interrupt was generated by the BRK instruction. The BRK flag in the processor status register is always "0". When the BRK instruction is used to generate an interrupt, the processor status register is pushed onto the stack with the break flag set to "1".

# Bit 5: Index X mode flag (T)

When the T flag is "0", arithmetic operations are performed between accumulator and memory. When the T flag is "1", direct arithmetic operations and direct data transfers are enabled between memory locations.

### Bit 6: Overflow flag (V)

The V flag is used during the addition or subtraction of one byte of signed data. It is set if the result exceeds +127 to – 128. When the BIT instruction is executed, bit 6 of the memory location operated on by the BIT instruction is stored in the overflow flag.

# Bit 7: Negative flag (N)

The N flag is set if the result of an arithmetic operation or data transfer is negative. When the BIT instruction is executed, bit 7 of the memory location operated on by the BIT instruction is stored in the negative flag.

Table 5 Set and clear instructions of each bit of processor status register

|                   | C flag | Z flag | I flag | D flag | B flag | T flag | V flag | N flag |
|-------------------|--------|--------|--------|--------|--------|--------|--------|--------|
| Set instruction   | SEC    | _      | SEI    | SED    | -      | SET    | -      | -      |
| Clear instruction | CLC    | _      | CLI    | CLD    | _      | CLT    | CLV    | _      |

# [CPU Mode Register (CPUM)] 003B16

The CPU mode register contains the stack page selection bit, the internal system clock control bits, etc.

The CPU mode register is allocated at address 003B16.



Structure of CPU mode register Fig. 9

#### **MISRG**

## (1) Bit 0 of address 001016: Oscillation stabilizing time set after STP instruction released bit

When the MCU stops the clock oscillation by the STP instruction and the STP instruction has been released by an external interrupt source, usually, the fixed values of Timer 1 and Prescaler 12 (Timer 1 = 0116, Prescaler 12 = FF16) are automatically reloaded in order for the oscillation to stabilize. The user can inhibit the automatic setting by setting "1" to bit 0 of MISRG (address 001016).

However, by setting this bit to "1", the previous values, set just before the STP instruction was executed, will remain in Timer 1 and Prescaler 12. Therefore, you will need to set an appropriate value to each register, in accordance with the oscillation stabilizing time, before executing the STP instruction.

Figure 10 shows the structure of MISRG.

### (2) Bits 1, 2, 3 of address 001016: Middle-speed Mode **Automatic Switch Function**

In order to switch the clock mode of an MCU which has a subclock, the following procedure is necessary:

set CPU mode register (003B16) --> start main clock oscillation --> wait for oscillation stabilization --> switch to middle-speed mode (or high-speed mode).

However, the 3804 group (Spec.L) has the built-in function which automatically switches from low to middle-speed mode by program.

### • Middle-speed mode automatic switch by program

The middle-speed mode can also be automatically switched by program while operating in low-speed mode. By setting the middle-speed automatic switch start bit (bit 3) of MISRG (address 001016) to "1" in the condition that the middle-speed mode automatic switch set bit is "1" while operating in lowspeed mode, the MCU will automatically switch to middle-speed mode. In this case, the oscillation stabilizing time of the main clock can be selected by the middle-speed automatic switch wait time set bit (bit 2) of MISRG (address 001016).



Fig. 10 Structure of MISRG

### **MEMORY**

# • Special Function Register (SFR) Area

The Special Function Register area in the zero page contains control registers such as I/O ports and timers.

### RAM

The RAM is used for data storage and for stack area of subroutine calls and interrupts.

### ROM

The ROM area can program/erase.

### • Interrupt Vector Area

The interrupt vector area contains reset and interrupt vectors.

### Zero Page

Access to this area with only 2 bytes is possible in the zero page addressing mode.

### Special Page

Access to this area with only 2 bytes is possible in the special page addressing mode.

#### <Note>

Since the contents of RAM are undefined at reset, be sure to set an initial value before use.



Fig. 11 Memory map diagram

| 000016             | Port P0 (P0)                                                 | 002016             | Prescaler 12 (PRE12)                                        |
|--------------------|--------------------------------------------------------------|--------------------|-------------------------------------------------------------|
| 000116             | Port P0 direction register (P0D)                             | 002116             | Timer 1 (T1)                                                |
| 000216             | Port P1 (P1)                                                 | 002216             | Timer 2 (T2)                                                |
| 000316             | Port P1 direction register (P1D)                             | 002316             | Timer XY mode register (TM)                                 |
| 000416             | Port P2 (P2)                                                 | 002416             | Prescaler X (PREX)                                          |
| 000516             | Port P2 direction register (P2D)                             | 002516             | Timer X (TX)                                                |
| 000516             | Port P3 (P3)                                                 | 002616             | Prescaler Y (PREY)                                          |
| 000716             | Port P3 direction register (P3D)                             | 002016             | Timer Y (TY)                                                |
| 000816             | Port P4 (P4)                                                 | 002716             | Timer Z low-order (TZL)                                     |
| 000916             | Port P4 direction register (P4D)                             | 002016             | Timer Z high-order (TZH)                                    |
| 000316<br>000A16   | Port P5 (P5)                                                 | 002316<br>002A16   | Timer Z mode register (TZM)                                 |
| 000A16             | Port P5 direction register (P5D)                             | 002A16             | PWM control register (PWMCON)                               |
| 000D16             | <b>5</b> , ,                                                 | 002D16             |                                                             |
| 000C16             |                                                              | 002C16             | PWM register (PWM)                                          |
| 000D16<br>000E16   | Timer 12, X count source selection register (T12XCSS)        | 002D16<br>002E16   | 1 Will register (1 Will)                                    |
|                    | Timer Y, Z count source selection register (TYZCSS)          |                    | Baud rate generator 3 (BRG3)                                |
| 000F16             | MISRG                                                        | 002F16             |                                                             |
| 001016             |                                                              | 003016             | Transmit/Receive buffer register 3 (TB3/RB3)                |
| 001116             | I <sup>2</sup> C data shift register (S0)                    | 003116             | Serial I/O3 status register (SIO3STS)                       |
| 001216             | I <sup>2</sup> C special mode status register (S3)           | 003216             | Serial I/O3 control register (SIO3CON)                      |
| 001316             | I <sup>2</sup> C status register (S1)                        | 003316             | UART3 control register (UART3CON)                           |
| 001416             | I <sup>2</sup> C control register (S1D)                      | 003416             | AD/DA control register (ADCON)                              |
| 001516             | I <sup>2</sup> C clock control register (S2)                 | 003516             | AD conversion register 1 (AD1)                              |
| 001616             | I <sup>2</sup> C START/STOP condition control register (S2D) | 003616             | DA1 conversion register (DA1)                               |
| 001716             | I <sup>2</sup> C special mode control register (S3D)         | 003716             | DA2 conversion register (DA2)                               |
| 001816             | Transmit/Receive buffer register 1 (TB1/RB1)                 | 003816             | AD conversion register 2 (AD2)                              |
| 001916             | Serial I/O1 status register (SIO1STS)                        | 003916             | Interrupt source selection register (INTSEL)                |
| 001A <sub>16</sub> | Serial I/O1 control register (SIO1CON)                       | 003A <sub>16</sub> | Interrupt edge selection register (INTEDGE)                 |
| 001B <sub>16</sub> | UART1 control register (UART1CON)                            | 003B <sub>16</sub> | CPU mode register (CPUM)                                    |
| 001C <sub>16</sub> |                                                              | 003C <sub>16</sub> | Interrupt request register 1 (IREQ1)                        |
| 001D <sub>16</sub> | Serial I/O2 control register (SIO2CON)                       | 003D16             |                                                             |
| 001E <sub>16</sub> | Watchdog timer control register (WDTCON)                     | 003E <sub>16</sub> | Interrupt control register 1 (ICON1)                        |
| 001F <sub>16</sub> | Serial I/O2 register (SIO2)                                  | 003F16             | Interrupt control register 2 (ICON2)                        |
|                    |                                                              |                    |                                                             |
| 0FE016             | Flash memory control register 0 (FMCR0)                      | 0FF016             | Port P0 pull-up control register (PULL0)                    |
| 0FE1 <sub>16</sub> | Flash memory control register 1 (FMCR1)                      | 0FF1 <sub>16</sub> | Port P1 pull-up control register (PULL1)                    |
| 0FE216             | Flash memory control register 2 (FMCR2)                      | 0FF216             | Port P2 pull-up control register (PULL2)                    |
| 0FE316             | Reserved (1)                                                 | 0FF316             | Port P3 pull-up control register (PULL3)                    |
| 0FE416             | Reserved (1)                                                 | 0FF416             | Port P4 pull-up control register (PULL4)                    |
| 0FE516             | Reserved (1)                                                 | 0FF516             | Port P5 pull-up control register (PULL5)                    |
| 0FE616             | Reserved (1)                                                 | 0FF616             | Port P6 pull-up control register (PULL6)                    |
| 0FE716             | Reserved (1)                                                 | 0FF7 <sub>16</sub> | I <sup>2</sup> C slave address register 0 (S0D0)            |
| 0FE816             | Reserved (1)                                                 | 0FF8 <sub>16</sub> | I <sup>2</sup> C slave address register 1 (S0D1)            |
| 0FE916             | 40                                                           | 0FF916             | I <sup>2</sup> C slave address register 2 (S0D2)            |
| 0FEA <sub>16</sub> | (n)                                                          | 011316             | . 0 5.4.70 ddd1000 10gi0101 2 (00D2)                        |
| 0FEB16             |                                                              |                    |                                                             |
| 0FEC16             |                                                              |                    | Do not write any data to these addresses, because these are |
|                    | Reserved (1)                                                 | re                 | eserved area.                                               |
|                    | Reserved (1)                                                 |                    |                                                             |
|                    |                                                              |                    |                                                             |
| 0FEF16             | TOSOTYGU V                                                   |                    |                                                             |
|                    |                                                              |                    |                                                             |

Fig. 12 Memory map of special function register (SFR)

### I/O PORTS

The I/O ports have direction registers which determine the input/output direction of each individual pin. Each bit in a direction register corresponds to one pin, and each pin can be set to be input port or output port.

When "0" is written to the bit corresponding to a pin, that pin becomes an input pin. When "1" is written to that bit, that pin becomes an output pin.

If data is read from a pin which is set to output, the value of the port output latch is read, not the value of the pin itself. Pins set to

input are floating. If a pin set to input is written to, only the port output latch is written to and the pin remains floating.

By setting the port P0 pull-up control register (address 0FF016) to the port P6 pull-up control register (address 0FF616) ports can control pull-up with a program. However, the contents of these registers do not affect ports programmed as the output ports.

Table 6 I/O port function

| Pin                                             | Name    | Input/<br>Output   | I/O Structure                                                                                                                           | Non-Port Function                                           | Related SFRs                                           | Ref.<br>No.                  |
|-------------------------------------------------|---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------|------------------------------|
| P00/AN8-P07/AN15                                | Port P0 | Input/output,      | CMOS compatible input level                                                                                                             | A/D converter input                                         | AD/DA control register                                 | (1)                          |
| P10/INT41<br>P11/INT01                          | Port P1 | individual<br>bits | CMOS 3-state output                                                                                                                     | External interrupt input                                    | Interrupt edge selection register                      | (2)                          |
| P12-P17                                         |         |                    |                                                                                                                                         |                                                             | _                                                      | (3)                          |
| P20(LED0)-<br>P27(LED7)                         | Port P2 |                    |                                                                                                                                         |                                                             |                                                        |                              |
| P30/DA1<br>P31/DA2                              | Port P3 |                    |                                                                                                                                         | D/A converter output                                        | AD/DA control register                                 | (4)                          |
| P32/SDA<br>P33/SCL                              |         |                    | CMOS compatible input level N-channel open-drain output CMOS/SMBUS input level (when selecting I <sup>2</sup> C-BUS interface function) | I <sup>2</sup> C-BUS interface function I/O                 | I <sup>2</sup> C control register                      | (5)                          |
| P34/RxD3<br>P35/TxD3<br>P36/Sclk3<br>P37/SRDY3  |         |                    | CMOS compatible input level CMOS 3-state output                                                                                         | Serial I/O3 function I/O                                    | Serial I/O3 control register<br>UART3 control register | (6)<br>(7)<br>(8)<br>(9)     |
| P40/INT40/XCOUT<br>P41/INT00/XCIN               | Port P4 |                    |                                                                                                                                         | External interrupt input<br>Sub-clock generating<br>circuit | Interrupt edge selection register CPU mode register    | (10)<br>(11)                 |
| P42/INT1<br>P43/INT2                            |         |                    |                                                                                                                                         | External interrupt input                                    | Interrupt edge selection register                      | (2)                          |
| P44/RxD1<br>P45/TxD1<br>P46/Sclk1               |         |                    |                                                                                                                                         | Serial I/O1 function I/O                                    | Serial I/O1 control register<br>UART1 control register | (6)<br>(7)<br>(8)            |
| P47/SRDY1/CNTR2                                 |         |                    |                                                                                                                                         | Serial I/O1 function I/O<br>Timer Z function I/O            | Serial I/O1 control register<br>Timer Z mode register  | (12)                         |
| P50/SIN2<br>P51/SOUT2<br>P52/SCLK2<br>P53/SRDY2 | Port P5 |                    |                                                                                                                                         | Serial I/O2 function I/O                                    | Serial I/O2 control register                           | (13)<br>(14)<br>(15)<br>(16) |
| P54/CNTR0<br>P55/CNTR1                          |         |                    |                                                                                                                                         | Timer X, Y function I/O                                     | Timer XY mode register                                 | (17)                         |
| P56/PWM                                         |         |                    |                                                                                                                                         | PWM output                                                  | PWM control register                                   | (18)                         |
| P57/INT3                                        |         |                    |                                                                                                                                         | External interrupt input                                    | Interrupt edge selection register                      | (2)                          |
| P60/AN0-P67/AN7                                 | Port P6 | 1                  |                                                                                                                                         | A/D converter input                                         | AD/DA control register                                 | (1)                          |

## NOTES:

Refer to the applicable sections how to use double-function ports as function I/O ports.
 Make sure that the input level at each pin is either 0 V or Vcc during execution of the STP instruction.
 When an input level is at an intermediate potential, a current will flow from Vcc to Vss through the input-stage gate.



Fig. 13 Port block diagram (1)



Fig. 14 Port block diagram (2)



Fig. 15 Port block diagram (3)



Fig. 16 Structure of port pull-up control register (1)



Fig. 17 Structure of port pull-up control register (2)



Fig. 18 Structure of port pull-up control register (3)



Fig. 19 Structure of port pull-up control register (4)

# Termination of unused pins

• Termination of common pins

I/O ports: Select an input port or an output port and follow

each processing method.

In addition, it is recommended that related registers be overwritten periodically to prevent

malfunctions, etc.

Output ports: Open.

Input ports: If the input level become unstable, through current

flow to an input circuit, and the power supply

current may increase.

Especially, when expecting low consumption current (at STP or WIT instruction execution etc.), pull-up or pull-down input ports to prevent through current (built-in resistor can be used). We recommend processing unused pins through a resistor which can secure IOH(avg) or IOL(avg). Because, when an I/O port or a pin which have an output function is selected as an input port, it may operate as an output port by incorrect operation etc.

# Table 7 Termination of unused pins

| Pins                       | Termination                                                                                                  |
|----------------------------|--------------------------------------------------------------------------------------------------------------|
| P0, P1, P2, P3, P4, P5, P6 | • Set to the input mode and connect each to Vcc or Vss through a resistor of 1 k $\Omega$ to 10 k $\Omega$ . |
|                            | Set to the output mode and open at "L" or "H" output state.                                                  |
| VREF                       | Connect to Vcc or Vss (GND).                                                                                 |
| AVss                       | Connect to Vcc or Vss (GND).                                                                                 |
| Хоит                       | Open (only when using external clock)                                                                        |

### **INTERRUPTS**

The 3804 group (Spec.L) interrupts are vector interrupts with a fixed priority scheme, and generated by 16 sources among 24 sources: 10 external, 13 internal, and 1 software.

The interrupt sources, vector addresses(1), and interrupt priority are shown in Table 8.

Each interrupt except the BRK instruction interrupt has the interrupt request bit and the interrupt enable bit. These bits and the interrupt disable flag (I flag) control the acceptance of interrupt requests. Figure 20 shows an interrupt control diagram.

An interrupt requests is accepted when all of the following conditions are satisfied:

- Interrupt disable flag....."0"
- Interrupt request bit....."1"
- Interrupt enable bit....."1"

Though the interrupt priority is determined by hardware, priority processing can be performed by software using the above bits and flag.

Table 8 Interrupt vector addresses and priority

| Interrupt Source            | Priority |                    | ctor<br>sses <sup>(1)</sup> | Interrupt Request Generating Conditions                                                    | Remarks                                     |
|-----------------------------|----------|--------------------|-----------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------|
|                             |          | High               | Low                         | Conditions                                                                                 |                                             |
| Reset <sup>(2)</sup>        | 1        | FFFD16             | FFFC16                      | At reset                                                                                   | Non-maskable                                |
| INT <sub>0</sub>            | 2        | FFFB <sub>16</sub> | FFFA <sub>16</sub>          | At detection of either rising or falling edge of INTo input                                | External interrupt (active edge selectable) |
| Timer Z                     |          |                    |                             | At timer Z underflow                                                                       |                                             |
| INT <sub>1</sub>            | 3        | FFF9 <sub>16</sub> | FFF816                      | At detection of either rising or falling edge of INT1 input                                | External interrupt (active edge selectable) |
| Serial I/O1 reception       | 4        | FFF7 <sub>16</sub> | FFF616                      | At completion of serial I/O1 data reception                                                | Valid when serial I/O1 is selected          |
| Serial I/O1<br>transmission | 5        | FFF516             | FFF416                      | At completion of serial I/O1<br>transmission shift or when<br>transmission buffer is empty | Valid when serial I/O1 is selected          |
| SCL, SDA                    |          |                    |                             | At detection of either rising or falling edge of SCL or SDA                                | External interrupt (active edge selectable) |
| Timer X                     | 6        | FFF316             | FFF216                      | At timer X underflow                                                                       |                                             |
| Timer Y                     | 7        | FFF1 <sub>16</sub> | FFF016                      | At timer Y underflow                                                                       |                                             |
| Timer 1                     | 8        | FFEF16             | FFEE16                      | At timer 1 underflow                                                                       | STP release timer underflow                 |
| Timer 2                     | 9        | FFED <sub>16</sub> | FFEC <sub>16</sub>          | At timer 2 underflow                                                                       |                                             |
| CNTR <sub>0</sub>           | 10       | FFEB <sub>16</sub> | FFEA <sub>16</sub>          | At detection of either rising or falling edge of CNTR <sub>0</sub> input                   | External interrupt (active edge selectable) |
| SCL, SDA                    |          |                    |                             | At detection of either rising or falling edge of SCL or SDA                                | External interrupt (active edge selectable) |
| CNTR <sub>1</sub>           | 11       | FFE916             | FFE816                      | At detection of either rising or falling edge of CNTR1 input                               | External interrupt (active edge selectable) |
| Serial I/O3 reception       |          |                    |                             | At completion of serial I/O3 data reception                                                | Valid when serial I/O3 is selected          |
| Serial I/O2                 | 12       | FFE7 <sub>16</sub> | FFE616                      | At completion of serial I/O2 data transmission or reception                                | Valid when serial I/O2 is selected          |
| Timer Z                     |          |                    |                             | At timer Z underflow                                                                       |                                             |
| INT2                        | 13       | FFE516             | FFE416                      | At detection of either rising or falling edge of INT2 input                                | External interrupt (active edge selectable) |
| I <sup>2</sup> C            |          |                    |                             | At completion of data transfer                                                             |                                             |
| INT3                        | 14       | FFE316             | FFE216                      | At detection of either rising or falling edge of INT3 input                                | External interrupt (active edge selectable) |
| INT4                        | 15       | FFE116             | FFE016                      | At detection of either rising or falling edge of INT4 input                                | External interrupt (active edge selectable) |
| CNTR <sub>2</sub>           |          |                    |                             | At detection of either rising or falling edge of CNTR2 input                               | External interrupt (active edge selectable) |
| A/D conversion              | 16       | FFDF16             | FFDE <sub>16</sub>          | At completion of A/D conversion                                                            |                                             |
| Serial I/O3<br>transmission |          |                    |                             | At completion of serial I/O3 transmission shift or when transmission buffer is empty       | Valid when serial I/O3 is selected          |
| BRK instruction             | 17       | FFDD16             | FFDC16                      | At BRK instruction execution                                                               | Non-maskable software interrupt             |

# NOTES:

- Vector addresses contain interrupt jump destination addresses.
   Reset function in the same way as an interrupt with the highest priority.



Fig. 20 Interrupt control diagram

### Interrupt Disable Flag

The interrupt disable flag is assigned to bit 2 of the processor status register. This flag controls the acceptance of all interrupt requests except for the BRK instruction. When this flag is set to "1", the acceptance of interrupt requests is disabled. When it is set to "0", acceptance of interrupt requests is enabled. This flag is set to "1" with the SET instruction and set to "0" with the CLI instruction.

When an interrupt request is accepted, the contents of the processor status register are pushed onto the stack while the interrupt disable flag remains set to "0". Subsequently, this flag is automatically set to "1" and multiple interrupts are disabled. To use multiple interrupts, set this flag to "0" with the CLI instruction within the interrupt processing routine.

The contents of the processor status register are popped off the stack with the RTI instruction.

### • Interrupt Request Bits

Once an interrupt request is generated, the corresponding interrupt request bit is set to "1" and remains "1" until the request is accepted. When the request is accepted, this bit is automatically set to "0".

Each interrupt request bit can be set to "0", but cannot be set to "1", by software.

# Interrupt Enable Bits

The interrupt enable bits control the acceptance of the corresponding interrupt requests. When an interrupt enable bit is set to "0", the acceptance of the corresponding interrupt request is disabled. If an interrupt request occurs in this condition, the corresponding interrupt request bit is set to "1", but the interrupt request is not accepted. When an interrupt enable bit is set to "1". acceptance of the corresponding interrupt request is enabled. Each interrupt enable bit can be set to "0" or "1" by software. The interrupt enable bit for an unused interrupt should be set to

### • Interrupt Source Selection

Any of the following combinations can be selected by the interrupt source selection register (003916).

- 1. INT0 or timer Z
- 2. Serial I/O1 transmission or SCL, SDA
- 3. CNTR<sub>0</sub> or SCL, SDA
- 4. CNTR1 or Serial I/O3 reception
- 5. Serial I/O2 or timer Z
- 6. INT2 or I2C
- 7. INT4 or CNTR2
- 8. A/D conversion or serial I/O3 transmission

## • External Interrupt Pin Selection

For external interrupts INTo and INT4, the INTo, INT4 interrupt switch bit in the interrupt edge selection register (bit 6 of address 003A16) can be used to select INT00 and INT40 pin input or INT01 and INT41 pin input.



Fig. 21 Structure of interrupt-related registers

# • Interrupt Request Generation, Acceptance, and Handling

Interrupts have the following three phases.

Interrupt Request Generation An interrupt request is generated by an interrupt source (external interrupt signal input, timer underflow, etc.) and the corresponding request bit is set to "1".

(ii) Interrupt Request Acceptance

Based on the interrupt acceptance timing in each instruction cycle, the interrupt control circuit determines acceptance conditions (interrupt request bit, interrupt enable bit, and interrupt disable flag) and interrupt priority levels for accepting interrupt requests. When two or more interrupt requests are generated simultaneously, the highest priority interrupt is accepted. The value of interrupt request bit for an unaccepted interrupt remains the same and acceptance is determined at the next interrupt acceptance timing point.

(iii) Handling of Accepted Interrupt Request The accepted interrupt request is processed.

Figure 22 shows the time up to execution in the interrupt processing routine, and Figure 23 shows the interrupt sequence. Figure 24 shows the timing of interrupt request generation, interrupt request bit, and interrupt request acceptance.

### • Interrupt Handling Execution

When interrupt handling is executed, the following operations are performed automatically.

- (1) Once the currently executing instruction is completed, an interrupt request is accepted.
- (2) The contents of the program counters and the processor status register at this point are pushed onto the stack area in order from 1 to 3.
  - 1. High-order bits of program counter (PCH)
  - 2. Low-order bits of program counter (PCL)
  - 3. Processor status register (PS)
- (3) Concurrently with the push operation, the jump address of the corresponding interrupt (the start address of the interrupt processing routine) is transferred from the interrupt vector to the program counter.
- (4) The interrupt request bit for the corresponding interrupt is set to "0". Also, the interrupt disable flag is set to "1" and multiple interrupts are disabled.
- (5) The interrupt routine is executed.
- (6) When the RTI instruction is executed, the contents of the registers pushed onto the stack area are popped off in the order from 3 to 1. Then, the routine that was before running interrupt processing resumes.

As described above, it is necessary to set the stack pointer and the jump address in the vector area corresponding to each interrupt to execute the interrupt processing routine.

#### <Notes>

The interrupt request bit may be set to "1" in the following cases.

· When setting the external interrupt active edge Related registers: Interrupt edge selection register (address 003A16) Timer XY mode register (address 002316) Timer Z mode register (address 002A<sub>16</sub>) I<sup>2</sup>C START/STOP condition control register

(address 001616) • When switching the interrupt sources of an interrupt vector address where two or more interrupt sources are assigned Related registers: Interrupt source selection register (address 003916)

If it is not necessary to generate an interrupt synchronized with these settings, take the following sequence.

- (1) Set the corresponding enable bit to "0" (disabled).
- (2) Set the interrupt edge selection bit (the active edge switch bit) or the interrupt source bit.
- (3) Set the corresponding interrupt request bit to "0" after one or more instructions have been executed.
- (4) Set the corresponding interrupt enable bit to "1" (enabled).



Fig. 22 Time up to execution in interrupt routine



Fig. 23 Interrupt sequence



Fig. 24 Timing of interrupt request generation, interrupt request bit, and interrupt acceptance

#### **TIMFRS**

#### 8-bit Timers

The 3804 group (Spec.L) has four 8-bit timers: timer 1, timer 2, timer X, and timer Y.

The timer 1 and timer 2 use one prescaler in common, and the timer X and timer Y use each prescaler. Those are 8-bit prescalers. Each of the timers and prescalers has a timer latch or a prescaler latch.

The division ratio of each timer or prescaler is given by 1/(n + 1), where n is the value in the corresponding timer or prescaler latch. All timers are down-counters. When the timer reaches "0016", an underflow occurs at the next count pulse and the contents of the corresponding timer latch are reloaded into the timer and the count is continued. When the timer underflows, the interrupt request bit corresponding to that timer is set to "1".

#### Timer divider

The divider count source is switched by the main clock division ratio selection bits of CPU mode register (bits 7 and 6 at address 003B16). When these bits are "00" (high-speed mode) or "01" (middle-speed mode), XIN is selected. When these bits are "10" (low-speed mode), XCIN is selected.

#### Prescaler 12

The prescaler 12 counts the output of the timer divider. The count source is selected by the timer 12, X count source selection register among 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512, 1/1024 of f(XIN) or f(XCIN).

#### Timer 1 and Timer 2

The timer 1 and timer 2 counts the output of prescaler 12 and periodically set the interrupt request bit.

# · Prescaler X and prescaler Y

The prescaler X and prescaler Y count the output of the timer divider or f(XCIN). The count source is selected by the timer 12, X count source selection register (address 000E16) and the timer Y, Z count source selection register (address 000F16) among 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512, and 1/1024 of f(XIN) or f(XCIN); and f(XCIN).

### · Timer X and Timer Y

The timer X and timer Y can each select one of four operating modes by setting the timer XY mode register (address 002316).

### (1) Timer mode

#### · Mode selection

This mode can be selected by setting "00" to the timer X operating mode bits (bits 1 and 0) and the timer Y operating mode bits (bits 5 and 4) of the timer XY mode register (address 002316).

### • Explanation of operation

The timer count operation is started by setting "0" to the timer X count stop bit (bit 3) and the timer Y count stop bit (bit 7) of the timer XY mode register (address 002316).

When the timer reaches "0016", an underflow occurs at the next count pulse and the contents of timer latch are reloaded into the timer and the count is continued.

### (2) Pulse Output Mode

#### · Mode selection

This mode can be selected by setting "01" to the timer X operating mode bits (bits 1 and 0) and the timer Y operating mode bits (bits 5 and 4) of the timer XY mode register (address 002316).

### • Explanation of operation

The operation is the same as the timer mode's. Moreover the pulse which is inverted each time the timer underflows is output from CNTR0/CNTR1 pin. Regardless of the timer counting or not the output of CNTR0/CNTR1 pin is initialized to the level of specified by their active edge switch bits when writing to the timer. When the CNTR0 active edge switch bit (bit 2) and the CNTR1 active edge switch bit (bit 6) of the timer XY mode register (address 002316) is "0", the output starts with "H" level. When it is "1", the output starts with "L" level.

Switching the CNTR0 or CNTR1 active edge switch bit will reverse the output level of the corresponding CNTR0 or CNTR1 pin.

# Precautions

Set the double-function port of CNTR<sub>0</sub>/CNTR<sub>1</sub> pin and port P54/P55 to output in this mode.

### (3) Event Counter Mode

### · Mode selection

This mode can be selected by setting "10" to the timer X operating mode bits (bits 1 and 0) and the timer Y operating mode bits (bits 5 and 4) of the timer XY mode register (address 002316).

# • Explanation of operation

The operation is the same as the timer mode's except that the timer counts signals input from the CNTR<sub>0</sub> or CNTR<sub>1</sub> pin. The valid edge for the count operation depends on the CNTR0 active edge switch bit (bit 2) or the CNTR1 active edge switch bit (bit 6) of the timer XY mode register (address 002316). When it is "0", the rising edge is valid. When it is "1", the falling edge is valid.

### · Precautions

Set the double-function port of CNTR0/CNTR1 pin and port P54/P55 to input in this mode.

# (4) Pulse Width Measurement Mode

### · Mode selection

This mode can be selected by setting "11" to the timer X operating mode bits (bits 1 and 0) and the timer Y operating mode bits (bits 5 and 4) of the timer XY mode register (address 002316).

### • Explanation of operation

When the CNTR0 active edge switch bit (bit 2) or the CNTR1 active edge switch bit (bit 6) of the timer XY mode register (address 002316) is "1", the timer counts during the term of one falling edge of CNTR0/CNTR1 pin input until the next rising edge of input ("L" term). When it is "0", the timer counts during the term of one rising edge input until the next falling edge input ("H" term).

#### · Precautions

Set the double-function port of CNTR0/CNTR1 pin and port P54/P55 to input in this mode.

The count operation can be stopped by setting "1" to the timer X count stop bit (bit 3) and the timer Y count stop bit (bit 7) of the timer XY mode register (address 002316). The interrupt request bit is set to "1" each time the timer underflows.

# • Precautions when switching count source

When switching the count source by the timer 12, X and Y count source selection bits, the value of timer count is altered in inconsiderable amount owing to generating of thin pulses on the count input signals.

Therefore, select the timer count source before setting the value to the prescaler and the timer.



Fig. 25 Block diagram of timer X, timer Y, timer 1, and timer 2



Fig. 26 Structure of timer XY mode register



Fig. 27 Structure of timer 12, X and timer Y, Z count source selection registers

#### • 16-bit Timer

The timer Z is a 16-bit timer. When the timer reaches "000016", an underflow occurs at the next count pulse and the corresponding timer latch is reloaded into the timer and the count is continued. When the timer underflows, the interrupt request bit corresponding to the timer Z is set to "1"

When reading/writing to the timer Z, perform reading/writing to both the high-order byte and the low-order byte. When reading the timer Z, read from the high-order byte first, followed by the low-order byte. Do not perform the writing to the timer Z between read operation of the high-order byte and read operation of the low-order byte. When writing to the timer Z, write to the low-order byte first, followed by the high-order byte. Do not perform the reading to the timer Z between write operation of the low-order byte and write operation of the high-order byte.

The timer Z can select the count source by the timer Z count source selection bits of timer Y, Z count source selection register (bits 7 to 4 at address 000F16).

Timer Z can select one of seven operating modes by setting the timer Z mode register (address 002A16).

### (1) Timer mode

# · Mode selection

This mode can be selected by setting "000" to the timer Z operating mode bits (bits 2 to 0) and setting "0" to the timer/event counter mode switch bit (b7) of the timer Z mode register (address 002A16).

### • Count source selection

In high- or middle-speed mode, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 or 1/1024 of f(XIN); or f(XCIN) can be selected as the count source.

In low-speed mode, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 or 1/1024 of f(XCIN); or f(XCIN) can be selected as the count source.

### • Interrupt

When an underflow occurs, the INT<sub>0</sub>/timer Z interrupt request bit (bit 0) of the interrupt request register 1 (address 003C16) is set to

### · Explanation of operation

During timer stop, usually write data to a latch and a timer at the same time to set the timer value.

The timer count operation is started by setting "0" to the timer Z count stop bit (bit 6) of the timer Z mode register (address 002A16).

When the timer reaches "000016", an underflow occurs at the next count pulse and the contents of timer latch are reloaded into the timer and the count is continued.

When writing data to the timer during operation, the data is written only into the latch. Then the new latch value is reloaded into the timer at the next underflow.

### (2) Event counter mode

#### Mode selection

This mode can be selected by setting "000" to the timer Z operating mode bits (bits 2 to 0) and setting "1" to the timer/event counter mode switch bit (bit 7) of the timer Z mode register (address 002A16).

The valid edge for the count operation depends on the CNTR2 active edge switch bit (bit 5) of the timer Z mode register (address 002A16). When it is "0", the rising edge is valid. When it is "1", the falling edge is valid.

### Interrupt

The interrupt at an underflow is the same as the timer mode's.

### • Explanation of operation

The operation is the same as the timer mode's.

Set the double-function port of CNTR2 pin and port P47 to input in this mode.

Figure 30 shows the timing chart of the timer/event counter mode.

### (3) Pulse output mode

#### · Mode selection

This mode can be selected by setting "001" to the timer Z operating mode bits (bits 2 to 0) and setting "0" to the timer/event counter mode switch bit (b7) of the timer Z mode register (address 002A16).

#### • Count source selection

In high- or middle-speed mode, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 or 1/1024 of f(XIN); or f(XCIN) can be selected as the count source.

In low-speed mode, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 or 1/1024 of f(XCIN); or f(XCIN) can be selected as the count source.

# Interrupt

The interrupt at an underflow is the same as the timer mode's.

### • Explanation of operation

The operation is the same as the timer mode's. Moreover the pulse which is inverted each time the timer underflows is output from CNTR2 pin. When the CNTR2 active edge switch bit (bit 5) of the timer Z mode register (address 002A16) is "0", the output starts with "H" level. When it is "1", the output starts with "L" level.

### · Precautions

The double-function port of CNTR2 pin and port P47 is automatically set to the timer pulse output port in this mode.

The output from CNTR2 pin is initialized to the level depending on CNTR2 active edge switch bit by writing to the timer.

When the value of the CNTR2 active edge switch bit is changed, the output level of CNTR2 pin is inverted.

Figure 31 shows the timing chart of the pulse output mode.

### (4) Pulse period measurement mode

#### · Mode selection

This mode can be selected by setting "010" to the timer Z operating mode bits (bits 2 to 0) and setting "0" to the timer/event counter mode switch bit (b7) of the timer Z mode register (address 002A16).

#### · Count source selection

In high- or middle-speed mode, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 or 1/1024 of f(XIN); or f(XCIN) can be selected as the count source.

In low-speed mode, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 or 1/1024 of f(XCIN); or f(XCIN) can be selected as the count source.

#### Interrupt

The interrupt at an underflow is the same as the timer mode's. When the pulse period measurement is completed, the INT4/CNTR2 interrupt request bit (bit 5) of the interrupt request register 2 (address 003D16) is set to "1".

# · Explanation of operation

The cycle of the pulse which is input from the CNTR2 pin is measured. When the CNTR2 active edge switch bit (bit 5) of the timer Z mode register (address 002A16) is "0", the timer counts during the term from one falling edge of CNTR2 pin input to the next falling edge. When it is "1", the timer counts during the term from one rising edge input to the next rising edge input.

When the valid edge of measurement completion/start is detected, the 1's complement of the timer value is written to the timer latch and "FFFF16" is set to the timer.

Furthermore when the timer underflows, the timer Z interrupt request occurs and "FFFF16" is set to the timer. When reading the timer Z, the value of the timer latch (measured value) is read. The measured value is retained until the next measurement completion.

## · Precautions

Set the double-function port of CNTR2 pin and port P47 to input

A read-out of timer value is impossible in this mode. The timer can be written to only during timer stop (no measurement of pulse period).

Since the timer latch in this mode is specialized for the read-out of measured values, do not perform any write operation during measurement.

"FFFF16" is set to the timer when the timer underflows or when the valid edge of measurement start/completion is detected. Consequently, the timer value at start of pulse period measurement depends on the timer value just before measurement start.

Figure 32 shows the timing chart of the pulse period measurement mode.

### (5) Pulse width measurement mode

#### Mode selection

This mode can be selected by setting "011" to the timer Z operating mode bits (bits 2 to 0) and setting "0" to the timer/event counter mode switch bit (b7) of the timer Z mode register (address 002A16).

#### • Count source selection

In high- or middle-speed mode, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 or 1/1024 of f(XIN); or f(XCIN) can be selected as the count source.

In low-speed mode, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 or 1/1024 of f(XCIN); or f(XCIN) can be selected as the count source.

#### Interrupt

The interrupt at an underflow is the same as the timer mode's. When the pulse widths measurement is completed, the INT4/CNTR2 interrupt request bit (bit 5) of the interrupt request register 2 (address 003D16) is set to "1".

### • Explanation of operation

The pulse width which is input from the CNTR2 pin is measured. When the CNTR2 active edge switch bit (bit 5) of the timer Z mode register (address 002A16) is "0", the timer counts during the term from one rising edge input to the next falling edge input ("H" term). When it is "1", the timer counts during the term from one falling edge of CNTR2 pin input to the next rising edge of input ("L" term).

When the valid edge of measurement completion is detected, the 1's complement of the timer value is written to the timer latch.

When the valid edge of measurement completion/start is detected, "FFFF16" is set to the timer.

When the timer Z underflows, the timer Z interrupt occurs and "FFFF16" is set to the timer Z. When reading the timer Z, the value of the timer latch (measured value) is read. The measured value is retained until the next measurement completion.

### · Precautions

Set the double-function port of CNTR2 pin and port P47 to input

A read-out of timer value is impossible in this mode. The timer can be written to only during timer stop (no measurement of pulse widths).

Since the timer latch in this mode is specialized for the read-out of measured values, do not perform any write operation during measurement.

"FFFF16" is set to the timer when the timer underflows or when the valid edge of measurement start/completion is detected. Consequently, the timer value at start of pulse width measurement depends on the timer value just before measurement start.

Figure 33 shows the timing chart of the pulse width measurement mode.

#### (6) Programmable waveform generating mode

#### · Mode selection

This mode can be selected by setting "100" to the timer Z operating mode bits (bits 2 to 0) and setting "0" to the timer/event counter mode switch bit (b7) of the timer Z mode register (address 002A16).

#### · Count source selection

In high- or middle-speed mode, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 or 1/1024 of f(XIN); or f(XCIN) can be selected as the count source.

In low-speed mode, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 or 1/1024 of f(XCIN); or f(XCIN) can be selected as the count source.

#### Interrupt

The interrupt at an underflow is the same as the timer mode's.

## · Explanation of operation

The operation is the same as the timer mode's. Moreover the timer outputs the data set in the output level latch (bit 4) of the timer Z mode register (address 002A16) from the CNTR2 pin each time the timer underflows.

Changing the value of the output level latch and the timer latch after an underflow makes it possible to output an optional waveform from the CNTR2 pin.

#### · Precautions

The double-function port of CNTR2 pin and port P47 is automatically set to the programmable waveform generating port in this mode.

Figure 34 shows the timing chart of the programmable waveform generating mode.

#### (7) Programmable one-shot generating mode

## · Mode selection

This mode can be selected by setting "101" to the timer Z operating mode bits (bits 2 to 0) and setting "0" to the timer/event counter mode switch bit (b7) of the timer Z mode register (address 002A16).

#### Count source selection

In high- or middle-speed mode, 1/2, 1/4, 1/8, 1/16, 1/32, 1/64, 1/128, 1/256, 1/512 or 1/1024 of f(XIN); or f(XCIN) can be selected as the count source.

## • Interrupt

The interrupt at an underflow is the same as the timer mode's. The trigger to generate one-shot pulse can be selected by the INT1 active edge selection bit (bit 1) of the interrupt edge selection register (address 003A16). When it is "0", the falling edge active is selected; when it is "1", the rising edge active is selected.

When the valid edge of the INT1 pin is detected, the INT1 interrupt request bit (bit 1) of the interrupt request register 1 (address 003C16) is set to "1".

## · Explanation of operation

1. "H" one-shot pulse; Bit 5 of timer Z mode register = "0" The output level of the CNTR2 pin is initialized to "L" at mode selection. When trigger generation (input signal to INT1 pin) is detected, "H" is output from the CNTR2 pin. When an underflow occurs, "L" is output. The "H" one-shot pulse width is set by the setting value to the timer Z register low-order and high-order. When trigger generating is detected during timer count stop, although "H" is output from the CNTR2 pin, "H" output state continues because an underflow does not occur.

2. "L" one-shot pulse; Bit 5 of timer Z mode register = "1" The output level of the CNTR2 pin is initialized to "H" at mode selection. When trigger generation (input signal to INT1 pin) is detected, "L" is output from the CNTR2 pin. When an underflow occurs, "H" is output. The "L" one-shot pulse width is set by the setting value to the timer Z loworder and high-order. When trigger generating is detected during timer count stop, although "L" is output from the CNTR2 pin, "L" output state continues because an underflow does not occur.

#### · Precautions

Set the double-function port of INT1 pin and port P42 to input in this mode.

The double-function port of CNTR2 pin and port P47 is automatically set to the programmable one-shot generating port in this mode.

This mode cannot be used in low-speed mode.

If the value of the CNTR2 active edge switch bit is changed during one-shot generating enabled or generating one-shot pulse, then the output level from CNTR2 pin changes.

Figure 35 shows the timing chart of the programmable one-shot generating mode.

## <Notes regarding all modes>

#### · Timer Z write control

Which write control can be selected by the timer Z write control bit (bit 3) of the timer Z mode register (address 002A16), writing data to both the latch and the timer at the same time or writing data only to the latch.

When the operation "writing data only to the latch" is selected, the value is set to the timer latch by writing data to the address of timer Z and the timer is updated at next underflow. After reset release, the operation "writing data to both the latch and the timer at the same time" is selected, and the value is set to both the latch and the timer at the same time by writing data to the address of timer Z.

In the case of writing data only to the latch, if writing data to the latch and an underflow are performed almost at the same time, the timer value may become undefined.

#### • Timer Z read control

A read-out of timer value is impossible in pulse period measurement mode and pulse width measurement mode. In the other modes, a read-out of timer value is possible regardless of count operating or stopped.

However, a read-out of timer latch value is impossible.

· Switch of interrupt active edge of CNTR2 and INT1 Each interrupt active edge depends on setting of the CNTR2 active edge switch bit and the INT1 active edge selection bit.

#### · Switch of count source

When switching the count source by the timer Z count source selection bits, the value of timer count is altered in inconsiderable amount owing to generating of thin pulses on the count input signals.

Therefore, select the timer count source before setting the value to the prescaler and the timer.

#### • Usage of CNTR2 pin as normal I/O port P47

To use the CNTR2 pin as normal I/O port P47, set timer Z operating mode bits (b2, b1, b0) of timer Z mode register (address 002A16) to "000".



Fig. 28 Block diagram of timer Z



Fig. 29 Structure of timer Z mode register



Fig. 30 Timing chart of timer/event counter mode



Fig. 31 Timing chart of pulse output mode



Fig. 32 Timing chart of pulse period measurement mode (Measuring term between two rising edges)



Fig. 33 Timing chart of pulse width measurement mode (Measuring "L" term)



Fig. 34 Timing chart of programmable waveform generating mode



Fig. 35 Timing chart of programmable one-shot generating mode ("H" one-shot pulse generating)

#### **SERIAL INTERFACE**

#### Serial I/O1

Serial I/O1 can be used as either clock synchronous or asynchronous (UART) serial I/O. A dedicated timer is also provided for baud rate generation.

## (1) Clock Synchronous Serial I/O Mode

Clock synchronous serial I/O1 mode can be selected by setting the serial I/O1 mode selection bit of the serial I/O1 control register (bit 6 of address 001A16) to "1".

For clock synchronous serial I/O, the transmitter and the receiver must use the same clock. If an internal clock is used, transfer is started by a write signal to the transmit/receive buffer register.



Fig. 36 Block diagram of clock synchronous serial I/O1



Fig. 37 Operation of clock synchronous serial I/O1

## (2) Asynchronous Serial I/O (UART) Mode

Clock asynchronous serial I/O mode (UART) can be selected by clearing the serial I/O1 mode selection bit (b6) of the serial I/O1 control register to "0".

Eight serial data transfer formats can be selected, and the transfer formats used by a transmitter and receiver must be identical.

The transmit and receive shift registers each have a buffer, but the two buffers have the same address in a memory. Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer register, and receive data is read from the receive buffer register.

The transmit buffer register can also hold the next data to be transmitted, and the receive buffer register can hold a character while the next character is being received.



Fig. 38 Block diagram of UART serial I/O1



Fig. 39 Operation of UART serial I/O1

# [Transmit Buffer Register 1/Receive Buffer Register 1 (TB1/RB1)] 001816

The transmit buffer register 1 and the receive buffer register 1 are located at the same address. The transmit buffer is write-only and the receive buffer is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer is "0".

## [Serial I/O1 Status Register (SIO1STS)] 001916

The read-only serial I/O1 status register consists of seven flags (bits 0 to 6) which indicate the operating status of the serial I/O1 function and various errors.

Three of the flags (bits 4 to 6) are valid only in UART mode.

The receive buffer full flag (bit 1) is cleared to "0" when the receive buffer register is read.

If there is an error, it is detected at the same time that data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A write to the serial I/O1 status register clears all the error flags OE, PE, FE, and SE (bit 3 to bit 6, respectively). Writing "0" to the serial I/O1 enable bit SIOE (bit 7 of the serial I/O1 control register) also clears all the status flags, including the error flags.

Bits 0 to 6 of the serial I/O1 status register are initialized to "0" at reset, but if the transmit enable bit (bit 4) of the serial I/O1 control register has been set to "1", the transmit shift completion flag (bit 2) and the transmit buffer empty flag (bit 0) become "1".

## [Serial I/O1 Control Register (SIO1CON)] 001A16

The serial I/O1 control register consists of eight control bits for the serial I/O1 function.

#### [UART1 Control Register (UART1CON)] 001B16

The UART control register consists of four control bits (bits 0 to 3) which are valid when asynchronous serial I/O is selected and set the data format of an data transfer, and one bit (bit 4) which is always valid and sets the output structure of the P45/TxD1 pin.

#### [Baud Rate Generator 1 (BRG1)] 001C16

The baud rate generator determines the baud rate for serial transfer.

The baud rate generator divides the frequency of the count source by 1/(n+1), where n is the value written to the baud rate generator.





Fig. 40 Structure of serial I/O1 control registers

## <Notes concerning serial I/O1>

- 1. Notes when selecting clock synchronous serial I/O
- 1.1 Stop of transmission operation
- Note

Clear the serial I/O1 enable bit and the transmit enable bit to "0" (serial I/O and transmit disabled).

#### · Reason

Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O1 enable bit is cleared to "0" (serial I/O disabled), the internal transmission is running (in this case, since pins TxD1, RxD1, SCLK1, and \$\overline{SRDY1}\$ function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O1 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD1 pin and an operation failure occurs.

#### 1.2 Stop of receive operation

• Note

Clear the receive enable bit to "0" (receive disabled), or clear the serial I/O1 enable bit to "0" (serial I/O disabled).

#### 1.3 Stop of transmit/receive operation

Note

Clear both the transmit enable bit and receive enable bit to "0" (transmit and receive disabled).

(when data is transmitted and received in the clock synchronous serial I/O mode, any one of data transmission and reception cannot be stopped.)

## • Reason

In the clock synchronous serial I/O mode, the same clock is used for transmission and reception. If any one of transmission and reception is disabled, a bit error occurs because transmission and reception cannot be synchronized.

In this mode, the clock circuit of the transmission circuit also operates for data reception. Accordingly, the transmission circuit does not stop by clearing only the transmit enable bit to "0" (transmit disabled). Also, the transmission circuit is not initialized by clearing the serial I/O1 enable bit to "0" (serial I/O disabled) (refer to 1.1).

- 2. Notes when selecting clock asynchronous serial I/O
- 2.1 Stop of transmission operation
- Note

Clear the transmit enable bit to "0" (transmit disabled). The transmission operation does not stop by clearing the serial I/O1 enable bit to "0".

#### • Reason

Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O1 enable bit is cleared to "0" (serial I/O disabled), the internal transmission is running (in this case, since pins TxD1, RxD1, Sclk1, and Srdy1 function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O1 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD1 pin and an operation failure occurs.

## 2.2 Stop of receive operation

Note

Clear the receive enable bit to "0" (receive disabled).

#### 2.3 Stop of transmit/receive operation

• Note 1 (only transmission operation is stopped)
Clear the transmit enable bit to "0" (transmit disabled). The
transmission operation does not stop by clearing the serial
I/O1 enable bit to "0".

#### • Reason

Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O1 enable bit is cleared to "0" (serial I/O disabled), the internal transmission is running (in this case, since pins TxD1, RxD1, Sclk1, and \$\overline{SRDY1}\$ function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O1 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD1 pin and an operation failure occurs.

• Note 2 (only receive operation is stopped)
Clear the receive enable bit to "0" (receive disabled).

#### 3. SRDY1 output of reception side

#### Note

When signals are output from the  $\overline{SRDY1}$  pin on the reception side by using an external clock in the clock synchronous serial I/O mode, set all of the receive enable bit, the SRDY1 output enable bit, and the transmit enable bit to "1" (transmit enabled).

- 4. Setting serial I/O1 control register again
- Note

Set the serial I/O1 control register again after the transmission and the reception circuits are reset by clearing both the transmit enable bit and the receive enable bit to "0".



- 5.Data transmission control with referring to transmit shift register completion flag
- Note

After the transmit data is written to the transmit buffer register, the transmit shift register completion flag changes from "1" to "0" with a delay of 0.5 to 1.5 shift clocks. When data transmission is controlled with referring to the flag after writing the data to the transmit buffer register, note the delay.

- 6. Transmission control when external clock is selected

When an external clock is used as the synchronous clock for data transmission, set the transmit enable bit to "1" at "H" of the SCLK1 input level. Also, write data to the transmit buffer register at "H" of the SCLK1 input level.

- 7. Transmit interrupt request when transmit enable bit is set

When using the transmit interrupt, take the following

- 1. Set the serial I/O1 transmit interrupt enable bit to "0" (disabled).
- 2. Set the transmit enable bit to "1".
- 3. Set the serial I/O1 transmit interrupt request bit to "0" after 1 or more instruction has executed.
- 4. Set the serial I/O1 transmit interrupt enable bit to "1" (enabled).

#### · Reason

When the transmit enable bit is set to "1", the transmit buffer empty flag and the transmit shift register shift completion flag are also set to "1". Therefore, regardless of selecting which timing for the generating of transmit interrupts, the interrupt request is generated and the transmit interrupt request bit is set at this point.

#### • Serial I/O2

The serial I/O2 function can be used only for clock synchronous serial I/O.

For clock synchronous serial I/O2, the transmitter and the receiver must use the same clock. If the internal clock is used, transfer is started by a write signal to the serial I/O2 register (address 001F16).

## [Serial I/O2 Control Register (SIO2CON)] 001D16

The serial I/O2 control register contains eight bits which control various serial I/O2 functions.



Fig. 41 Structure of Serial I/O2 control register



Fig. 42 Block diagram of serial I/O2



Fig. 43 Timing of serial I/O2

#### Serial I/O3

Serial I/O3 can be used as either clock synchronous or asynchronous (UART) serial I/O3. A dedicated timer is also provided for baud rate generation.

## (1) Clock Synchronous Serial I/O Mode

Clock synchronous serial I/O3 mode can be selected by setting the serial I/O3 mode selection bit of the serial I/O3 control register (bit 6 of address 003216) to "1".

For clock synchronous serial I/O, the transmitter and the receiver must use the same clock. If an internal clock is used, transfer is started by a write signal to the transmit/receive buffer register.



Fig. 44 Block diagram of clock synchronous serial I/O3



Fig. 45 Operation of clock synchronous serial I/O3

## (2) Asynchronous Serial I/O (UART) Mode

Clock asynchronous serial I/O mode (UART) can be selected by clearing the serial I/O3 mode selection bit (b6) of the serial I/O3 control register to "0".

Eight serial data transfer formats can be selected, and the transfer formats used by a transmitter and receiver must be identical.

The transmit and receive shift registers each have a buffer, but the two buffers have the same address in a memory. Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer register, and receive data is read from the receive buffer register.

The transmit buffer register can also hold the next data to be transmitted, and the receive buffer register can hold a character while the next character is being received.



Fig. 46 Block diagram of UART serial I/O3



Fig. 47 Operation of UART serial I/O3

## [Transmit Buffer Register 3/Receive Buffer Register 3 (TB3/RB3)] 003016

The transmit buffer register 3 and the receive buffer register 3 are located at the same address. The transmit buffer is write-only and the receive buffer is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer is "0".

## [Serial I/O3 Status Register (SIO3STS)] 003116

The read-only serial I/O3 status register consists of seven flags (bits 0 to 6) which indicate the operating status of the serial I/O3 function and various errors.

Three of the flags (bits 4 to 6) are valid only in UART mode.

The receive buffer full flag (bit 1) is cleared to "0" when the receive buffer register is read.

If there is an error, it is detected at the same time that data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A write to the serial I/O3 status register clears all the error flags OE, PE, FE, and SE (bit 3 to bit 6, respectively). Writing "0" to the serial I/O3 enable bit SIOE (bit 7 of the serial I/O3 control register) also clears all the status flags, including the error flags.

Bits 0 to 6 of the serial I/O3 status register are initialized to "0" at reset, but if the transmit enable bit (bit 4) of the serial I/O3 control register has been set to "1", the transmit shift completion flag (bit 2) and the transmit buffer empty flag (bit 0) become "1".

## [Serial I/O3 Control Register (SIO3CON)] 003216

The serial I/O3 control register consists of eight control bits for the serial I/O3 function.

#### [UART3 Control Register (UART3CON)] 003316

The UART control register consists of four control bits (bits 0 to 3) which are valid when asynchronous serial I/O is selected and set the data format of an data transfer, and one bit (bit 4) which is always valid and sets the output structure of the P35/TxD3 pin.

#### [Baud Rate Generator 3 (BRG3)] 002F16

The baud rate generator determines the baud rate for serial transfer.

The baud rate generator divides the frequency of the count source by 1/(n + 1), where n is the value written to the baud rate generator.





Fig. 48 Structure of serial I/O3 control registers

## <Notes concerning serial I/O3>

- 1. Notes when selecting clock synchronous serial I/O
- 1.1 Stop of transmission operation
- Note

Clear the serial I/O3 enable bit and the transmit enable bit to "0" (serial I/O and transmit disabled).

#### · Reason

Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O3 enable bit is cleared to "0" (serial I/O disabled), the internal transmission is running (in this case, since pins TxD3, RxD3, SCLK3, and SRDY3 function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O3 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD3 pin and an operation failure occurs.

#### 1.2 Stop of receive operation

• Note

Clear the receive enable bit to "0" (receive disabled), or clear the serial I/O3 enable bit to "0" (serial I/O disabled).

#### 1.3 Stop of transmit/receive operation

Clear both the transmit enable bit and receive enable bit to "0" (transmit and receive disabled).

(when data is transmitted and received in the clock synchronous serial I/O mode, any one of data transmission and reception cannot be stopped.)

## • Reason

In the clock synchronous serial I/O mode, the same clock is used for transmission and reception. If any one of transmission and reception is disabled, a bit error occurs because transmission and reception cannot be synchronized.

In this mode, the clock circuit of the transmission circuit also operates for data reception. Accordingly, the transmission circuit does not stop by clearing only the transmit enable bit to "0" (transmit disabled). Also, the transmission circuit is not initialized by clearing the serial I/O3 enable bit to "0" (serial I/O disabled) (refer to 1.1).

- 2. Notes when selecting clock asynchronous serial I/O
- 2.1 Stop of transmission operation
- Note

Clear the transmit enable bit to "0" (transmit disabled). The transmission operation does not stop by clearing the serial I/O3 enable bit to "0".

#### • Reason

Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O3 enable bit is cleared to "0" (serial I/O disabled), the internal transmission is running (in this case, since pins TxD3, RxD3, SCLK3, and SRDY3 function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O3 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD3 pin and an operation failure occurs.

## 2.2 Stop of receive operation

Clear the receive enable bit to "0" (receive disabled).

#### 2.3 Stop of transmit/receive operation

• Note 1 (only transmission operation is stopped) Clear the transmit enable bit to "0" (transmit disabled). The transmission operation does not stop by clearing the serial I/O3 enable bit to "0".

#### • Reason

Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O3 enable bit is cleared to "0" (serial I/O disabled), the internal transmission is running (in this case, since pins TxD3, RxD3, SCLK3, and SRDY3 function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O3 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD3 pin and an operation failure occurs.

• Note 2 (only receive operation is stopped) Clear the receive enable bit to "0" (receive disabled).

## 3. SRDY3 output of reception side

Note

When signals are output from the  $\overline{SRDY3}$  pin on the reception side by using an external clock in the clock synchronous serial I/O mode, set all of the receive enable bit, the  $\overline{SRDY3}$  output enable bit, and the transmit enable bit to "1" (transmit enabled).

- 4. Setting serial I/O3 control register again

Set the serial I/O3 control register again after the transmission and the reception circuits are reset by clearing both the transmit enable bit and the receive enable bit to "0".



- 5.Data transmission control with referring to transmit shift register completion flag
- Note

After the transmit data is written to the transmit buffer register, the transmit shift register completion flag changes from "1" to "0" with a delay of 0.5 to 1.5 shift clocks. When data transmission is controlled with referring to the flag after writing the data to the transmit buffer register, note the delay.

- 6. Transmission control when external clock is selected
- Note

When an external clock is used as the synchronous clock for data transmission, set the transmit enable bit to "1" at "H" of the SCLK3 input level. Also, write data to the transmit buffer register at "H" of the SCLK input level.

- 7. Transmit interrupt request when transmit enable bit is set

When using the transmit interrupt, take the following

- 1. Set the serial I/O3 transmit interrupt enable bit to "0" (disabled).
- 2. Set the transmit enable bit to "1".
- 3. Set the serial I/O3 transmit interrupt request bit to "0" after 1 or more instruction has executed.
- 4. Set the serial I/O3 transmit interrupt enable bit to "1" (enabled).

#### · Reason

When the transmit enable bit is set to "1", the transmit buffer empty flag and the transmit shift register shift completion flag are also set to "1". Therefore, regardless of selecting which timing for the generating of transmit interrupts, the interrupt request is generated and the transmit interrupt request bit is set at this point.

## **PWM (PWM: Pulse Width Modulation)**

The 3804 group (Spec.L) has PWM functions with an 8-bit resolution, based on a signal that is the clock input XIN or that clock input divided by 2 or the clock input XCIN or that clock input divided by 2 in low-speed mode.

#### Data Setting

The PWM output pin also functions as port P56. Set the PWM period by the PWM prescaler, and set the "H" term of output pulse by the PWM register.

If the value in the PWM prescaler is n and the value in the PWM register is m (where n = 0 to 255 and m = 0 to 255):

PWM period =  $255 \times (n+1) / f(XIN)$ 

 $= 31.875 \times (n+1) \,\mu s$ 

(when f(XIN) = 8 MHz, count source selection bit = "0") Output pulse "H" term = PWM period  $\times$  m / 255

 $= 0.125 \times (n+1) \times m \mu s$ 

(when f(XIN) = 8 MHz, count source selection bit = "0")

## PWM Operation

When bit 0 (PWM enable bit) of the PWM control register is set to "1", operation starts by initializing the PWM output circuit, and pulses are output starting at an "H".

If the PWM register or PWM prescaler is updated during PWM output, the pulses will change in the cycle after the one in which the change was made.



Fig. 49 Timing of PWM period



Fig. 50 Block diagram of PWM function



Fig. 51 Structure of PWM control register



Fig. 52 PWM output timing when PWM register or PWM prescaler is changed

## <Notes>

The PWM starts after the PWM function enable bit is set to enable and "L" level is output from the PWM pin. The length of this "L" level output is as follows:

$$\frac{n+1}{2\times f(X|N)}$$
 sec (Count source selection bit = 0, where n is the value set in the prescaler)  $\frac{n+1}{f(X|N)}$  sec (Count source selection bit = 1, where n is the value set in the prescaler)

# A/D CONVERTER (successive approximation type) [AD Conversion Register 1, 2 (AD1, AD2)] 003516, 003816

The AD conversion register is a read-only register that stores the result of an A/D conversion. When reading this register during an A/D conversion, the previous conversion result is read.

Bit 7 of the AD conversion register 2 is the conversion mode selection bit. When this bit is set to "0", the A/D converter becomes the 10-bit A/D mode. When this bit is set to "1", that becomes the 8-bit A/D mode. The conversion result of the 8-bit A/D mode is stored in the AD conversion register 1. As for 10-bit A/D mode, not only 10-bit reading but also only high-order 8-bit reading of conversion result can be performed by selecting the reading procedure of the AD conversion registers 1, 2 after A/D conversion is completed (in Figure 54).

As for 10-bit A/D mode, the 8-bit reading inclined to MSB is performed when reading the AD converter register 1 after A/D conversion is started; and when the AD converter register 1 is read after reading the AD converter register 2, the 8-bit reading inclined to LSB is performed.

## [AD/DA Control Register (ADCON)] 003416

The AD/DA control register controls the A/D conversion process. Bits 0 to 2 and bit 4 select a specific analog input pin. Bit 3 signals the completion of an A/D conversion. The value of this bit remains at "0" during an A/D conversion, and changes to "1" when an A/D conversion ends. Writing "0" to this bit starts the A/D conversion.

## • Comparison Voltage Generator

The comparison voltage generator divides the voltage between AVss and VREF into 1024, and that outputs the comparison voltage in the 10-bit A/D mode (256 division in 8-bit A/D mode). The A/D converter successively compares the comparison voltage Vref in each mode, dividing the VREF voltage (see below), with the input voltage.

• 10-bit A/D mode (10-bit reading)

$$Vref = \frac{VREF}{1024} \times n \ (n = 0 - 1023)$$

• 10-bit A/D mode (8-bit reading)

Vref = 
$$\frac{V_{REF}}{256}$$
 × n (n = 0 – 255)

• 8-bit A/D mode

Vref = 
$$\frac{V_{REF}}{256}$$
 × (n – 0.5) (n = 1 – 255)  
=0 (n = 0)

#### Channel Selector

The channel selector selects one of ports P67/AN7 to P60/AN0 or P07/AN15 to P00/AN8, and inputs the voltage to the comparator.

#### Comparator and Control Circuit

The comparator and control circuit compares an analog input voltage with the comparison voltage, and then stores the result in the AD conversion registers 1, 2. When an A/D conversion is completed, the control circuit sets the AD conversion completion bit and the AD interrupt request bit to "1".

Note that because the comparator consists of a capacitor coupling, set f(XIN) to 500 kHz or more during an A/D conversion.



Fig. 53 Structure of AD/DA control register



Fig. 54 Structure of 10-bit A/D mode reading



Fig. 55 Block diagram of A/D converter

## D/A CONVERTER

The 3804 group (Spec.L) has two internal D/A converters (DA1 and DA2) with 8-bit resolution.

The D/A conversion is performed by setting the value in each DA conversion register. The result of D/A conversion is output from the DA1 or DA2 pin by setting the DA output enable bit to

When using the D/A converter, the corresponding port direction register bit (P30/DA1 or P31/DA2) must be set to "0" (input status).

The output analog voltage V is determined by the value n (decimal notation) in the DA conversion register as follows:

 $V = V_{REF} \times n/256$  (n = 0 to 255) Where VREF is the reference voltage.

At reset, the DA conversion registers are cleared to "0016", and the DA output enable bits are cleared to "0", and the P30/DA1 and P31/DA2 pins become high impedance.

The DA output does not have buffers. Accordingly, connect an external buffer when driving a low-impedance load.



Fig. 56 Block diagram of D/A converter



Fig. 57 Equivalent connection circuit of D/A converter (DA1)

#### **WATCHDOG TIMER**

The watchdog timer gives a mean of returning to the reset status when a program cannot run on a normal loop (for example, because of a software run-away). The watchdog timer consists of an 8-bit watchdog timer L and an 8-bit watchdog timer H.

#### Watchdog Timer Initial Value

Watchdog timer L is set to "FF16" and watchdog timer H is set to "FF16" by writing to the watchdog timer control register (address 001E16) or at a reset. Any write instruction that causes a write signal can be used, such as the STA, LDM, CLB, etc. Data can only be written to bits 6 and 7 of the watchdog timer control register. Regardless of the value written to bits 0 to 5, the abovementioned value will be set to each timer.

Bit 6 can be written only once after releasing reset. After rewriting it is disable to write any data to this bit.

## • Watchdog Timer Operations

The watchdog timer stops at reset and starts to count down by writing to the watchdog timer control register (address 001E16). An internal reset occurs at an underflow of the watchdog timer H. The reset is released after waiting for a reset release time and the program is processed from the reset vector address. Accordingly, programming is usually performed so that writing to the watchdog timer control register may be started before an underflow. If writing to the watchdog timer control register is not performed once, the watchdog timer does not function.

## • Bit 6 of Watchdog Timer Control Register

- When bit 6 of the watchdog timer control register is "0", the MCU enters the stop mode by execution of STP instruction. Just after releasing the stop mode, the watchdog timer restarts counting<sup>(Note.)</sup>. When executing the WIT instruction, the watchdog timer does not stop.
- When bit 6 is "1", execution of STP instruction causes an internal reset. When this bit is set to "1" once, it cannot be rewritten to "0" by program. Bit 6 is "0" at reset.

The following shows the period between the write execution to the watchdog timer control register and the underflow of watchdog timer H.

Bit 7 of the watchdog timer control register is "0": when  $X_{CIN} = 32.768$  kHz; 32 s when  $X_{IN} = 16$  MHz; 65.536 ms

Bit 7 of the watchdog timer control register is "1": when XCIN = 32.768 kHz; 125 ms when XIN = 16 MHz; 256  $\mu s$ 

Note. The watchdog timer continues to count even during the wait time set by timer 1 and timer 2 to release the stop state and in the wait mode. Accordingly, write to the watchdog timer control register to not underflow the watchdog timer in this time.



Fig. 58 Block diagram of Watchdog timer



Fig. 59 Structure of Watchdog timer control register

## MULTI-MASTER I2C-BUS INTERFACE

The 3804 group (Spec. L) has the multi-master I<sup>2</sup>C-BUS interface. The multi-master I<sup>2</sup>C-BUS interface is a serial communications circuit, conforming to the Philips I<sup>2</sup>C-BUS data transfer format. This interface, offering both arbitration lost detection and a synchronous functions, is useful for the multimaster serial communications.

Figure 60 shows a block diagram of the multi-master I<sup>2</sup>C-BUS interface and Table 9 lists the multi-master I<sup>2</sup>C-BUS interface functions.

This multi-master I<sup>2</sup>C-BUS interface consists of the I<sup>2</sup>C slave address registers 0 to 2, the I2C data shift register, the I2C clock control register, the I<sup>2</sup>C control register, the I<sup>2</sup>C status register, the I<sup>2</sup>C START/STOP condition control register, the I<sup>2</sup>C special mode control register, the I<sup>2</sup>C special mode status register, and other control circuits.

When using the multi-master I2C-BUS interface, set 1 MHz or more to the internal clock φ.

Multi-master I<sup>2</sup>C-BUS interface functions Table 9

| Item                | Function                                                                                                                                             |  |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Format              | In conformity with Philips I <sup>2</sup> C-BUS standard: 10-bit addressing format 7-bit addressing format High-speed clock mode Standard clock mode |  |  |
| Communication mode  | In conformity with Philips I <sup>2</sup> C-BUS standard: Master transmission Master reception Slave transmission Slave reception                    |  |  |
| SCL clock frequency | 16.1 kHz to 400 kHz (at φ = 4 MHz)                                                                                                                   |  |  |

System clock  $\phi = f(XIN)/2$  (high-speed mode)

 $\phi = f(XIN)/8$  (middle-speed mode)

## NOTE:

1. We are not responsible for any third party's infringement of patent rights or other rights attributable to the use of the control function (bit 6 of the I<sup>2</sup>C control register at address 002E<sub>16</sub>) for connections between the I<sup>2</sup>C-BUS interface and ports (SCL1, SCL2, SDA1, and SDA2).



Fig. 60 Block diagram of multi-master I<sup>2</sup>C-BUS interface

<sup>\*:</sup> Purchase of Renesas Technology Corporation's I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

## [I2C Data Shift Register (S0)] 001116

The I<sup>2</sup>C data shift register (S0: address 001116) is an 8-bit shift register to store receive data and write transmit data.

When transmit data is written into this register, it is transferred to the outside from bit 7 in synchronization with the SCL, and each time one-bit data is output, the data of this register are shifted by one bit to the left. When data is received, it is input to this register from bit 0 in synchronization with the SCL, and each time one-bit data is input, the data of this register are shifted by one bit to the left. The minimum 2 cycles of the internal clock φ are required from the rising of the SCL until input to this register. The I<sup>2</sup>C data shift register is in a write enable status only when the I<sup>2</sup>C-BUS interface enable bit (ES0 bit) of the I<sup>2</sup>C control register (S1D: address 001416) is "1". The bit counter is reset by a write instruction to the I<sup>2</sup>C data shift register. When both the ES0 bit and the MST bit of the I<sup>2</sup>C status register (S1: address 001316) are "1", the SCL is output by a write instruction to the I<sup>2</sup>C data shift register. Reading data from the I<sup>2</sup>C data shift register is always enabled regardless of the ES0 bit value.

## [I<sup>2</sup>C Slave Address Registers 0 to 2 (S0D0 to S0D2)] 0FF716 to 0FF916

The I<sup>2</sup>C slave address registers 0 to 2 (S0D0 to S0D2: addresses 0FF716 to 0FF916) consists of a 7-bit slave address and a read/ write bit. In the addressing mode, the slave address written in this register is compared with the address data to be received immediately after the START condition is detected.

#### Bit 0: Read/write bit (RWB)

This is not used in the 7-bit addressing mode. In the 10-bit addressing mode, set RWB to "0" because the first address data to be received is compared with the contents (SAD6 to SAD0 + RWB) of the  $I^2C$  slave address registers 0 to 2.

When 2-byte address data match slave address, a 7-bit slave address which is received after restart condition has detected and R/W data can be matched by setting "1" to RWB with software. The RWB is cleared to "0" automatically when the stop condition is detected.

## • Bits 1 to 7: Slave address (SAD0-SAD6)

These bits store slave addresses. Regardless of the 7-bit addressing mode or the 10-bit addressing mode, the address data transmitted from the master is compared with these bits' contents.



Fig. 61 Structure of I<sup>2</sup>C slave address registers 0 to 2

## [I<sup>2</sup>C Clock Control Register (S2)] 0015<sub>16</sub>

The I<sup>2</sup>C clock control register (S2: address 001516) is used to set ACK control, SCL mode and SCL frequency.

## Bits 0 to 4: SCL frequency control bits (CCR0-CCR4)

These bits control the SCL frequency. Refer to Table 10.

## • Bit 5: SCL mode specification bit (FAST MODE)

This bit specifies the SCL mode. When this bit is set to "0", the standard clock mode is selected. When the bit is set to "1", the high-speed clock mode is selected.

When connecting the bus of the high-speed mode I<sup>2</sup>C bus standard (maximum 400 kbits/s), use 8 MHz or more oscillation frequency f(XIN) in the high-speed mode (2 division clock).

## • Bit 6: ACK bit (ACK BIT)

This bit sets the SDA status when an ACK clock\* is generated. When this bit is set to "0", the ACK return mode is selected and SDA goes to "L" at the occurrence of an ACK clock. When the bit is set to "1", the ACK non-return mode is selected. The SDA is held in the "H" status at the occurrence of an ACK clock. However, when the slave address agree with the address data in

the reception of address data at ACK BIT = "0", the SDA is automatically made "L" (ACK is returned). If there is a disagreement between the slave address and the address data, the SDA is automatically made "H" (ACK is not returned).

\* ACK clock: Clock for acknowledgment

## • Bit 7: ACK clock bit (ACK)

This bit specifies the mode of acknowledgment which is an acknowledgment response of data transfer. When this bit is set to "0", the no ACK clock mode is selected. In this case, no ACK clock occurs after data transmission. When the bit is set to "1", the ACK clock mode is selected and the master generates an ACK clock each completion of each 1-byte data transfer. The device for transmitting address data and control data releases the SDA at the occurrence of an ACK clock (makes SDA "H") and receives the ACK bit generated by the data receiving device.

Note. Do not write data into the I2C clock control register during transfer. If data is written during transfer, the I2C clock generator is reset, so that data cannot be transferred normally.



Fig. 62 Structure of I<sup>2</sup>C clock control register

Table 10 Set values of I<sup>2</sup>C clock control register and SCL frequency

| Setting value of |      |      |      | SCL frequency                           |                     |                          |
|------------------|------|------|------|-----------------------------------------|---------------------|--------------------------|
| CCR4-CCR0        |      |      |      | (at $\phi = 4$ MKz, unit: kHz) (Note 1) |                     |                          |
| CCR4             | CCR3 | CCR2 | CCR1 | CCR0                                    | Standard clock mode | High-speed<br>clock mode |
| 0                | 0    | 0    | 0    | 0                                       | Setting disabled    | Setting disabled         |
| 0                | 0    | 0    | 0    | 1                                       | Setting disabled    | Setting disabled         |
| 0                | 0    | 0    | 1    | 0                                       | Setting disabled    | Setting disabled         |
| 0                | 0    | 0    | 1    | 1                                       | - (Note 2)          | 333                      |
| 0                | 0    | 1    | 0    | 0                                       | - (Note 2)          | 250                      |
| 0                | 0    | 1    | 0    | 1                                       | 100                 | 400 (Note 3)             |
| 0                | 0    | 1    | 1    | 0                                       | 83.3                | 166                      |
| :                | :    | :    | :    | :                                       | 500/CCR value       | 1000/CCR value           |
| :                | :    | •    | •    | :                                       | (Note 3)            | (Note 3)                 |
| 1                | 1    | 1    | 0    | 1                                       | 17.2                | 34.5                     |
| 1                | 1    | 1    | 1    | 0                                       | 16.6                | 33.3                     |
| 1                | 1    | 1    | 1    | 1                                       | 16.1                | 32.3                     |

#### NOTES:

- Duty of SCL output is 50 %. The duty becomes 35 to 45 % only when the high-speed clock mode is selected and CCR value = 5 (400 kHz, at φ = 4 MHz). "H" duration of the clock fluctuates from -4 to +2 machine cycles in the standard clock mode, and fluctuates from -2 to +2 machine cycles in the high-speed clock mode. In the case of negative fluctuation, the frequency does not increase because "L" duration is extended instead of "H" duration reduction. These are values when SCL synchronization by the synchronous function is not performed. CCR value is the decimal notation value of the SCL frequency control bits CCR4 to CCR0.

  2. Each value of SCL frequency exceeds the limit at  $\phi = 4$  MHz
- or more. When using these setting value, use \$\phi\$ of 4 MHz or
- 3. The data formula of SCL frequency is described below: φ/(8 × CCR value) Standard clock mode
  φ/(4 × CCR value) High-speed clock mode (CCR value ≠ 5) Do not set 0 to 2 as CCR value regardless of φ frequency Set 100 kHz (max.) in the standard clock mode and 400 kHz (max.) in the high-speed clock mode to the SCL frequency by setting the SCL frequency control bits CCR4 to CCR0.

#### [I2C Control Register (S1D)] 001416

The I<sup>2</sup>C control register (S1D: address 001416) controls data communication format.

#### • Bits 0 to 2: Bit counter (BC0-BC2)

These bits decide the number of bits for the next 1-byte data to be transmitted. The I<sup>2</sup>C interrupt request signal occurs immediately after the number of count specified with these bits (ACK clock is added to the number of count when ACK clock is selected by ACK clock bit (bit 7 of S2, address 001516) have been transferred, and BC0 to BC2 are returned to "0002".

Also when a START condition is received, these bits become "0002" and the address data is always transmitted and received in

## • Bit 3: I2C interface enable bit (ES0)

This bit enables to use the multi-master I<sup>2</sup>C-BUS interface. When this bit is set to "0", the use disable status is provided, so that the SDA and the SCL become high-impedance. When the bit is set to "1", use of the interface is enabled.

When ES0 = "0", the following is performed.

- PIN = "1", BB = "0" and AL = "0" are set (which are bits of the I<sup>2</sup>C status register, S1, at address 001316).
- Writing data to the I<sup>2</sup>C data shift register (S0: address 001116) is disabled.

#### • Bit 4: Data format selection bit (ALS)

This bit decides whether or not to recognize slave addresses. When this bit is set to "0", the addressing format is selected, so that address data is recognized. When a match is found between a slave address and address data as a result of comparison or when a general call (refer to "I<sup>2</sup>C Status Register", bit 1) is received. transfer processing can be performed. When this bit is set to "1", the free data format is selected, so that slave addresses are not recognized.

#### • Bit 5: Addressing format selection bit (10BIT SAD)

This bit selects a slave address specification format. When this bit is set to "0", the 7-bit addressing format is selected. In this case, only the high-order 7 bits (slave address) of the I<sup>2</sup>C slave address registers 0 to 2 are compared with address data. When this bit is set to "1", the 10-bit addressing format is selected, and all the bits of the I<sup>2</sup>C slave address registers 0 to 2 are compared with address data.

## • Bit 7: I2C-BUS interface pin input level selection bit

This bit selects the input level of the SCL and SDA pins of the multi-master I<sup>2</sup>C-BUS interface.



Fig. 63 Structure of I<sup>2</sup>C clock control register

## [I<sup>2</sup>C Status Register (S1)] 001316

The  $I^2C$  status register (S1: address 001316) controls the  $I^2C$ -BUS interface status. The low-order 4 bits are read-only bits and the high-order 4 bits can be read out and written to.

Set "00002" to the low-order 4 bits, because these bits become the reserved bits at writing.

## • Bit 0: Last receive bit (LRB)

This bit stores the last bit value of received data and can also be used for ACK receive confirmation. If ACK is returned when an ACK clock occurs, the LRB bit is set to "0". If ACK is not returned, this bit is set to "1". Except in the ACK mode, the last bit value of received data is input. The state of this bit is changed from "1" to "0" by executing a write instruction to the I<sup>2</sup>C data shift register (S0: address 001116).

#### • Bit 1: General call detecting flag (AD0)

When the ALS bit is "0", this bit is set to "1" when a general call\* whose address data is all "0" is received in the slave mode. By a general call of the master device, every slave device receives control data after the general call. The AD0 bit is set to "0" by detecting the STOP condition or START condition, or reset

\* General call: The master transmits the general call address "0016" to all slaves.

## • Bit 2: Slave address comparison flag (AAS)

This flag indicates a comparison result of address data when the ALS bit is "0".

- (1) In the slave receive mode, when the 7-bit addressing format is selected, this bit is set to "1" in one of the following conditions:
  - The address data immediately after occurrence of a START condition agrees with the slave address stored in the high-order 7 bits of the I<sup>2</sup>C slave address register.
  - A general call is received.
- (2) In the slave receive mode, when the 10-bit addressing format is selected, this bit is set to "1" with the following condition:
  - When the address data is compared with the I<sup>2</sup>C slave address register (8 bits consisting of slave address and RWB bit), the first bytes agree.
- (3) This bit is set to"0" by executing a write instruction to the I<sup>2</sup>C data shift register (S0: address 001116) when ES0 is set to "1" or reset.

## Bit 3: Arbitration lost\* detecting flag (AL)

In the master transmission mode, when the SDA is made "L" by any other device, arbitration is judged to have been lost, so that this bit is set to "1". At the same time, the TRX bit is set to "0", so that immediately after transmission of the byte whose arbitration was lost is completed, the MST bit is set to "0". The arbitration lost can be detected only in the master transmission mode. When arbitration is lost during slave address transmission, the TRX bit is set to "0" and the reception mode is set. Consequently, it becomes possible to detect the agreement of its own slave address and address data transmitted by another master device.

The AL bit is set to "0" in one of the following conditions:

- Executing a write instruction to the I<sup>2</sup>C data shift register (S0: address 001116)
- When the ES0 bit is "0"
- At reset
- \* Arbitration lost: The status in which communication as a master is disabled.

#### • Bit 4: SCL pin low hold bit (PIN)

This bit generates an interrupt request signal. Each time 1-byte data is transmitted, the PIN bit changes from "1" to "0". At the same time, an interrupt request signal occurs to the CPU. The PIN bit is set to "0" in synchronization with a falling of the last clock (including the ACK clock) of an internal clock and an interrupt request signal occurs in synchronization with a falling of the PIN bit. When the PIN bit is "0", the SCL is kept in the "0" state and clock generation is disabled. Figure 65 shows an interrupt request signal generating timing chart.

The PIN bit is set to "1" in one of the following conditions:

- Executing a write instruction to the I<sup>2</sup>C data shift register (S0: address 001116). (This is the only condition which the prohibition of the internal clock is released and data can be communicated except for the start condition detection.)
- When the ES0 bit is "0"
- · At reset
- When writing "1" to the PIN bit by software

The PIN bit is set to "0" in one of the following conditions:

- Immediately after completion of 1-byte data transmission (including when arbitration lost is detected)
- Immediately after completion of 1-byte data reception
- In the slave reception mode, with ALS = "0" and immediately after completion of slave address agreement or general call address reception
- In the slave reception mode, with ALS = "1" and immediately after completion of address data reception

#### • Bit 5: Bus busy flag (BB)

This bit indicates the status of use of the bus system. When this bit is set to "0", this bus system is not busy and a START condition can be generated. The BB flag is set/reset by the SCL, SDA pins input signal regardless of master/slave. This flag is set to "1" by detecting the START condition, and is set to "0" by detecting the STOP condition. The condition of these detecting is set by the START/STOP condition setting bits (SSC4-SSC0) of the I²C START/STOP condition control register (S2D: address 001616). When the ES0 bit of the I²C control register (bit 3 of S1D, address 001416) is "0" or reset, the BB flag is set to "0". For the writing function to the BB flag, refer to the sections "START Condition Generating Method" and "STOP Condition Generating Method" described later.



## • Bit 6: Communication mode specification bit (transfer direction specification bit: TRX)

This bit decides a direction of transfer for data communication. When this bit is "0", the reception mode is selected and the data of a transmitting device is received. When the bit is "1", the transmission mode is selected and address data and control data are output onto the SDA in synchronization with the clock generated on the SCL.

This bit is set/reset by software and hardware. About set/reset by hardware is described below. This bit is set to "1" by hardware when all the following conditions are satisfied:

- When ALS is "0"
- In the slave reception mode or the slave transmission mode
- When the  $R/\overline{W}$  bit reception is "1"
- This bit is set to "0" in one of the following conditions:
- · When arbitration lost is detected.
- When a STOP condition is detected.
- When writing "1" to this bit by software is invalid by the START condition duplication preventing function (Note).
- With MST = "0" and when a START condition is detected.
- With MST = "0" and when ACK non-return is detected.
- · At reset

## • Bit 7: Communication mode specification bit (master/ slave specification bit: MST)

This bit is used for master/slave specification for data communication. When this bit is "0", the slave is specified, so that a START condition and a STOP condition generated by the master are received, and data communication is performed in synchronization with the clock generated by the master. When this bit is "1", the master is specified and a START condition and a STOP condition are generated. Additionally, the clocks required for data communication are generated on the SCL.

This bit is set to "0" in one of the following conditions.

- · Immediately after completion of the byte which has lost arbitration when arbitration lost is detected
- · When a STOP condition is detected.
- Writing "1" to this bit by software is invalid by the START condition duplication preventing function (Note).
- · At reset

Note. START condition duplication preventing function The MST, TRX, and BB bits is set to "1" at the same time after confirming that the BB flag is "0" in the procedure of a START condition occurrence. However, when a START condition by another master device occurs and the BB flag is set to "1" immediately after the contents of the BB flag is confirmed, the START condition duplication preventing function makes the writing to the MST and TRX bits invalid. The duplication preventing function becomes valid from the rising of the BB flag to reception completion of slave address.



Fig. 64 Structure of I<sup>2</sup>C status register



Fig. 65 Interrupt request signal generating timing

## **START Condition Generating Method**

When writing "1" to the MST, TRX, and BB bits of the I2C status register (S1: address 001316) at the same time after writing the slave address to the I<sup>2</sup>C data shift register (S0: address 001116) with the condition in which the ES0 bit of the I<sup>2</sup>C control register (S1D: address 001416) is "1" and the BB flag is "0", a START condition occurs. After that, the bit counter becomes "0002" and an SCL for 1 byte is output. The START condition generating timing is different in the standard clock mode and the high-speed clock mode. Refer to Figure 66, the START condition generating timing diagram, and Table 11, the START condition generating timing table.



Fig. 66 START condition generating timing diagram

Table 11 START condition generating timing table

| Item       | Standard clock mode | High-speed clock mode |  |
|------------|---------------------|-----------------------|--|
| Setup time | 5.0 μs (20 cycles)  | 2.5 μs (10 cycles)    |  |
| Hold time  | 5.0 μs (20 cycles)  | 2.5 μs (10 cycles)    |  |

#### NOTE:

1. Absolute time at  $\phi = 4$  MHz. The value in parentheses denotes the number of  $\phi$  cycles.

## **STOP Condition Generating Method**

When the ES0 bit of the I<sup>2</sup>C control register (S1D: address 001416) is "1", write "1" to the MST and TRX bits, and write "0" to the BB bit of the I<sup>2</sup>C status register (S1: address 001316) simultaneously. Then a STOP condition occurs. The STOP condition generating timing is different in the standard clock mode and the high-speed clock mode. Refer to Figure 67, the STOP condition generating timing diagram, and Table 12, the STOP condition generating timing table.



Fig. 67 STOP condition generating timing diagram

Table 12 STOP condition generating timing table

| Item       | Standard clock mode | High-speed clock mode |  |  |
|------------|---------------------|-----------------------|--|--|
| Setup time | 5.0 μs (20 cycles)  | 3.0 μs (12 cycles)    |  |  |
| Hold time  | 4.5 μs (18 cycles)  | 2.5 μs (10 cycles)    |  |  |

#### NOTE:

Absolute time at φ = 4 MHz. The value in parentheses denotes the number of φ cycles.

## **START/STOP Condition Detecting Operation**

The START/STOP condition detection operations are shown in Figures 68, 69, and Table 13. The START/STOP condition is set by the START/STOP condition set bit.

The START/STOP condition can be detected only when the input signal of the SCL and SDA pins satisfy three conditions: SCL release time, setup time, and hold time (see Table 13).

The BB flag is set to "1" by detecting the START condition and is reset to "0" by detecting the STOP condition.

The BB flag set/reset timing is different in the standard clock mode and the high-speed clock mode. Refer to Table 13, the BB flag set/reset time.

Note. When a STOP condition is detected in the slave mode (MST = 0), an interrupt request signal "I2CIRQ" occurs to the CPU.

Table 13 START condition/STOP condition detecting conditions

|                            | Standard clock mode                                                       | High-speed clock mode |
|----------------------------|---------------------------------------------------------------------------|-----------------------|
| SCL release time           | SSC value + 1 cycle (6.25 μs)                                             | 4 cycle (1.0 μs)      |
| Setup time                 | $\frac{SSC \ value + 1}{2} \ cycle < 4 \ \mu s \ (3.125 \ \mu s)$         | 2 cycle (0.5 μs)      |
| Hold time                  | $\frac{SSC \ value + 1}{2} \ cycle < 4 \ \mu s \ (3.125 \ \mu s)$         | 2 cycle (0.5 μs)      |
| BB flag set/<br>reset time | $\frac{\text{SSC value } -1}{2} + 2 \text{ cycles } (3.375  \mu\text{s})$ | 3.5 cycle (0.875 μs)  |

#### NOTE:

1. Unit : Cycle number of system clock φ SSC value is the decimal notation value of the START/STOP condition set bits SSC4 to SSC0. Do not set "0" or an odd number to SSC value. The value in parentheses is an example when the I²C START/STOP condition control register is set to "1816" at  $\varphi=4$  MHz.



Fig. 68 START/STOP condition detecting timing diagram



Fig. 69 STOP condition detecting timing diagram

## [I<sup>2</sup>C START/STOP Condition Control Register (S2D)] 001616

The I<sup>2</sup>C START/STOP condition control register (S2D: address 001616) controls START/STOP condition detection.

## • Bits 0 to 4: START/STOP condition set bits (SSC4-SSC0)

SCL release time, setup time, and hold time change the detection condition by value of the main clock divide ratio selection bit and the oscillation frequency f(XIN) because these time are measured by the internal system clock. Accordingly, set the proper value to the START/STOP condition set bits (SSC4 to SSC0) in considered of the system clock frequency. Refer to Table 13

Do not set "000002" or an odd number to the START/STOP condition set bits (SSC4 to SSC0).

Refer to Table 14, the recommended set value to START/STOP condition set bits (SSC4-SSC0) for each oscillation frequency.

## • Bit 5: SCL/SDA interrupt pin polarity selection bit (SIP)

An interrupt can occur when detecting the falling or rising edge of the SCL or SDA pin. This bit selects the polarity of the SCL or SDA pin interrupt pin.



Fig. 70 Structure of I<sup>2</sup>C START/STOP condition control register

#### Bit 6: SCL/SDA interrupt pin selection bit (SIS)

This bit selects the pin of which interrupt becomes valid between the SCL pin and the SDA pin.

Note. When changing the setting of the SCL/SDA interrupt pin polarity selection bit, the SCL/SDA interrupt pin selection bit, or the 12C-BUS interface enable bit ESO, the SCL/SDA interrupt request bit may be set. When selecting the SCL/SDA interrupt source, disable the interrupt before the SCL/SDA interrupt pin polarity selection bit, the SCL/SDA interrupt pin selection bit, or the I<sup>2</sup>C-BUS interface enable bit ES0 is set. Reset the request bit to "0" after setting these bits, and enable the interrupt.

Table 14 Recommended set value to START/STOP condition set bits (SSC4-SSC0) for each oscillation frequency

| Oscillation<br>frequency<br>f(XIN)(MHz) | Main clock<br>divide ratio | Internal clock φ<br>(MHz) | START/STOP<br>condition control<br>register | SCL release time (μs) | Setup time<br>(μs)  | Hold time<br>(μs) |
|-----------------------------------------|----------------------------|---------------------------|---------------------------------------------|-----------------------|---------------------|-------------------|
| 8 2                                     | 4                          | XXX11010                  | 6.75 μs (27 cycles)                         | 3.5 μs (14 cycles)    | 3.25 µs (13 cycles) |                   |
|                                         |                            | XXX11000                  | 6.25 μs (25 cycles)                         | 3.25 µs (13 cycles)   | 3.0 μs (12 cycles)  |                   |
| 8                                       | 8                          | 1                         | XXX00100                                    | 5.0 μs (5 cycles)     | 3.0 μs (3 cycles)   | 2.0 μs (2 cycles) |
| 4 2                                     | 2                          | 2                         | XXX01100                                    | 6.5 μs (13 cycles)    | 3.5 μs (7 cycles)   | 3.0 μs (6 cycles) |
|                                         | 2                          |                           | XXX01010                                    | 5.5 μs (11 cycles)    | 3.0 μs (6 cycles)   | 2.5 μs (5 cycles) |
| 2                                       | 2                          | 1                         | XXX00100                                    | 5.0 μs (5 cycles)     | 3.0 μs (3 cycles)   | 2.0 μs (2 cycles) |

NOTE:

1. Do not set an odd number to the START/STOP condition set bits (SSC4 to SSC0) and "000002".

## [I<sup>2</sup>C Special Mode Status Register (S3)] 001216

The I<sup>2</sup>C special mode status register (S3: address 001216) consists of the flags indicating I<sup>2</sup>C operating state in the I<sup>2</sup>C special mode, which is set by the I2C special mode control register (S3D: address 001716).

The stop condition flag is valid in all operating modes.

## Bit 0: Slave address 0 comparison flag (AAS0) Bit 1: Slave address 1 comparison flag (AAS1) Bit 2: Slave address 2 comparison flag (AAS2)

These flags indicate a comparison result of address data. These flags are valid only when the slave address control bit (MSLAD) is "1".

In the 7-bit addressing format of the slave reception mode, the respective slave address i (i = 0, 1, 2) comparison flags corresponding to the I<sup>2</sup>C slave address registers 0 to 2 are set to "1" when an address data immediately after an occurrence of a START condition agrees with the high-order 7-bit slave address stored in the I<sup>2</sup>C slave address registers 0 to 2 (addresses 0FF716 to 0FF916).

In the 10-bit addressing format of the slave mode, the respective slave address i (i = 0, 1, 2) comparison flags corresponding to the I<sup>2</sup>C slave address registers are set to "1" when an address data is compared with the 8 bits consisting of the slave address stored in the I<sup>2</sup>C slave address registers 0 to 2 and the RWB bit, and the first byte agrees.

These flags are initialized to "0" at reset, when the slave address control bit (MSLAD) is "0", or when writing data to the I2C data shift register (S0: address 001116).

#### • Bit 5: SCL pin low hold 2 flag (PIN2)

When the ACK interrupt control bit (ACKICON) and the ACK clock bit (ACK) are "1", this flag is set to "0" in synchronization with the falling of the data's last SCL clock, just before the ACK clock. The SCL pin is simultaneously held low, and the I<sup>2</sup>C interrupt request occurs.

This flag is initialized to "1" at reset, when the ACK interrupt control bit (ACKICON) is "0", or when writing "1" to the SCL pin low hold 2 flag set bit (PIN2IN).

The SCL pin is held low when either the SCL pin low hold bit (PIN) or the SCL pin low hold 2 flag (PIN2) becomes "0". The low hold state of the SCL pin is released when both the SCL pin low hold bit (PIN) and the SCL pin low hold 2 flag (PIN2) are

## Bit 7: Stop condition flag (SPCF)

This flag is set to "1" when a STOP condition occurs.

This flag is initialized to "0" at reset, when the I<sup>2</sup>C-BUS interface enable bit (ES0) is "0", or when writing "1" to the STOP condition flag clear bit (SPFCL).



Fig. 71 Structure of I<sup>2</sup>C special mode status register

# [I<sup>2</sup>C Special Mode Control Register (S3D)] 001716

The I<sup>2</sup>C special mode control register (S3D: address 0017<sub>16</sub>) controls special functions such as occurrence timing of reception interrupt request and extending slave address comparison to 3 bytes.

## • Bit 1: ACK interrupt control bit (ACKICON)

This bit controls the timing of I<sup>2</sup>C interrupt request occurrence at completion of data receiving due to master reception or slave reception.

When this bit is "0", the SCL pin low hold bit (PIN) is set to "0" in synchronization with the falling of the last SCL clock, including the ACK clock. The SCL pin is simultaneously held low, and the I<sup>2</sup>C interrupt request occurs.

When this bit is "1" and the ACK clock bit (ACK) is "1", the SCL pin low hold 2 flag (PIN2) is set to "0" in synchronization with the falling of the data's last SCL clock, just before the ACK clock. The SCL pin is simultaneously held low, and the I<sup>2</sup>C interrupt request occurs again. The ACK bit can be changed after the contents of data are confirmed by using this function.

## • Bit 2: I2C slave address control bit (MSLAD)

This bit controls a slave address. When this bit is "0", only the  $I^2C$  slave address register 0 (address 0FF716) becomes valid as a slave address and a read/write bit.

When this bit is "1", all of the I<sup>2</sup>C slave address registers 0 to 2 (addresses 0FF716 to 0FF916) become valid as a slave address and a read/write bit. In this case, when an address data agrees with any one of the I<sup>2</sup>C slave address registers 0 to 2, the slave address comparison flag (AAS) is set to "1" and the I<sup>2</sup>C slave address comparison flag corresponding to the agreed I<sup>2</sup>C slave address registers 0 to 2 is also set to "1".

## • Bit 5: SCL pin low hold 2 flag set bit (PIN2IN)

Writing "1" to this bit initializes the SCL pin low hold 2 flag (PIN2) to "1".

When writing "0", nothing is generated.

#### • Bit 6: SCL pin low hold set bit (PIN2HD)

When the SCL pin low hold bit (PIN) becomes "0", the SCL pin is held low. However, the SCL pin low hold bit (PIN) cannot be set to "0" by software. The SCL pin low hold set bit (PIN2HD) is used to, hold the SCL pin in the low state by software. When writing "1" to this bit, the SCL pin low hold 2 flag (PIN2) becomes "0", and the SCL pin is held low. When writing "0", nothing occurs.

# • Bit 7: STOP condition flag clear bit (SPFCL)

Writing "1" to this bit initializes the STOP condition flag (SPCF) to "0".

When writing "0", nothing is generated.



Fig. 72 Structure of I<sup>2</sup>C special mode control register

#### **Address Data Communication**

There are two address data communication formats, namely, 7bit addressing format and 10-bit addressing format. The respective address communication formats are described below.

#### 7-bit addressing format

To adapt the 7-bit addressing format, set the 10BIT SAD bit of the I<sup>2</sup>C control register (S1D: address 001416) to "0". The first 7bit address data transmitted from the master is compared with the high-order 7-bit slave address stored in the I<sup>2</sup>C slave address register. At the time of this comparison, address comparison of the RWB bit of the I<sup>2</sup>C slave address register is not performed. For the data transmission format when the 7-bit addressing format is selected, refer to Figure 73, (1) and (2).

# 10-bit addressing format

To adapt the 10-bit addressing format, set the 10BIT SAD bit of the I<sup>2</sup>C control register (S1D: address 001416) to "1". An address comparison is performed between the first-byte address data transmitted from the master and the 8-bit slave address stored in the I<sup>2</sup>C slave address register. At the time of this comparison, an

address comparison between the RWB bit of the I<sup>2</sup>C slave address register and the  $R/\overline{W}$  bit which is the last bit of the address data transmitted from the master is made. In the 10-bit addressing mode, the RWB bit which is the last bit of the address data not only specifies the direction of communication for control data, but also is processed as an address data bit.

When the first-byte address data agree with the slave address, the AAS bit of the I<sup>2</sup>C status register (S1: address 001316) is set to "1". After the second-byte address data is stored into the I<sup>2</sup>C data shift register (S0: address 001116), perform an address comparison between the second-byte data and the slave address by software. When the address data of the 2 bytes agree with the slave address, set the RWB bit of the I<sup>2</sup>C slave address register to "1" by software. This processing can make the 7-bit slave address and R/W data agree, which are received after a RESTART condition is detected, with the value of the I<sup>2</sup>C slave address register. For the data transmission format when the 10bit addressing format is selected, refer to Figure 73, (3) and (4)



Fig. 73 Address data communication format

#### **Example of Master Transmission**

An example of master transmission in the standard clock mode, at the SCL frequency of 100 kHz and in the ACK return mode is shown below.

- Set a slave address in the high-order 7 bits of the I<sup>2</sup>C slave address register and "0" into the RWB bit.
- (2) Set the ACK return mode and SCL = 100 kHz by setting "8516" in the I<sup>2</sup>C clock control register (S2: address 001516).
- (3) Set "0016" in the I<sup>2</sup>C status register (S1: address 001316) so that transmission/reception mode can become initializing condition.
- (4) Set a communication enable status by setting "0816" in the I<sup>2</sup>C control register (S1D: address 001416).
- (5) Confirm the bus free condition by the BB flag of the I<sup>2</sup>C status register (S1: address 001316).
- (6) Set the address data of the destination of transmission in the high-order 7 bits of the I<sup>2</sup>C data shift register (S0: address 001116) and set "0" in the least significant bit.
- (7) Set "F016" in the I<sup>2</sup>C status register (S1: address 001316) to generate a START condition. At this time, an SCL for 1 byte and an ACK clock automatically occur.
- (8) Set transmit data in the I<sup>2</sup>C data shift register (S0: address 001116). At this time, an SCL and an ACK clock automatically occur.
- (9) When transmitting control data of more than 1 byte, repeat step (8).
- (10) Set "D016" in the I<sup>2</sup>C status register (S1: address 001316) to generate a STOP condition if ACK is not returned from slave reception side or transmission ends.

#### **Example of Slave Reception**

An example of slave reception in the high-speed clock mode, at the SCL frequency of 400 kHz, in the ACK non-return mode and using the addressing format is shown below.

- (1) Set a slave address in the high-order 7 bits of the I<sup>2</sup>C slave address register and "0" in the RWB bit.
- (2) Set the no ACK clock mode and SCL = 400 kHz by setting "2516" in the I<sup>2</sup>C clock control register (S2: address 001516).
- (3) Set "0016" in the I<sup>2</sup>C status register (S1: address 001316) so that transmission/reception mode can become initializing condition.
- (4) Set a communication enable status by setting "0816" in the I<sup>2</sup>C control register (S1D: address 001416).
- (5) When a START condition is received, an address comparison is performed.
- (6) When all transmitted addresses are "0" (general call): AD0 of the  $I^2C$  status register (S1: address 001316) is set to "1" and an interrupt request signal occurs.
  - When the transmitted addresses agree with the address set in (1):
    - AAS of the  $I^2C$  status register (S1: address 001316) is set to "1" and an interrupt request signal occurs.
  - In the cases other than the above AD0 and AAS of the I<sup>2</sup>C status register (S1: address 001316) are set to "0" and no interrupt request signal occurs.
- (7) Set dummy data in the I<sup>2</sup>C data shift register (S0: address 001116).
- (8) When receiving control data of more than 1 byte, repeat step (7).
- (9) When a STOP condition is detected, the communication ends.

# Precautions when using multi-master I<sup>2</sup>C BUS interface

## (1) Read-modify-write instruction

The precautions when the read-modify-write instruction such as SEB, CLB etc. is executed for each register of the multi-master I<sup>2</sup>C-BUS interface are described below.

- I<sup>2</sup>C data shift register (S0: address 001116) When executing the read-modify-write instruction for this register during transfer, data may become a value not intended.
- I<sup>2</sup>C slave address registers 0 to 2 (S0D0 to S0D2: addresses 0FF716 to0FF916)

When the read-modify-write instruction is executed for this register at detecting the STOP condition, data may become a value not intended. It is because H/W changes the read/write bit (RWB) at the above timing.

- I<sup>2</sup>C status register (S1: address 001316)
   Do not execute the read-modify-write instruction for this register because all bits of this register are changed by H/W.
- I<sup>2</sup>C control register (S1D: address 0014<sub>16</sub>)
  When the read-modify-write instruction is executed for this register at detecting the START condition or at completing the byte transfer, data may become a value not intended. Because H/W changes the bit counter (BC0-BC2) at the above timing.
- I<sup>2</sup>C clock control register (S2: address 001516)

  The read-modify-write instruction can be executed for this register.
- I<sup>2</sup>C START/STOP condition control register (S2D: address 001616)

The read-modify-write instruction can be executed for this register.

# (2) START condition generating procedure using multi-master

1. Procedure example (The necessary conditions of the generating procedure are described as the following 2 to 5.

LDA -(Taking out of slave address value) SEI (Interrupt disabled) BBS 5, S1, BUSBUSY (BB flag confirming and branch process) BUSFREE: STA S0 (Writing of slave address value) LDM #\$F0, S1 (Trigger of START condition generating) (Interrupt enabled) CLI **BUSBUSY**: (Interrupt enabled) CLI

- 2. Use "Branch on Bit Set" of "BBS 5, S1, -" for the BB flag confirming and branch process.
- 3. Use "STA \$12, STX \$12" or "STY \$12" of the zero page addressing instruction for writing the slave address value to the I<sup>2</sup>C data shift register.
- 4. Execute the branch instruction of above 2 and the store instruction of above 3 continuously shown the above procedure example.

- 5. Disable interrupts during the following three process steps:
- BB flag confirming
- Writing of slave address value
- Trigger of START condition generating

When the condition of the BB flag is bus busy, enable interrupts immediately.

# (3) RESTART condition generating procedure

1. Procedure example (The necessary conditions of the generating procedure are described as the following 2 to 4.)

Execute the following procedure when the PIN bit is "0"

:
LDM #\$00, S1 (Select slave receive mode)
LDA – (Taking out of slave address value)
SEI (Interrupt disabled)
STA S0 (Writing of slave address value)
LDM #\$F0, S1 (Trigger of RESTART condition generating)
CLI (Interrupt enabled)

- 2. Select the slave receive mode when the PIN bit is "0". Do not write "1" to the PIN bit. Neither "0" nor "1" is specified for the writing to the BB bit.
  - The TRX bit becomes "0" and the SDA pin is released.
- The SCL pin is released by writing the slave address value to the I<sup>2</sup>C data shift register.
- 4. Disable interrupts during the following two process steps:
- · Writing of slave address value
- Trigger of RESTART condition generating

# (4) Writing to I<sup>2</sup>C status register

Do not execute an instruction to set the PIN bit to "1" from "0" and an instruction to set the MST and TRX bits to "0" from "1" simultaneously. It is because it may enter the state that the SCL pin is released and the SDA pin is released after about one machine cycle. Do not execute an instruction to set the MST and TRX bits to "0" from "1" simultaneously when the PIN bit is "1". It is because it may become the same as above.

#### (5) Process of after STOP condition generating

Do not write data in the  $I^2C$  data shift register S0 and the  $I^2C$  status register S1 until the bus busy flag BB becomes "0" after generating the STOP condition in the master mode. It is because the STOP condition waveform might not be normally generated. Reading to the above registers does not have the problem.

## **RESET CIRCUIT**

To reset the microcomputer,  $\overline{RESET}$  pin should be <u>held at an "L"</u> level for 16 cycles or more of XIN. Then the  $\overline{RESET}$  pin is returned to an "H" level (the power source voltage should be between 2.7 V and 5.5 V, and the oscillation should be stable), reset is released. After the reset is completed, the program starts from the address contained in address FFFD16 (high-order byte) and address FFFC16 (low-order byte).

Input to the  $\overline{RESET}$  pin in the following procedure.

- · When power source is stabilized
- (1) Input "L" level to  $\overline{RESET}$  pin.
- (2) Input "L" level for 16 cycles or more to XIN pin.
- (3) Input "H" level to  $\overline{RESET}$  pin.
- At power-on
- (1) Input "L" level to  $\overline{RESET}$  pin.
- (2) Increase the power source voltage to 2.7 V.
- (3) Wait for td(P-R) until internal power source has stabilized.
- (4) Input "L" level for 16 cycles or more to XIN pin.
- (5) Input "H" level to RESET pin.



Fig. 74 Reset circuit example



Fig. 75 Reset sequence

|          |                                                                 | Address            | Register contents         |      |                                                  | Address            | Register contents           |
|----------|-----------------------------------------------------------------|--------------------|---------------------------|------|--------------------------------------------------|--------------------|-----------------------------|
| 1)       | Port P0 (P0)                                                    | 000016             | 0016                      | (44) | Times 7 (less ender) (T71)                       | 002816             | FF16                        |
| 1)       | Port P0 direction register (P0D)                                | 000016             | 0016                      |      | Timer Z (low-order) (TZL)                        |                    | FF <sub>16</sub>            |
| 2)       | • ,                                                             | 000116             | 0016                      |      | Timer Z (high-order) (TZH)                       | 002916             | 0016                        |
| 3)       | Port P1 (P1)                                                    |                    | 0016                      |      | Timer Z mode register (TZM)                      | 002A <sub>16</sub> | 0016                        |
| !)<br>·\ | Port P1 direction register (P1D)                                | 000316             | 0016                      |      | PWM control register (PWMCON)                    | 002B <sub>16</sub> | XXXXXXXX                    |
| 5)       | Port P2 (P2)                                                    | 000416             |                           |      | PWM prescaler (PREPWM)                           |                    |                             |
| 5)       | Port P2 direction register (P2D)                                | 000516             | 0016                      |      | PWM register (PWM)                               |                    | XXXXXXX                     |
| )        | Port P3 (P3)                                                    | 000616             |                           |      | Baud rate generator 3 (BRG3)                     |                    | X X X X X X X X             |
| 3)       | Port P3 direction register (P3D)                                | 000716             | 0016                      |      | Transmit/Receive buffer register 3 (TB3/RB3)     |                    | X X X X X X X               |
| 9)       | Port P4 (P4)                                                    | 000816             | 0016                      | (49) | Serial I/O3 status register (SIO3STS)            | 003116             | 1000000                     |
| 0)       | Port P4 direction register (P4D)                                | 000916             | 0016                      | (50) | Serial I/O3 control register (SIO3CON)           | 003216             | 0016                        |
| 1)       | Port P5 (P5)                                                    | 000A <sub>16</sub> | 0016                      | (51) | UART3 control register (UART3CON)                |                    | 1 1 1 0 0 0 0               |
| 2)       | Port P5 direction register (P5D)                                | 000B <sub>16</sub> | 0016                      | (52) | AD/DA control register (ADCON)                   |                    | 0 0 0 0 1 0 0               |
| 3)       | Port P6 (P6)                                                    | 000C <sub>16</sub> | 0016                      | (53) | AD conversion register 1 (AD1)                   | 003516             | [X X X X X X X]             |
| 4)       | Port P6 direction register (P6D)                                | 000D <sub>16</sub> | 0016                      | (54) | DA1 conversion register (DA1)                    | 003616             | 0016                        |
| 5)       | Timer 12, X count source selection register (T12XCSS)           | 000E <sub>16</sub> | 0 0 1 1 0 0 1 1           | (55) | DA2 conversion register (DA2)                    | 003716             | 0016                        |
| 6)       | Timer Y, Z count source selection register (TYZCSS)             | 000F <sub>16</sub> | 0 0 1 1 0 0 1 1           | (56) | AD conversion register 2 (AD2)                   | 003816             | 0 0 0 0 0 X                 |
| 7)       | MISRG                                                           | 001016             | 0016                      | (57) | Interrupt source selection register (INTSEL)     | 003916             | 0016                        |
| 18)      | I <sup>2</sup> C data shift register (S0)                       | 001116             | X   X   X   X   X   X   X | (58) | Interrupt edge selection register (INTEDGE)      | 003A16             | 0016                        |
| 9)       | I <sup>2</sup> C special mode status register (S3)              | 001216             | 0 0 1 0 0 0 0 0           | (59) | CPU mode register (CPUM)                         | 003B <sub>16</sub> | 0 1 0 0 1 0 0               |
| 20)      | I <sup>2</sup> C status register (S1)                           | 001316             | 0 0 0 1 0 0 0 X           | (60) | Interrupt request register 1 (IREQ1)             | 003C <sub>16</sub> | 0016                        |
| 21)      | I <sup>2</sup> C control register (S1D)                         | 001416             | 0016                      | (61) | Interrupt request register 2 (IREQ2)             | 003D <sub>16</sub> | 0016                        |
| 22)      | I <sup>2</sup> C clock control register (S2)                    | 001516             | 0016                      | (62) | Interrupt control register 1 (ICON1)             | 003E <sub>16</sub> | 0016                        |
| 23)      | I <sup>2</sup> C START/STOP condition control register (S2D)    | 001616             | 0 0 0 1 1 0 1 0           | (63) | Interrupt control register 2 (ICON2)             | 003F <sub>16</sub> | 0016                        |
| 24)      | I <sup>2</sup> C special mode control register (S3D)            | 001716             | 0016                      | (64) | Flash memory control register 0 (FMCR0)          | 0FE0 <sub>16</sub> | 0 0 0 0 0 0 0               |
| 25)      | Transmit/Receive buffer register 1 (TB1/RB1)                    | 001816             | XXXXXXXX                  | (65) | Flash memory control register 1 (FMCR1)          | 0FE1 <sub>16</sub> | 0 1 0 0 0 0 0               |
| 26)      | Serial I/O1 status register (SIO1STS)                           | 001916             | 1 0 0 0 0 0 0 0           | (66) | Flash memory control register 2 (FMCR2)          | 0FE216             | 0 1 0 0 0 1 0               |
| 27)      | Serial I/O1 control register (SIO1CON)                          | 001A <sub>16</sub> | 0016                      | (67) | Port P0 pull-up control register (PULL0)         | 0FF016             | 0016                        |
| 28)      | UART1 control register (UART1CON)                               | 001B <sub>16</sub> | 1 1 1 0 0 0 0 0           | (68) | Port P1 pull-up control register (PULL1)         | 0FF1 <sub>16</sub> | 0016                        |
| 29)      | Baud rate generator 1 (BRG1)                                    | 001C <sub>16</sub> | XXXXXXXX                  |      | Port P2 pull-up control register (PULL2)         | 0FF216             | 0016                        |
| 30)      | Serial I/O2 control register (SIO2CON)                          | 001D <sub>16</sub> | 0016                      | (70) | Port P3 pull-up control register (PULL3)         | 0FF316             | 0016                        |
| 31)      | Watchdog timer control register (WDTCON)                        | 001E <sub>16</sub> | 0 0 1 1 1 1 1 1           |      | Port P4 pull-up control register (PULL4)         | 0FF4 <sub>16</sub> | 0016                        |
|          | Serial I/O2 register (SIO2)                                     | 001F <sub>16</sub> | X X X X X X X X X         |      | Port P5 pull-up control register (PULL5)         | 0FF5 <sub>16</sub> | 0016                        |
|          | Prescaler 12 (PRE12)                                            | 002016             | FF16                      |      | Port P6 pull-up control register (PULL6)         | 0FF6 <sub>16</sub> | 0016                        |
|          | Timer 1 (T1)                                                    | 002116             | 0116                      | . ,  | I <sup>2</sup> C slave address register 0 (S0D0) | 0FF7 <sub>16</sub> | 0016                        |
|          | Timer 2 (T2)                                                    | 002216             | FF16                      |      | I <sup>2</sup> C slave address register 1 (S0D1) | 0FF8 <sub>16</sub> |                             |
|          | Timer XY mode register (TM)                                     | 002316             | 0016                      |      | I <sup>2</sup> C slave address register 2 (S0D2) | 0FF9 <sub>16</sub> | 0016                        |
|          | Prescaler X (PREX)                                              | 002416             | FF16                      |      | Processor status register                        | (PS)               | X X X X X 1 X               |
|          | Timer X (TX)                                                    | 002516             | FF16                      |      | Program counter                                  | (PCH)              | FFFD <sub>16</sub> contents |
|          | Prescaler Y (PREY)                                              | 002616             | FF16                      | (10) |                                                  | (PCL)              | FFFC <sub>16</sub> contents |
| ,        | Timer Y (TY)                                                    | 002716             | FF16                      |      |                                                  | (· JL)             |                             |
|          | , ,                                                             |                    |                           |      |                                                  |                    |                             |
| lot      | e: X: Not fixed.  Since the initial values for other than above | mentione           | d registers and<br>t.     |      |                                                  |                    |                             |

Fig. 76 Internal status at reset

#### **CLOCK GENERATING CIRCUIT**

The 3804 group (Spec.L) has two built-in oscillation circuits: main clock XIN-XOUT oscillation circuit and sub clock XCIN-XCOUT oscillation circuit. An oscillation circuit can be formed by connecting a resonator between XIN and XOUT (XCIN and XCOUT). Use the circuit constants in accordance with the resonator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feed-back resistor exists on-chip.(An external feed-back resistor may be needed depending on conditions.) However, an external feedback resistor is needed between XCIN and XCOUT.

Immediately after power on, only the XIN oscillation circuit starts oscillating, and XCIN and XCOUT pins function as I/O ports.

## • Frequency Control

#### (1) Middle-speed mode

The internal clock  $\phi$  is the frequency of XIN divided by 8. After reset is released, this mode is selected.

# (2) High-speed mode

The internal clock  $\phi$  is half the frequency of XIN.

#### (3) Low-speed mode

The internal clock  $\phi$  is half the frequency of XCIN.

#### (4) Low power dissipation mode

The low power consumption operation can be realized by stopping the main clock XIN in low-speed mode. To stop the main clock, set bit 5 of the CPU mode register to "1". When the main clock XIN is restarted (by setting the main clock stop bit to "0"), set sufficient time for oscillation to stabilize.

The sub-clock XCIN-XCOUT oscillating circuit can not directly input clocks that are generated externally. Accordingly, make sure to cause an external resonator to oscillate.

#### **Oscillation Control**

## (1) Stop mode

If the STP instruction is executed, the internal clock  $\boldsymbol{\phi}$  stops at an "H" level, and XIN and XCIN oscillators stop. When the oscillation stabilizing time set after STP instruction released bit (bit 0 of address 001016) is "0", the prescaler 12 is set to "FF16" and timer 1 is set to "0116". When the oscillation stabilizing time set after STP instruction released bit is "1", set the sufficient time for oscillation of used oscillator to stabilize since nothing is set to the prescaler 12 and timer 1.

After STP instruction is released, the input of the prescaler 12 is connected to count source which had set at executing the STP instruction, and the output of the prescaler 12 is connected to timer 1. Oscillator restarts when an external interrupt is received, but the internal clock  $\phi$  is not supplied to the CPU (remains at "H") until timer 1 underflows. The internal clock  $\boldsymbol{\phi}$  is supplied for the first time, when timer 1 underflows. This ensures time for the clock oscillation using the ceramic resonators to be stabilized. When the oscillator is restarted by reset, apply "L" level to the RESET pin until the oscillation is stable since a wait time will not be generated.

In the flash memory L version, the built-in power source circuit is switched to the low power dissipation mode at executing the STP instruction to reduce consumption current. At returning from the STP instruction, the built-in power source circuit is switched to the normal mode, but a specified time is required from when the power supply to the flash memory is started until the flash memory operation is enabled. In this version, set a wait time of 100 µs or more with the oscillation stabilizing time set after STP instruction released function by using timer 1.

## (2) Wait mode

If the WIT instruction is executed, the internal clock  $\phi$  stops at an "H" level, but the oscillator does not stop. The internal clock  $\phi$ restarts at reset or when an interrupt is received. Since the oscillator does not stop, normal operation can be started immediately after the clock is restarted.

To ensure that the interrupts will be received to release the STP or WIT state, their interrupt enable bits must be set to "1" before executing of the STP or WIT instruction.

When releasing the STP state, the input of the prescaler 12 and timer 1 is connected to the count source which had set at executing the STP instruction and the prescaler 12 and timer 1 will start counting. Set the timer 1 interrupt enable bit to "0" before executing the STP instruction.

#### <Notes>

- · If you switch the mode between middle/high-speed and lowspeed, stabilize both XIN and XCIN oscillations. The sufficient time is required for the sub clock to stabilize, especially immediately after power on and at returning from stop mode. When switching the mode between middle/high-speed and low-speed, set the frequency on condition that f(XIN) > $3 \times f(XCIN)$ .
- When using the quartz-crystal oscillator of high frequency, such as 16 MHz etc., it may be necessary to select a specific oscillator with the specification demanded.
- When using the oscillation stabilizing time set after STP instruction released bit set to "1", evaluate time to stabilize oscillation of the used oscillator and set the value to the timer 1 and prescaler 12.



Fig. 77 Ceramic resonator circuit



Fig. 78 External clock input circuit



Fig. 79 System clock generating circuit block diagram (Single-chip mode)



Fig. 80 State transitions of system clock

#### **FLASH MEMORY MODE**

The 3804 group (Spec.L)'s flash memory version has the flash memory that can be rewritten with a single power source.

For this flash memory, three flash memory modes are available in which to read, program, and erase: the parallel I/O and standard serial I/O modes in which the flash memory can be manipulated using a programmer and the CPU rewrite mode in which the flash memory can be manipulated by the Central Processing Unit (CPU).

This flash memory version has some blocks on the flash memory as shown in Figure 81 and each block can be erased.

In addition to the ordinary User ROM area to store the MCU operation control program, the flash memory has a Boot ROM area that is used to store a program to control rewriting in CPU rewrite and standard serial I/O modes. This Boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the factory. However, the user can write a rewrite control program in this area that suits the user's application system. This Boot ROM area can be rewritten in only parallel I/O

#### Summary

Table 15 lists the summary of the 3804 group (Spec.L) flash memory version.

Table 15 Summary of 3804 group (Spec.L)'s flash memory version

|                      | Item                        | Specifications                                                         |  |  |
|----------------------|-----------------------------|------------------------------------------------------------------------|--|--|
| Power source voltage | (Vcc)                       | Vcc = 2.7 to 5.5 V                                                     |  |  |
| Program/Erase VPP v  | oltage (VPP)                | Vcc = 2.7 to 5.5 V                                                     |  |  |
| Flash memory mode    |                             | 3 modes; Parallel I/O mode, Standard serial I/O mode, CPU rewrite mode |  |  |
| Erase block division | User ROM area/Data ROM area | Refer to Figure 81.                                                    |  |  |
|                      | Boot ROM area (1)           | Not divided (4 Kbytes)                                                 |  |  |
| Program method       |                             | In units of bytes                                                      |  |  |
| Erase method         |                             | Block erase                                                            |  |  |
| Program/Erase contro | ol method                   | Program/Erase control by software command                              |  |  |
| Number of commands   | 3                           | 5 commands                                                             |  |  |
| Number of program/E  | rase times                  | 100(Max.)                                                              |  |  |
| ROM code protection  |                             | Available in parallel I/O mode and standard serial I/O mode            |  |  |

# NOTE:

Table 16 Electrical characteristics of flash memory (program ROM)

| Symbol   | Parameter                                                  |              | Test conditions            | Limits |      |      | Unit  |
|----------|------------------------------------------------------------|--------------|----------------------------|--------|------|------|-------|
| Syllibol |                                                            |              | rest conditions            | Min.   | Тур. | Max. | Offic |
| _        | Byte programming ti                                        | me           | Vcc = 5.0 V, Topr = 25 °C  | -      | 60   | 400  | μS    |
|          | Block erase time (Block 1) (Block 2) (Block 3) (Block A, E | (Block 1)    |                            | -      | 0.5  | 9    | S     |
|          |                                                            | (Block 2)    | Vcc = 5.0 V, Topr = 25 °C  | _      | 0.9  | 9    | S     |
| _        |                                                            | (Block 3)    | 1 VCC = 5.0 V, 10pt = 25 C | _      | 1.3  | 9    | S     |
|          |                                                            | (Block A, B) |                            | _      | 0.3  | 9    | S     |

#### NOTES:

- 1. Vcc = AVcc = 2.7 V to 5.5 V, Topr = 0 °C to 60 °C, unless otherwise noted.
- 2. Definition of programming/erase count The programming/erase count refers to the number of erase operations per block. For example, if block A is a 2 K-byte block and 2,048 1-byte writes are performed, all to different addresses, after which block A is erased, the programming/erase count is 1. Note that for each erase operation it is not possible to perform more than one programming (write) operation to the same address (overwrites prohibited).
- This is the number of times for which all electrical characteristics are guaranteed after a programming or erase operation. (The
- guarantee covers the range from 1 to maximum value.)
  On systems where reprogramming is performed a large number of times, it is possible to reduce the effective number of overwrites by sequentially shifting the write address, so that as much of the available area of the block is used up through successive programming (write) operations before an erase operation is performed. For example, if each programming operation uses 16 bytes of space, a maximum of 128 programming operations may be performed before it becomes necessary to erase the block in order to continue. In this way the effective number of overwrites can be kept low. The effective overwrite count can be further reduced by evenly dividing operations between block A and block B. It is recommended that data be retained on the number of times each block has been erased and a limit count set.
- If a block erase error occurs, execute the clear status register command followed by the block erase command a minimum of three times and until the erase error is no longer generated.

The Boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the factory. This Boot ROM area can be erased and written in only parallel I/O mode.

#### **Boot Mode**

The control program for CPU rewrite mode must be written into the User ROM or Boot ROM area in parallel I/O mode beforehand. (If the control program is written into the Boot ROM area, the standard serial I/O mode becomes unusable.)

See Figure 81 for details about the Boot ROM area.

Normal microcomputer mode is entered when the microcomputer is reset with pulling CNVss pin low. In this case, the CPU starts operating using the control program in the User

When the microcomputer is reset and the CNVss pin high after pulling the P45/TxD1 pin and CNVss pin high, the CPU starts operating (start address of program is stored into addresses FFFC16 and FFFD16) using the control program in the Boot ROM area. This mode is called the "Boot mode". Also, User ROM area can be rewritten using the control program in the Boot ROM area.

#### **Block Address**

Block addresses refer to the maximum address of each block. These addresses are used in the block erase command.

#### **CPU Rewrite Mode**

In CPU rewrite mode, the internal flash memory can be operated on (read, program, or erase) under control of the Central Processing Unit (CPU).

In CPU rewrite mode, only the User ROM area shown in Figure 81 can be rewritten; the Boot ROM area cannot be rewritten. Make sure the program and block erase commands are issued for only the User ROM area and each block area.

The control program for CPU rewrite mode can be stored in either User ROM or Boot ROM area. In the CPU rewrite mode, because the flash memory cannot be read from the CPU, the rewrite control program must be transferred to internal RAM area before it can be executed.



Fig. 81 Block diagram of built-in flash memory

#### **Outline Performance**

CPU rewrite mode is usable in the single-chip or Boot mode. The only User ROM area can be rewritten.

In CPU rewrite mode, the CPU erases, programs and reads the internal flash memory as instructed by software commands. This rewrite control program must be transferred to internal RAM area before it can be executed.

The MCU enters CPU rewrite mode by setting "1" to the CPU rewrite mode select bit (bit 1 of address 0FE016). Then, software commands can be accepted.

Use software commands to control program and erase operations. Whether a program or erase operation has terminated normally or in error can be verified by reading the status register. Figure 82 shows the flash memory control register 0.

Bit 0 of the flash memory control register 0 is the  $RY/\overline{BY}$  status flag used exclusively to read the operating status of the flash memory. During programming and erase operations, it is "0" (busy). Otherwise, it is "1" (ready).

Bit 1 of the flash memory control register 0 is the CPU rewrite mode select bit. When this bit is set to "1", the MCU enters CPU rewrite mode. And then, software commands can be accepted. In CPU rewrite mode, the CPU becomes unable to access the internal flash memory directly. Therefore, use the control program in the internal RAM for write to bit 1. To set this bit 1 to "1", it is necessary to write "0" and then write "1" in succession to bit 1. The bit can be set to "0" by only writing "0".

Bit 2 of the flash memory control register 0 is the 8 KB user block E/W enable bit. By setting combination of bit 4 of the flash memory control register 2 and this bit as shown in Table 17, E/W is disabled to user block in the CPU rewriting mode.

Bit 3 of the flash memory control register 0 is the flash memory reset bit used to reset the control circuit of internal flash memory. This bit is used when flash memory access has failed. When the CPU rewrite mode select bit is "1", setting "1" for this bit resets the control circuit. To release the reset, it is necessary to set this

Bit 5 of the flash memory control register 0 is the User ROM area select bit and is valid only in the boot mode. Setting this bit to "1" in the boot mode switches an accessible area from the boot ROM area to the user ROM area. To use the CPU rewrite mode in the boot mode, set this bit to "1". To rewrite bit 5, execute the user original reprogramming control software transferred to the internal RAM in advance.

Bit 6 of the flash memory control register 0 is the program status flag. This bit is set to "1" when writing to flash memory is failed. When program error occurs, the block cannot be used.

Bit 7 of the flash memory control register 0 is the erase status flag.

This bit is set to "1" when erasing flash memory is failed. When erase error occurs, the block cannot be used.

Figure 83 shows the flash memory control register 1.

Bit 0 of the flash memory control register 1 is the Erase suspend enable bit. By setting this bit to "1", the erase suspend mode to suspend erase processing temporary when block erase command is executed can be used. In order to set this bit to "1", writing "0" and "1" in succession to bit 0. In order to set this bit to "0", write "0" only to bit 0.

Bit 1 of the flash memory control register 1 is the erase suspend request bit. By setting this bit to "1" when erase suspend enable bit is "1", the erase processing is suspended.

Bit 6 of the flash memory control register 1 is the erase suspend flag. This bit is cleared to "0" at the flash erasing.



Fig. 82 Structure of flash memory control register 0



Fig. 83 Structure of flash memory control register 1



Fig. 84 Structure of flash memory control register 2

Table 17 State of E/W inhibition function

| All user block E/W enable bit | 8 KB user block<br>E/W enable bit | 8 KB × 2 block<br>Addresses C00016 to FFFF16 | 16 KB + 24 KB block<br>Addresses 200016 to BFFF16 | Data block<br>Addresses 100016 to 1FFF16 |  |
|-------------------------------|-----------------------------------|----------------------------------------------|---------------------------------------------------|------------------------------------------|--|
| 0                             | 0                                 | E/W disabled                                 | E/W disabled                                      | E/W enabled                              |  |
| 0 1                           |                                   | E/W disabled                                 | E/W disabled                                      | E/W enabled                              |  |
| 1                             | 0                                 | E/W disabled                                 | E/W enabled                                       | E/W enabled                              |  |
| 1 1                           |                                   | E/W enabled                                  | E/W enabled                                       | E/W enabled                              |  |

Figure 85 shows a flowchart for setting/releasing CPU rewrite mode.



Fig. 85 CPU rewrite mode set/release flowchart be sure to execute

## <Notes on CPU Rewrite Mode>

Take the notes described below when rewriting the flash memory in CPU rewrite mode.

# (1) Operation speed

During CPU rewrite mode, set the system clock  $\phi$  to 4.0 MHz or less using the clock division ratio selection bits (bits 6 and 7 of address 003B16).

# (2) Instructions inhibited against use

The instructions which refer to the internal data of the flash memory cannot be used during CPU rewrite mode.

# (3) Interrupts

The interrupts cannot be used during CPU rewrite mode because they refer to the internal data of the flash memory.

# (4) Watchdog timer

If the watchdog timer has been already activated, internal reset due to an underflow will not occur because the watchdog timer is surely cleared during program or erase.

## (5) Reset

Reset is always valid. The MCU is activated using the boot mode at release of reset in the condition of CNVss = "H", so that the program will begin at the address which is stored in addresses FFFC16 and FFFD16 of the boot ROM area.

#### **Software Commands**

Table 18 lists the software commands.

After setting the CPU rewrite mode select bit to "1", execute a software command to specify an erase or program operation. Each software command is explained below.

## • Read Array Command (FF16)

The read array mode is entered by writing the command code "FF16" in the first bus cycle. When an address to be read is input in one of the bus cycles that follow, the contents of the specified address are read out at the data bus (D0 to D7).

The read array mode is retained until another command is written.

#### • Read Status Register Command (7016)

When the command code "7016" is written in the first bus cycle, the contents of the status register are read out at the data bus (Do to D7) by a read in the second bus cycle.

The status register is explained in the next section.

#### • Clear Status Register Command (5016)

This command is used to clear the bits SR4 and SR5 of the status register after they have been set. These bits indicate that operation has ended in an error. To use this command, write the command code "5016" in the first bus cycle.

## • Program Command (4016)

Program operation starts when the command code "4016" is written in the first bus cycle. Then, if the address and data to program are written in the 2nd bus cycle, program operation (data programming and verification) will start.

Whether the write operation is completed can be confirmed by read status register or the  $RY/\overline{BY}$  status flag. When the program starts, the read status register mode is entered automatically and the contents of the status register is read at the data bus (D<sub>0</sub> to D7). The status register bit 7 (SR7) is set to "0" at the same time the write operation starts and is returned to "1" upon completion of the write operation. In this case, the read status register mode remains active until the read array command (FF16) is written.

The  $RY/\overline{BY}$  status flag of the flash memory control register is "0" during write operation and "1" when the write operation is completed as is the status register bit 7.

At program end, program results can be checked by reading the status register.



Fig. 86 Program flowchart

Table 18 List of software commands (CPU rewrite mode)

|                       | avala           | First bus cycle |                  |                    | Second bus cycle |                   |                    |
|-----------------------|-----------------|-----------------|------------------|--------------------|------------------|-------------------|--------------------|
| Command               | cycle<br>number | Mode            | Address          | Data<br>(Do to D7) | Mode             | Address           | Data<br>(Do to D7) |
| Read array            | 1               | Write           | X <sup>(4)</sup> | FF16               |                  |                   |                    |
| Read status register  | 2               | Write           | Х                | 7016               | Read             | Х                 | SRD <sup>(1)</sup> |
| Clear status register | 1               | Write           | Х                | 5016               |                  |                   |                    |
| Program               | 2               | Write           | Х                | 4016               | Write            | WA <sup>(2)</sup> | WD <sup>(2)</sup>  |
| Block erase           | 2               | Write           | Х                | 2016               | Write            | BA(3)             | D016               |

#### NOTES:

- 1. SRD = Status Register Data
- WA = Write Address, WD = Write Data
- BA = Block Address to be erased (Input the maximum address of each block.)
   X denotes a given address in the User ROM area.

# • Block Erase Command (2016/D016)

By writing the command code "2016" in the first bus cycle and the confirmation command code "D016" and the block address in the second bus cycle that follows, the block erase (erase and erase verify) operation starts for the block address of the flash memory to be specified.

Whether the block erase operation is completed can be confirmed by read status register or the RY/BY status flag of flash memory control register. At the same time the block erase operation starts, the read status register mode is automatically entered, so that the contents of the status register can be read out. The status

bit 7 (SR7) is set to "0" at the same time the block erase operation starts and is returned to "1" upon completion of the block erase operation. In this case, the read status register mode remains active until the read array command (FF16) is written.

The RY/BY status flag is "0" during block erase operation and "1" when the block erase operation is completed as is the status register bit 7.

After the block erase ends, erase results can be checked by reading the status register. For details, refer to the section where the status register is detailed.



Fig. 87 Erase flowchart

#### Status Register

The status register shows the operating status of the flash memory and whether erase operations and programs ended successfully or in error. It can be read in the following ways:

- (1) By reading an arbitrary address from the User ROM area after writing the read status register command (7016)
- (2) By reading an arbitrary address from the User ROM area in the period from when the program starts or erase operation starts to when the read array command (FF16) is input.

Also, the status register can be cleared by writing the clear status register command (5016).

After reset, the status register is set to "8016".

Table 19 shows the status register. Each bit in this register is explained below.

# • Sequencer status (SR7)

The sequencer status indicates the operating status of the flash memory. This bit is set to "0" (busy) during write or erase operation and is set to "1" when these operations ends. After power-on, the sequencer status is set to "1" (ready).

#### • Erase status (SR5)

The erase status indicates the operating status of erase operation. If an erase error occurs, it is set to "1". When the erase status is cleared, it is reset to "0".

## • Program status (SR4)

The program status indicates the operating status of write operation.

When a write error occurs, it is set to "1".

The program status is reset to "0" when it is cleared.

If "1" is written for any of the SR5 and SR4 bits, the read array, program, and block erase commands are not accepted. Before executing these commands, execute the clear status register command (5016) and clear the status register.

Also, if any commands are not correct, both SR5 and SR4 are set

Table 19 Definition of each bit in status register

| Each bit of | Status name          | Definition          |                     |  |  |
|-------------|----------------------|---------------------|---------------------|--|--|
| SRD bits    | Status flame         | "1"                 | "O"                 |  |  |
| SR7 (bit 7) | Sequencer status     | Ready               | Busy                |  |  |
| SR6 (bit 6) | Reserved             | -                   | -                   |  |  |
| SR5 (bit 5) | Erase status         | Terminated in error | Terminated normally |  |  |
| SR4 (bit 4) | Program status       | Terminated in error | Terminated normally |  |  |
| SR3 (bit 3) | Reserved             | -                   | _                   |  |  |
| SR2 (bit 2) | Reserved             | -                   | _                   |  |  |
| SR1 (bit 1) | Reserved             | -                   | _                   |  |  |
| SR0 (bit 0) | SR0 (bit 0) Reserved |                     | _                   |  |  |

# **Full Status Check**

By performing full status check, it is possible to know the execution results of erase and program operations. Figure 88 shows a full status check flowchart and the action to be taken when each error occurs.



Fig. 88 Full status check flowchart and remedial procedure for errors

## **Functions To Inhibit Rewriting Flash Memory Version**

To prevent the contents of internal flash memory from being read out or rewritten easily, this MCU incorporates a ROM code protect function for use in parallel I/O mode and an ID code check function for use in standard serial I/O mode.

#### ROM Code Protect Function

The ROM code protect function is the function to inhibit reading out or modifying the contents of internal flash memory by using the ROM code protect control address (address FFDB16) in parallel I/O mode. Figure 89 shows the ROM code protect control address (address FFDB16). (This address exists in the User ROM area.)

If one or both of the pair of ROM code protect bits is set to "0", the ROM code protect is turned on, so that the contents of internal flash memory are protected against readout and modification. The ROM code protect is implemented in two levels. If level 2 is selected, the flash memory is protected even against readout by a shipment inspection LSI tester, etc. When an attempt is made to select both level 1 and level 2, level 2 is selected by default.

If both of the two ROM code protect reset bits are set to "00", the ROM code protect is turned off, so that the contents of internal flash memory can be readout or modified. Once the ROM code protect is turned on, the contents of the ROM code protect reset bits cannot be modified in parallel I/O mode. Use the serial I/O or CPU rewrite mode to rewrite the contents of the ROM code protect reset bits.

Rewriting of only the ROM code protect control address (address FFDB<sub>16</sub>) cannot be performed. When rewriting the ROM code protect reset bit, rewrite the whole user ROM area (block 0) containing the ROM code protect control address.



Fig. 89 Structure of ROM code protect control address

## • ID Code Check Function

Use this function in standard serial I/O mode. When the contents of the flash memory are not blank, the ID code sent from the programmer is compared with the ID code written in the flash memory to see if they match. If the ID codes do not match, the commands sent from the programmer are not accepted. The ID code consists of 8-bit data, and its areas are FFD416 to FFDA16. Write a program which has had the ID code preset at these addresses to the flash memory.



Fig. 90 ID code store addresses

## Parallel I/O Mode

The parallel I/O mode is used to input/output software commands, address and data in parallel for operation (read, program and erase) to internal flash memory.

Use the external device (writer) only for 3804 group (Spec.L) flash memory version. For details, refer to the user's manual of each writer manufacturer.

#### User ROM and Boot ROM Areas

In parallel I/O mode, the User ROM and Boot ROM areas shown in Figure 81 can be rewritten. Both areas of flash memory can be operated on in the same way.

The Boot ROM area is 4 Kbytes in size and located at addresses F00016 through FFFF16. Make sure program and block erase operations are always performed within this address range. (Access to any location outside this address range is prohibited.) In the Boot ROM area, an erase block operation is applied to only one 4 Kbyte block. The boot ROM area has had a standard serial I/O mode control program stored in it when shipped from the factory. Therefore, using the MCU in standard serial I/O mode, do not rewrite to the Boot ROM area.

#### Standard serial I/O Mode

The standard serial I/O mode inputs and outputs the software commands, addresses and data needed to operate (read, program, erase, etc.) the internal flash memory. This I/O is clock synchronized serial. This mode requires a purpose-specific peripheral unit.

The standard serial I/O mode is different from the parallel I/O mode in that the CPU controls flash memory rewrite (uses the CPU rewrite mode), rewrite data input and so forth. The standard serial I/O mode is started by connecting "H" to the CNVss pin and "H" to the P45 (BOOTENT) pin, and releasing the reset operation. (In the ordinary microcomputer mode, set CNVss pin to "L" level.) This control program is written in the Boot ROM area when the product is shipped from Renesas. Accordingly, make note of the fact that the standard serial I/O mode cannot be used if the Boot ROM area is rewritten in parallel I/O mode. The standard serial I/O mode has standard serial I/O mode 1 of the clock synchronous serial and standard serial I/O mode 2 of the clock asynchronous serial. Table 20 and 21 show description of pin function (standard serial I/O mode). Figures 91 to 96 show the pin connections for the standard serial I/O mode. Figures 97 and 98 show the operating waveform for standard serial I/O mode 1 and the operating waveform for standard serial I/O mode 1, respectively. Figures 99 and 100 show the connection examples in standard serial I/O mode.

In standard serial I/O mode, only the User ROM area shown in Figure 81 can be rewritten. The Boot ROM area cannot be written.

In standard serial I/O mode, a 7-byte ID code is used. When there is data in the flash memory, this function determines whether the ID code sent from the peripheral unit (programmer) and those written in the flash memory match. The commands sent from the peripheral unit (programmer) are not accepted unless the ID code matches.

Table 20 Description of pin function (Flash Memory Serial I/O Mode 1)

| Pin name                                                               | Signal name               | I/O | Function                                                                                                            |
|------------------------------------------------------------------------|---------------------------|-----|---------------------------------------------------------------------------------------------------------------------|
| Vcc,Vss                                                                | Power supply              | I   | Apply 2.7 to 5.5 V to the Vcc pin and 0 V to the Vss pin.                                                           |
| CNVss                                                                  | CNVss                     | I   | After input of port is set, input "H" level.                                                                        |
| RESET                                                                  | Reset input               | I   | Reset input pin. To reset the microcomputer, RESET pin should be held at an "L" level for 16 cycles or more of XIN. |
| XIN                                                                    | Clock input               | I   | Connect an oscillation circuit between the XIN and XOUT pins.                                                       |
| Хоит                                                                   | Clock output              | 0   | As for the connection method, refer to the "clock generating circuit".                                              |
| AVss                                                                   | Analog power supply input |     | Connect AVss to Vss.                                                                                                |
| VREF                                                                   | Reference voltage input   | I   | Apply reference voltage of A/D to this pin.                                                                         |
| P00-P07, P10-P17,<br>P20-P27, P30-P37,<br>P40-P43, P50-P57,<br>P60-P67 | I/O port                  | I/O | Input "L" or "H" level, or keep open.                                                                               |
| P44                                                                    | RxD input                 | 1   | Serial data input pin.                                                                                              |
| P45                                                                    | TxD output                | 0   | Serial data output pin.                                                                                             |
| P46                                                                    | Sclk input                | 1   | Serial clock input pin.                                                                                             |
| P47                                                                    | BUSY output               | 0   | BUSY signal output pin.                                                                                             |

Table 21 Description of pin function (Flash Memory Serial I/O Mode 2)

| Pin name                                                               | Signal name               | I/O | Function                                                                                                            |
|------------------------------------------------------------------------|---------------------------|-----|---------------------------------------------------------------------------------------------------------------------|
| Vcc,Vss                                                                | Power supply              | I   | Apply 2.7 to 5.5 V to the Vcc pin and 0 V to the Vss pin.                                                           |
| CNVss                                                                  | CNVss                     | I   | After input of port is set, input "H" level.                                                                        |
| RESET                                                                  | Reset input               | I   | Reset input pin. To reset the microcomputer, RESET pin should be held at an "L" level for 16 cycles or more of XIN. |
| XIN                                                                    | Clock input               | 1   | Connect an oscillation circuit between the XIN and XOUT pins.                                                       |
| Xout                                                                   | Clock output              | 0   | As for the connection method, refer to the "clock generating circuit".                                              |
| AVss                                                                   | Analog power supply input |     | Connect AVss to Vss.                                                                                                |
| VREF                                                                   | Reference voltage input   | I   | Apply reference voltage of A/D to this pin.                                                                         |
| P00-P07, P10-P17,<br>P20-P27, P30-P37,<br>P40-P43, P50-P57,<br>P60-P67 | I/O port                  | I/O | Input "L" or "H" level, or keep open.                                                                               |
| P44                                                                    | RxD input                 | I   | Serial data input pin.                                                                                              |
| P45                                                                    | TxD output                | 0   | Serial data output pin.                                                                                             |
| P46                                                                    | Sclk input                | I   | Input "L" level.                                                                                                    |
| P47                                                                    | BUSY output               | 0   | BUSY signal output pin.                                                                                             |



Fig. 91 Connection for standard serial I/O mode 1 (M38049FFLHP/KP)



Fig. 92 Connection for standard serial I/O mode 2 (M38049FFLHP/KP)



Fig. 93 Connection for standard serial I/O mode 1 (M38049FFLSP)



Fig. 94 Connection for standard serial I/O mode 2 (M38049FFLSP)



Fig. 95 Connection for standard serial I/O mode 1 (M38049FFLWG)



Fig. 96 Connection for standard serial I/O mode 2 (M38049FFLWG)



Fig. 97 Operating waveform for standard serial I/O mode 1



Fig. 98 Operating waveform for standard serial I/O mode 2



Fig. 99 When using programmer (in standard serial I/O mode 1) of Suisei Electronics System Co., LTD, connection example



Fig. 100 When using E8 programmer (in standard serial I/O mode 1), connection example

#### **NOTES**

## **NOTES ON PROGRAMMING**

#### 1. Processor Status Register

## (1) Initializing of processor status register

Flags which affect program execution must be initialized after a reset. In particular, it is essential to initialize the T and D flags because they have an important effect on calculations.

<Reason>

After a reset, the contents of the processor status register (PS) are undefined except for the I flag which is "1".



Fig. 101 Initialization of processor status register

#### (2) How to reference the processor status register

To reference the contents of the processor status register (PS), execute the PHP instruction once then read the contents of (S+1). If necessary, execute the PLP instruction to return the PS to its original status.



Fig. 102 Stack memory contents after PHP instruction execution

## 2. Decimal calculations

#### (1) Execution of decimal calculations

The ADC and SBC are the only instructions which will yield proper decimal notation, set the decimal mode flag (D) to "1" with the SED instruction. After executing the ADC or SBC instruction, execute another instruction before executing the SEC, CLC, or CLD instruction.

## (2) Notes on status flag in decimal mode

When decimal mode is selected, the values of three of the flags in the status register (the N, V, and Z flags) are invalid after a ADC or SBC instruction is executed.

The carry flag (C) is set to "1" if a carry is generated as a result of the calculation, or is cleared to "0" if a borrow is generated. To determine whether a calculation has generated a carry, the C flag must be initialized to "0" before each calculation. To check for a borrow, the C flag must be initialized to "1" before each calculation.



Fig. 103 Execution of decimal calculations

#### 3. JMP instruction

When using the JMP instruction in indirect addressing mode, do not specify the last address on a page as an indirect address.

## 4. Multiplication and Division Instructions

- The index X mode (T) and the decimal mode (D) flags do not affect the MUL and DIV instruction.
- The execution of these instructions does not change the contents of the processor status register.

#### 5. Ports

The contents of the port direction registers cannot be read. The following cannot be used:

- The data transfer instruction (LDA, etc.)
- The operation instruction when the index X mode flag (T) is "1"
- The instruction with the addressing mode which uses the value of a direction register as an index
- The bit-test instruction (BBC or BBS, etc.) to a direction register
- The read-modify-write instructions (ROR, CLB, or SEB, etc.) to a direction register.

Use instructions such as LDM and STA, etc., to set the port direction registers.

## 6. Instruction Execution Timing

The instruction execution time can be obtained by multiplying the frequency of the internal clock  $\phi$  by the number of cycles mentioned in the 740 Family Software Manual.

The frequency of the internal clock  $\phi$  is the twice the XIN cycle in high-speed mode, 8 times the XIN cycle in middle-speed mode, and the twice the XCIN in low-speed mode.

## Countermeasures against noise

- (1) Shortest wiring length
- 1. Wiring for RESET pin

Make the length of wiring which is connected to the RESET pin as short as possible. Especially, connect a capacitor across the RESET pin and the Vss pin with the shortest possible wiring (within 20mm).

#### <Reason>

The width of a pulse input into the RESET pin is determined by the timing necessary conditions. If noise having a shorter pulse width than the standard is input to the RESET pin, the reset is released before the internal state of the microcomputer is completely initialized. This may cause a program runaway.



Fig. 104 Wiring for the RESET pin

- 2. Wiring for clock input/output pins
  - Make the length of wiring which is connected to clock I/O pins as short as possible.
  - Make the length of wiring (within 20 mm) across the grounding lead of a capacitor which is connected to an oscillator and the Vss pin of a microcomputer as short as possible.
  - Separate the Vss pattern only for oscillation from other Vss patterns.

#### <Reason>

If noise enters clock I/O pins, clock waveforms may be deformed. This may cause a program failure or program runaway. Also, if a potential difference is caused by the noise between the Vss level of a microcomputer and the Vss level of an oscillator, the correct clock will not be input in the microcomputer.



Fig. 105 Wiring for clock I/O pins

- (2) Connection of bypass capacitor across Vss line and Vcc line In order to stabilize the system operation and avoid the latch-up, connect an approximately  $0.1~\mu F$  bypass capacitor across the Vss line and the Vcc line as follows:
- Connect a bypass capacitor across the Vss pin and the Vcc pin at equal length.
- Connect a bypass capacitor across the Vss pin and the Vcc pin with the shortest possible wiring.
- Use lines with a larger diameter than other signal lines for Vss line and Vcc line.
- Connect the power source wiring via a bypass capacitor to the Vss pin and the Vcc pin.



Fig. 106 Bypass capacitor across the Vss line and the Vcc line

#### (3) Oscillator concerns

In order to obtain the stabilized operation clock on the user system and its condition, contact the oscillator manufacturer and select the oscillator and oscillation circuit constants. Be careful especially when range of voltage and temperature is wide. Also, take care to prevent an oscillator that generates clocks for a microcomputer operation from being affected by other signals.

Keeping oscillator away from large current signal lines
 Install a microcomputer (and especially an oscillator) as far as
 possible from signal lines where a current larger than the toler ance of current value flows.

#### <Reason>

In the system using a microcomputer, there are signal lines for controlling motors, LEDs, and thermal heads or others. When a large current flows through those signal lines, strong noise occurs because of mutual inductance.

2. Installing oscillator away from signal lines where potential levels change frequently

Install an oscillator and a connecting pattern of an oscillator away from signal lines where potential levels change frequently. Also, do not cross such signal lines over the clock lines or the signal lines which are sensitive to noise.

#### <Reason>

Signal lines where potential levels change frequently (such as the CNTR pin signal line) may affect other lines at signal rising edge or falling edge. If such lines cross over a clock line, clock waveforms may be deformed, which causes a microcomputer failure or a program runaway.



Fig. 107 Wiring for a large current signal line/Wiring of signal lines where potential levels change frequently

#### (4) Analog input

The analog input pin is connected to the capacitor of a voltage comparator. Accordingly, sufficient accuracy may not be obtained by the charge/discharge current at the time of A/D conversion when the analog signal source of high-impedance is connected to an analog input pin. In order to obtain the A/D conversion result stabilized more, please lower the impedance of an analog signal source, or add the smoothing capacitor to an analog input pin.

## (5) Difference of memory size

When memory size differ in one group, actual values such as an electrical characteristics, A/D conversion accuracy, and the amount of proof of noise incorrect operation may differ from the ideal values. When these products are used switching, perform system evaluation for each product of every after confirming product specification.

#### (6) Wiring to CNVss pin

The CNVss pin determines the flash memory mode. Connect the CNVss pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer.

In addition connecting an approximately 5 kQ register in series.

In addition connecting an approximately 5 k $\Omega$  resistor in series to the GND could improve noise immunity. In this case as well as the above mention, connect the pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer.

Note. When the boot mode or the standard serial I/O mode is used, a switch of the input level to the CNVss pin is required.



Fig. 108 Wiring for the CNVss

# NOTES ON PERIPHERAL FUNCTIONS Notes on Input and Output Ports

### 1. Notes in standby state

In standby state\*1 for low-power dissipation, do not make input levels of an I/O port "undefined". Even when an I/O port of N-channel open-drain is set as output mode, if output data is "1", the aforementioned notes are necessary.

Pull-up (connect the port to VCC) or pull-down (connect the port to Vss) these ports through a resistor.

When determining a resistance value, note the following points:

- External circuit
- Variation of output levels during the ordinary operation When using built-in pull-up resistor, note on varied current values:
- When setting as an input port : Fix its input level
- When setting as an output port: Prevent current from flowing out to external

<Reason>

Exclusive input ports are always in a high-impedance state. An output transistor becomes an OFF state when an I/O port is set as input mode by the direction register, so that the port enter a high-impedance state. At this time, the potential which is input to the input buffer in a microcomputer is unstable in the state that input levels are "undefined". This may cause power source current. Even when an I/O port of N-channel open-drain is set as output mode by the direction register, if the contents of the port latch is "1", the same phenomenon as that of an input port will occur.

\*1 Standby state : stop mode by executing STP instruction wait mode by executing WIT instruction

## 2. Modifying output data with bit managing instruction

When the port latch of an I/O port is modified with the bit managing instruction\*1, the value of the unspecified bit may be changed.

<Reason>

I/O ports are set to input or output mode in bit units. Reading from a port register or writing to it involves the following operations.

• Port in input mode

Read: Read the pin level. Write: Write to the port latch.

• Port in output mode

Read: Read the port latch or read the output from the peripheral function (specifications differ depending on the port).

Write: Write to the port latch. (The port latch value is output from the pin.)

Since bit managing instructions\*1 are read-modify-write instructions,\*2 using such an instruction on a port register causes a read and write to be performed simultaneously on the bits other than the one specified by the instruction.

When an unspecified bit is in input mode, its pin level is read and that value is written to the port latch. If the previous value of the port latch differs from the pin level, the port latch value is changed. If an unspecified bit is in output mode, the port latch is generally read. However, for some ports the peripheral function output is read, and the value is written to the port latch. In this case, if the previous value of the port latch differs from the peripheral function output, the port latch value is changed.

### **Termination of Unused Pins**

### 1. Terminate unused pins

(1) Output ports: Open

### (2) I/O ports:

- Set the I/O ports for the input mode and connect them to VCC or Vss through each resistor of 1 k $\Omega$  to 10 k $\Omega$ .
  - Ports that permit the selecting of a built-in pull-up resistor can also use this resistor. Set the I/O ports for the output mode and open them at "L" or "H".
- When opening them in the output mode, the input mode of the initial status remains until the mode of the ports is switched over to the output mode by the program after reset. Thus, the potential at these pins is undefined and the power source current may increase in the input mode. With regard to an effects on the system, thoroughly perform system evaluation on the user side.
- Since the direction register setup may be changed because of a program runaway or noise, set direction registers by program periodically to increase the reliability of program.
- (3) The AVss pin when not using the A/D converter:
- When not using the A/D converter, handle a power source pin for the A/D converter, AVss pin as follows:

AVss: Connect to the Vss pin.

### 2. Termination remarks

### (1) I/O ports:

Do not open in the input mode.

<Reason>

- The power source current may increase depending on the firststage circuit.
- An effect due to noise may be easily produced as compared with proper termination (2) in 1 and shown on the above.

### (2) I/O ports:

When setting for the input mode, do not connect to VCC or VSS directly.

<Reason>

If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between a port and VCC (or Vss).

### (3) I/O ports:

When setting for the input mode, do not connect multiple ports in a lump to VCC or Vss through a resistor.

<Reason>

If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between ports.

 At the termination of unused pins, perform wiring at the shortest possible distance (20 mm or less) from microcomputer pins.

<sup>\*1</sup> Bit managing instructions: SEB and CLB instructions

<sup>\*2</sup> Read-modify-write instructions: Instructions that read memory in byte units, modify the value, and then write the result to the same location in memory in byte units

### **Notes on Interrupts**

# 1. Change of relevant register settings

When the setting of the following registers or bits is changed, the interrupt request bit may be set to "1". When not requiring the interrupt occurrence synchronized with these setting, take the following sequence.

- Interrupt edge selection register (address 003A16)
- Timer XY mode register (address 002316)
- Timer Z mode register (address 002A16)

Set the above listed registers or bits as the following sequence.



Fig. 109 Sequence of changing relevant register

### <Reason>

When setting the followings, the interrupt request bit may be set to "1".

· When setting external interrupt active edge

Concerned register: Interrupt edge selection register

(address 003A16)

Timer XY mode register (address 002316) Timer Z mode register (address 002A16)

 When switching interrupt sources of an interrupt vector address where two or more interrupt sources are allocated.

Concerned register: Interrupt source selection register (address 003916)

# 2. Check of interrupt request bit

When executing the BBC or BBS instruction to an interrupt request bit of an interrupt request register immediately after this bit is set to "0", execute one or more instructions before executing the BBC or BBS instruction.



Fig. 110 Sequence of check of interrupt request bit

### <Reason>

If the BBC or BBS instruction is executed immediately after an interrupt request bit of an interrupt request register is cleared to "0", the value of the interrupt request bit before being cleared to "0" is read.

# Notes on 8-bit Timer (timer 1, 2, X, Y)

- If a value n (between 0 and 255) is written to a timer latch, the frequency division ratio is 1/(n+1).
- When switching the count source by the timer 12, X and Y count source selection bits, the value of timer count is altered in unconsiderable amount owing to generating of thin pulses in the count input signals.

Therefore, select the timer count source before set the value to the prescaler and the timer.

- Set the double-function port of the CNTR0/CNTR1 pin and port P54/P55 to output in the pulse output mode.
- Set the double-function port of CNTR0/CNTR1 pin and port P54/P55 to input in the event counter mode and the pulse width measurement mode.

### Notes on 16-bit Timer (timer Z)

### 1. Pulse output mode

 Set the double-function port of the CNTR2 pin and port P47 to output.

### 2. Pulse period measurement mode

- Set the double-function port of the CNTR2 pin and port P47 to input
- A read-out of timer value is impossible in this mode. The timer can be written to only during timer stop (no measurement of pulse period).
- Since the timer latch in this mode is specialized for the readout of measured values, do not perform any write operation during measurement.
- "FFFF16" is set to the timer when the timer underflows or when the valid edge of measurement start/completion is detected.

Consequently, the timer value at start of pulse period measurement depends on the timer value just before measurement start.

# 3. Pulse width measurement mode

- Set the double-function port of the CNTR2 pin and port P47 to input
- A read-out of timer value is impossible in this mode. The timer can be written to only during timer stop (no measurement of pulse period).
- Since the timer latch in this mode is specialized for the readout of measured values, do not perform any write operation during measurement.
- "FFFF16" is set to the timer when the timer underflows or when the valid edge of measurement start/completion is

Consequently, the timer value at start of pulse width measurement depends on the timer value just before measurement start.

### 4. Programmable waveform generating mode

• Set the double-function port of the CNTR2 pin and port P47 to output.

### 5. Programmable one-shot generating mode

- Set the double-function port of CNTR2 pin and port P47 to output, and of INT1 pin and port P42 to input in this mode.
- This mode cannot be used in low-speed mode.
- If the value of the CNTR2 active edge switch bit is changed during one-shot generating enabled or generating one-shot pulse, then the output level from CNTR2 pin changes.

### 6. All modes

· Timer Z write control

Which write control can be selected by the timer Z write control bit (bit 3) of the timer Z mode register (address 002A16), writing data to both the latch and the timer at the same time or writing data only to the latch.

When the operation "writing data only to the latch" is selected, the value is set to the timer latch by writing data to the address of timer Z and the timer is updated at next underflow. After reset release, the operation "writing data to both the latch and the timer at the same time" is selected, and the value is set to both the latch and the timer at the same time by writing data to the address of timer Z.

In the case of writing data only to the latch, if writing data to the latch and an underflow are performed almost at the same time, the timer value may become undefined.

· Timer Z read control

A read-out of timer value is impossible in pulse period measurement mode and pulse width measurement mode. In the other modes, a read-out of timer value is possible regardless of count operating or stopped.

However, a read-out of timer latch value is impossible.

- Switch of interrupt active edge of CNTR2 and INT1 Each interrupt active edge depends on setting of the CNTR2 active edge switch bit and the INT1 active edge selection bit.
- Switch of count source

When switching the count source by the timer Z count source selection bits, the value of timer count is altered in inconsiderable amount owing to generating of thin pulses on the count input signals.

Therefore, select the timer count source before setting the value to the prescaler and the timer.

### **Notes on Serial Interface**

# 1. Notes when selecting clock synchronous serial I/O

### (1) Stop of transmission operation

As for serial I/Oi (i = 1, 3) that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the serial I/Oi enable bit and the transmit enable bit to "0" (serial I/Oi and transmit disabled).

### <Reason>

Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/Oi enable bit is cleared to "0" (serial I/Oi disabled), the internal transmission is running (in this case, since pins TxDi, RxDi, Sclki, and \$\overline{SRDVi}\$ function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/Oi enable bit is set to "1" at this time, the data during internally shifting is output to the TxDi pin and an operation failure occurs.

### (2) Stop of receive operation

As for serial I/Oi (i = 1, 3) that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the receive enable bit to "0" (receive disabled), or clear the serial I/Oi enable bit to "0" (serial I/Oi disabled).

### (3) Stop of transmit/receive operation

As for serial I/Oi (i = 1, 3) that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear both the transmit enable bit and receive enable bit to "0" (transmit and receive disabled).

(when data is transmitted and received in the clock synchronous serial I/O mode, any one of data transmission and reception cannot be stopped.)

### <Reason>

In the clock synchronous serial I/O mode, the same clock is used for transmission and reception. If any one of transmission and reception is disabled, a bit error occurs because transmission and reception cannot be synchronized.

In this mode, the clock circuit of the transmission circuit also operates for data reception. Accordingly, the transmission circuit does not stop by clearing only the transmit enable bit to "0" (transmit disabled). Also, the transmission circuit is not initialized by clearing the serial I/Oi enable bit to "0" (serial I/Oi disabled) (refer to (1) in 1.).

### 2. Notes when selecting clock asynchronous serial I/O

### (1) Stop of transmission operation

Clear the transmit enable bit to "0" (transmit disabled). The transmission operation does not stop by clearing the serial I/Oi enable bit (i = 1, 3) to "0".

<Reason>

This is the same as (1) in 1.

# (2) Stop of receive operation

Clear the receive enable bit to "0" (receive disabled).

### (3) Stop of transmit/receive operation

Only transmission operation is stopped.

Clear the transmit enable bit to "0" (transmit disabled). The transmission operation does not stop by clearing the serial I/Oi enable bit (i = 1, 3) to "0".

<Reason>

This is the same as (1) in 1.

Only receive operation is stopped.

Clear the receive enable bit to "0" (receive disabled).

### 3. SRDYi (i = 1, 3) output of reception side

When signals are output from the SRDYI pin on the reception side by using an external clock in the clock synchronous serial I/O mode, set all of the receive enable bit, the SRDYI output enable bit, and the transmit enable bit to "1" (transmit enabled).

### 4. Setting serial I/Oi (i = 1, 3) control register again

Set the serial I/Oi control register again after the transmission and the reception circuits are reset by clearing both the transmit enable bit and the receive enable bit to "0".



Fig. 111 Sequence of setting serial I/Oi (i = 1, 3) control register again

# 5. Data transmission control with referring to transmit shift register completion flag

After the transmit data is written to the transmit buffer register, the transmit shift register completion flag changes from "1" to "0" with a delay of 0.5 to 1.5 shift clocks. When data transmission is controlled with referring to the flag after writing the data to the transmit buffer register, note the delay.

## 6. Transmission control when external clock is selected

When an external clock is used as the synchronous clock for data transmission, set the transmit enable bit to "1" at "H" of the SCLKi (i=1,3) input level. Also, write the transmit data to the transmit buffer register at "H" of the SCLKi input level.

# 7. Transmit interrupt request when transmit enable bit is set

When using the transmit interrupt, take the following sequence.

- (1) Set the serial I/Oi transmit interrupt enable bit (i = 1, 3) to "0" (disabled).
- (2) Set the transmit enable bit to "1".
- (3) Set the serial I/Oi transmit interrupt request bit (i = 1, 3) to "0" after 1 or more instruction has executed.
- (4) Set the serial I/Oi transmit interrupt enable bit (i = 1, 3) to "1" (enabled).

### <Reason>

When the transmission enable bit is set to "1", the transmit buffer empty flag and transmit shift register shift completion flag are also set to "1".

Therefore, regardless of selecting which timing for the generating of transmit interrupts, the interrupt request is generated and the transmit interrupt request bit is set at this point.

# 8. Writing to baud rate generator i (BRGi) (i = 1, 3)

Write data to the baud rate generator i (BRGi) (i = 1, 3) while the transmission/reception operation is stopped.

### **Notes on PWM**

The PWM starts from "H" level after the PWM enable bit is set to enable and "L" level is temporarily output from the PWM pin. The length of this "L" level output is as follows:

$$\frac{n+1}{2\times f(XIN)}$$

(s) (Count source selection bit = "0", where n is the value set in the prescaler)

$$\frac{n+1}{f(XIN)}$$

(s) (Count source selection bit = "1", where n is the value set in the prescaler)

### Notes on A/D Converter

### 1. Analog input pin

Make the signal source impedance for analog input low, or equip an analog input pin with an external capacitor of  $0.01~\mu\text{F}$  to  $1~\mu\text{F}$ . Further, be sure to verify the operation of application products on the user side.

<Reason>

An analog input pin includes the capacitor for analog voltage comparison. Accordingly, when signals from signal source with high impedance are input to an analog input pin, charge and discharge noise generates. This may cause the A/D conversion precision to be worse.

### 2. A/D converter power source pin

The AVss pin is A/D converter power source pins. Regardless of using the A/D conversion function or not, connect it as following:

• AVss: Connect to the Vss line

<Reason>

If the AVss pin is opened, the microcomputer may have a failure because of noise or others.

### 3. Clock frequency during A/D conversion

The comparator consists of a capacity coupling, and a charge of the capacity will be lost if the clock frequency is too low. Thus, make sure the following during an A/D conversion.

- f(XIN) is 500 kHz or more
- Do not execute the STP instruction

# 4. Difference between at 8-bit reading in 10-bit A/D mode and at 8-bit A/D mode

At 8-bit reading in the 10-bit A/D mode, "-1/2 LSB" correction is not performed to the A/D conversion result.

In the 8-bit A/D mode, the A/D conversion characteristics is the same as 3802 group's characteristics because "-1/2 LSB" correction is performed.

# Notes on D/A Converter

### 1. Vcc when using D/A converter

The D/A converter accuracy when VCC is 4.0~V or less differs from that of when VCC is 4.0~V or more. When using the D/A converter, we recommend using a VCC of 4.0~V or more.

# DAi conversion register when not using D/A converter

When a D/A converter is not used, set all values of the DAi conversion registers (i = 1, 2) to "0016". The initial value after reset is "0016".

### **Notes on Watchdog Timer**

- Make sure that the watchdog timer H does not underflow while waiting Stop release, because the watchdog timer keeps counting during that term.
- When the STP instruction disable bit has been set to "1", it is impossible to switch it to "0" by a program.

### Notes on RESET Pin

Connecting capacitor

In case where the RESET signal rise time is long, connect a ceramic capacitor or others across the RESET pin and the Vss pin.

Use a 1000 pF or more capacitor for high frequency use. When connecting the capacitor, note the following:

- Make the length of the wiring which is connected to a capacitor as short as possible.
- Be sure to verify the operation of application products on the user side.

<Reason>

If the several nanosecond or several ten nanosecond impulse noise enters the  $\overline{RESET}$  pin, it may cause a microcomputer failure.

## **Notes on Low-speed Operation Mode**

### 1. Using sub-clock

To use a sub-clock, fix bit 3 of the CPU mode register to "1" or control the Rd (refer to Figure 112) resistance value to a certain level to stabilize an oscillation. For resistance value of Rd, consult the oscillator manufacturer.



Fig. 112 Ceramic resonator circuit

<Reason>

When bit 3 of the CPU mode register is set to "0", the sub-clock oscillation may stop.

# 2. Switch between middle/high-speed mode and low-speed mode

If you switch the mode between middle/high-speed and low-speed, stabilize both XIN and XCIN oscillations. The sufficient time is required for the sub clock to stabilize, especially immediately after power on and at returning from stop mode. When switching the mode between middle/high-speed and low-speed, set the frequency on condition that  $f(XIN) > 3 \times f(XCIN)$ .

# **Quartz-Crystal Oscillator**

When using the quartz-crystal oscillator of high frequency, such as 16 MHz etc., it may be necessary to select a specific oscillator with the specification demanded.

### **Notes on Restarting Oscillation**

### · Restarting oscillation

Usually, when the MCU stops the clock oscillation by STP instruction and the STP instruction has been released by an external interrupt source, the fixed values of Timer 1 and Prescaler 12 (Timer 1 = "0116", Prescaler 12 = "FF16") are automatically reloaded in order for the oscillation to stabilize. The user can inhibit the automatic setting by writing "1" to bit 0 of MISRG (address 001016).

However, by setting this bit to "1", the previous values, set just before the STP instruction was executed, will remain in Timer 1 and Prescaler 12. Therefore, you will need to set an appropriate value to each register, in accordance with the oscillation stabilizing time, before executing the STP instruction. <Reason>

Oscillation will restart when an external interrupt is received. However, internal clock  $\phi$  is supplied to the CPU only when Timer 1 starts to underflow. This ensures time for the clock oscillation using the ceramic resonators to be stabilized.

### **Notes on Using Stop Mode**

### · Register setting

Since values of the prescaler 12 and Timer 1 are automatically reloaded when returning from the stop mode, set them again, respectively. (When the oscillation stabilizing time set after STP instruction released bit is "0")

### Clock restoration

After restoration from the stop mode to the normal mode by an interrupt request, the contents of the CPU mode register previous to the STP instruction execution are retained. Accordingly, if both main clock and sub clock were oscillating before execution of the STP instruction, the oscillation of both clocks is resumed at restoration.

In the above case, when the main clock side is set as a system clock, the oscillation stabilizing time for approximately 8,000 cycles of the XIN input is reserved at restoration from the stop mode. At this time, note that the oscillation on the sub clock side may not be stabilized even after the lapse of the oscillation stabilizing time of the main clock side.

### **Notes on Wait Mode**

### · Clock restoration

If the wait mode is released by a reset when XCIN is set as the system clock and XIN oscillation is stopped during execution of the WIT instruction, XCIN oscillation stops, XIN oscillations starts, and XIN is set as the system clock.

In the above case, the RESET pin should be held at "L" until the oscillation is stabilized.

# Notes on CPU rewrite mode of flash memory version

### 1. Operation speed

During CPU rewrite mode, set the system clock  $\phi$  4.0 MHz or less using the main clock division ratio selection bits (bits 6 and 7 of address 003B16).

# 2. Instructions inhibited against use

The instructions which refer to the internal data of the flash memory cannot be used during the CPU rewrite mode.

### 3. Interrupts inhibited against use

The interrupts cannot be used during the CPU rewrite mode because they refer to the internal data of the flash memory.

### 4. Watchdog timer

In case of the watchdog timer has been running already, the internal reset generated by watchdog timer underflow does not happen, because of watchdog timer is always clearing during program or erase operation.

### 5. Reset

Reset is always valid. In case of CNVss = "H" when reset is released, boot mode is active. So the program starts from the address contained in address FFFC16 and FFFD16 in boot ROM area.

### Notes on flash memory version

The CNVss pin determines the flash memory mode. Connect the CNVss pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer.

In addition connecting an approximately 5 k $\Omega$  resistor in series to the GND could improve noise immunity. In this case as well as the above mention, connect the pin the shortest possible to the GND pattern which is supplied to the Vss pin of the microcomputer.

Note. When the boot mode or the standard serial I/O mode is used, a switch of the input level to the CNVss pin is required.



Fig. 113 Wiring for the CNVss

### **Notes on Handling of Power Source Pins**

In order to avoid a latch-up occurrence, connect a capacitor suitable for high frequencies as bypass capacitor between power source pin (VCC pin) and GND pin (Vss pin), and between power source pin (VCC pin) and analog power source input pin (AVss pin). Besides, connect the capacitor to as close as possible. For bypass capacitor which should not be located too far from the pins to be connected, a ceramic capacitor of 0.01  $\mu$ F–0.1  $\mu$ F is recommended.

## **Power Source Voltage**

When the power source voltage value of a microcomputer is less than the value which is indicated as the recommended operating conditions, the microcomputer does not operate normally and may perform unstable operation.

In a system where the power source voltage drops slowly when the power source voltage drops or the power supply is turned off, reset a microcomputer when the power source voltage is less than the recommended operating conditions and design a system not to cause errors to the system by this unstable operation.

# **ELECTRICAL CHARACTERISTICS**

# **Absolute maximum ratings**

Table 22 Absolute maximum ratings

| Symbol |                  | Parameter                                                                           | Conditions                                                         | Ratings           | Unit |
|--------|------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------|------|
| Vcc    | Power source vo  | oltages                                                                             | All voltages are based on Vss.                                     | -0.3 to 6.5       | V    |
| Vı     | Input voltage    | P00-P07, P10-P17, P20-P27,<br>P30, P31, P34-P37, P40-P47,<br>P50-P57, P60-P67, VREF | When an input voltage is measured, output transistors are cut off. | -0.3 to Vcc + 0.3 | V    |
| Vı     | Input voltage    | P3 <sub>2</sub> , P3 <sub>3</sub>                                                   |                                                                    | -0.3 to 5.8       | V    |
| Vı     | Input voltage    | RESET, XIN                                                                          |                                                                    | -0.3 to Vcc + 0.3 | V    |
| Vı     | Input voltage    | CNVss                                                                               |                                                                    | -0.3 to Vcc + 0.3 | V    |
| Vo     | Output voltage   | P00-P07, P10-P17, P20-P27,<br>P30, P31, P34-P37, P40-P47,<br>P50-P57, P60-P67, XOUT |                                                                    | -0.3 to Vcc + 0.3 | V    |
| Vo     | Output voltage   | P3 <sub>2</sub> , P3 <sub>3</sub>                                                   |                                                                    | -0.3 to 5.8       | V    |
| Pd     | Power dissipatio | n                                                                                   | Ta=25 °C                                                           | 1000(1)           | mW   |
| Topr   | Operating temper | erature                                                                             | _                                                                  | -20 to 85         | °C   |
| Tstg   | Storage tempera  | ture                                                                                | _                                                                  | -65 to 125        | °C   |

NOTE:
1. This value is 300 mW except SP package.

# **Recommended operating conditions**

Table 23 Recommended operating conditions (1) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol  | Parameter                                                                                             | Condi                                  | tions                         |         | Ţ.     | Limits                                       | Unit |
|---------|-------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------|---------|--------|----------------------------------------------|------|
|         | raramotor                                                                                             | Contai                                 |                               | Min.    | Тур.   | Max.                                         |      |
| Vcc     | Power source voltage <sup>(1)</sup>                                                                   | When start oscillating                 | <b>J</b> (2)                  | 2.7     | 5.0    | 5.5                                          | V    |
|         |                                                                                                       | High-speed mode                        | $f(XIN) \le 8.4 \text{ MHz}$  | 2.7     | 5.0    | 5.5                                          | V    |
|         |                                                                                                       | $f(\phi) = f(XIN)/2$                   | $f(XIN) \le 12.5 \text{ MHz}$ | 4.0     | 5.0    | 5.5                                          |      |
|         |                                                                                                       |                                        | $f(XIN) \le 16.8 \text{ MHz}$ | 4.5     | 5.0    | 5.5                                          |      |
|         |                                                                                                       | Middle-speed mode                      | $f(XIN) \le 12.5 \text{ MHz}$ | 2.7     | 5.0    | 5.5                                          | V    |
|         |                                                                                                       | $f(\phi) = f(XIN)/8$                   | f(XIN) ≤ 16.8 MHz             | 4.5     | 5.0    | 5.5                                          |      |
| Vss     | Power source voltage                                                                                  |                                        |                               |         | 0      |                                              | V    |
| ViH     | "H" input voltage<br>P0o-P07, P1o-P17,<br>P2o-P27, P3o, P31,<br>P34-P37, P4o-P47,<br>P5o-P57, P6o-P67 |                                        |                               | 0.8 Vcc |        | Vcc                                          | V    |
| ViH     | "H" input voltage<br>P32, P33                                                                         |                                        |                               | 0.8 Vcc |        | 5.5                                          | V    |
| VIH     | "H" input voltage (when I2C-BUS input level is selected) SDA, SCL                                     |                                        |                               | 0.7 Vcc |        | 5.5                                          | V    |
| VIH     | "H" input voltage<br>(when SMBUS input level<br>is selected) SDA, SCL                                 |                                        |                               | 1.4     |        | 5.5                                          | V    |
| VIH     | "H" input voltage<br>RESET, XIN,<br>CNVss                                                             |                                        |                               | 0.8 Vcc |        | Vcc                                          | V    |
| ViH     | "H" input voltage XCIN                                                                                |                                        |                               | 2       |        | Vcc                                          | V    |
| VIL     | "L" input voltage P00-P07, P10-P17, P20-P27, P30-P37, P40-P47, P50-P57, P60-P67                       |                                        |                               | 0       |        | 0.2 Vcc                                      | V    |
| VIL     | "L" input voltage (when I <sup>2</sup> C-BUS input level is selected) SDA, SCL                        |                                        |                               | 0       |        | 0.3 Vcc                                      | V    |
| VIL     | "L" input voltage<br>(when SMBUS input level<br>is selected) SDA, SCL                                 |                                        |                               | 0       |        | 0.6                                          | V    |
| VIL     | "L" input voltage<br>RESET, CNVss                                                                     |                                        |                               | 0       |        | 0.2 Vcc                                      | V    |
| VIL     | "L" input voltage XIN                                                                                 |                                        |                               |         |        | 0.16 Vcc                                     | V    |
| VIL     | "L" input voltage<br>XCIN                                                                             |                                        |                               |         |        | 0.4                                          | V    |
| f(XIN)  | Main clock input oscillation frequency <sup>(3)</sup>                                                 | High-speed mode $f(\phi) = f(XIN)/2$   | 2.7 ≤ Vcc < 4.0 V             |         |        | $\frac{(9 \times Vcc - 0.3) \times 1.05}{3}$ | MHz  |
|         |                                                                                                       |                                        | 4.0 ≤ Vcc < 4.5 V             |         |        | $\frac{(24 \times Vcc - 60) \times 1.05}{3}$ | MHz  |
|         |                                                                                                       |                                        | 4.5 ≤ Vcc ≤ 5.5 V             |         |        | 16.8                                         | MHz  |
|         |                                                                                                       | Middle-speed mode $f(\phi) = f(XIN)/8$ | 2.7 ≤ Vcc < 4.5 V             |         |        | $\frac{(15 \times Vcc + 39) \times 1.1}{7}$  | MH   |
|         |                                                                                                       |                                        | 4.5 ≤ Vcc ≤ 5.5 V             |         |        | 16.8                                         | MHz  |
| f(Xcin) | Sub-clock input oscillation frequency <sup>(3, 4)</sup>                                               |                                        |                               |         | 32.768 | 50                                           | kHz  |

- NOTES:

  1. When using A/D converter, see A/D converter recommended operating conditions.

  2. The start voltage and the start time for oscillation depend on the using oscillator, oscillation circuit constant value and operating temperature range, etc.. Particularly a high-frequency oscillator might require some notes in the low voltage operation.

  3. When the oscillation frequency has a duty cycle of 50%.

  4. When using the microcomputer in low-speed mode, set the sub-clock input oscillation frequency on condition that f(Xcin) < f(Xin)/3.

Table 24 Recommended operating conditions (2) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Cumbal             |                                                 | Doromotor                                                               |      | Limits |            | Unit |
|--------------------|-------------------------------------------------|-------------------------------------------------------------------------|------|--------|------------|------|
| Symbol             |                                                 | Parameter                                                               | Min. | Тур.   | Max.       | Unit |
| $\Sigma$ IOH(peak) | "H" total peak output current(1)                | P00-P07, P10-P17, P20-P27, P30, P31, P34-P37                            |      |        | -80        | mA   |
| $\Sigma$ IOH(peak) | "H" total peak output current(1)                | P40-P47, P50-P57, P60-P67                                               |      |        | -80        | mA   |
| $\Sigma$ lOL(peak) | "L" total peak output current(1)                | P00-P07, P10-P17, P30-P37                                               |      |        | 80         | mA   |
| $\Sigma$ lOL(peak) | "L" total peak output current(1)                | P20-P27                                                                 |      |        | 80         | mA   |
| $\Sigma$ lOL(peak) | "L" total peak output current(1)                | P40-P47, P50-P57, P60-P67                                               |      |        | 80         | mA   |
| $\Sigma$ lOH(avg)  | "H" total average output current(1)             | P00-P07, P10-P17, P20-P27, P30, P31, P34-P37                            |      |        | -40        | mA   |
| $\Sigma$ IOH(avg)  | "H" total average output current(1)             | P40-P47, P50-P57, P60-P67                                               |      |        | -40        | mA   |
| $\Sigma$ lOL(avg)  | "L" total average output current(1)             | P00-P07, P10-P17, P30-P37                                               |      |        | 40         | mA   |
| $\Sigma$ lOL(avg)  | "L" total average output current <sup>(1)</sup> | P20-P27                                                                 |      |        | 40         | mA   |
| $\Sigma$ lOL(avg)  | "L" total average output current(1)             | P40-P47, P50-P57, P60-P67                                               |      |        | 40         | mA   |
| IOH(peak)          | "H" peak output current <sup>(2)</sup>          | P00-P07, P10-P17, P20-P27, P30, P31, P34-P37, P40-P47, P50-P57, P60-P67 |      |        | -10        | mA   |
| IOL(peak)          | "L" peak output current(2)                      | P00-P07, P10-P17, P30-P37, P40-P47, P50-P57, P60-P67                    |      |        | 10         | mA   |
| IOL(peak)          | "L" peak output current(2)                      | P20-P27                                                                 |      |        | 20         | mA   |
| IOH(avg)           | "H" average output current <sup>(3)</sup>       | P00-P07, P10-P17, P20-P27, P30, P31, P34-P37, P40-P47, P50-P57, P60-P67 |      |        | <b>-</b> 5 | mA   |
| IOL(avg)           | "L" average output current(3)                   | P00-P07, P10-P17, P30-P37, P40-P47, P50-P57, P60-P67                    |      |        | 5          | mA   |
| IOL(avg)           | "L" average output current(3)                   | P20-P27                                                                 |      |        | 10         | mA   |

NOTES:

1. The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents.

2. The peak output current is the peak current flowing in each port.

3. The average output current IoL(avg), IOH(avg) are average value measured over 100 ms.

# **Electrical characteristics**

Table 25 Electrical characteristics (1) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol    | Parameter                                                                       | Test conditions                                         |           | Limits |      | Unit  |
|-----------|---------------------------------------------------------------------------------|---------------------------------------------------------|-----------|--------|------|-------|
| Symbol    | Parameter                                                                       | rest conditions                                         | Min.      | Тур.   | Max. | Offic |
| Vон       | "H" output voltage <sup>(1)</sup> P00-P07, P10-P17, P20-P27, P30, P31,          | IOH = -10 mA<br>VCC = 4.0 to 5.5 V                      | Vcc - 2.0 |        |      | V     |
|           | P34-P37, P40-P47, P50-P57, P60-P67                                              | IOH = -1.0  mA<br>VCC = 2.7  to  5.5  V                 | Vcc - 1.0 |        |      |       |
| Vol       | "L" output voltage P00-P07, P10-P17, P20-P27, P30-P37,                          | IOL = 10 mA<br>VCC = 4.0 to 5.5 V                       |           |        | 2.0  | V     |
|           | P40-P47, P50-P57, P60-P67                                                       | IoL = 1.6 mA<br>Vcc = 2.7 to 5.5 V                      |           |        | 1.0  |       |
| Vol       | "L" output voltage<br>P20-P27                                                   | IoL = 20 mA<br>Vcc = 4.0 to 5.5 V                       |           |        | 2.0  | V     |
|           |                                                                                 | IoL = 1.6 mA<br>Vcc = 2.7 to 5.5 V                      |           |        | 0.4  |       |
| VT+ - VT- | Hysteresis CNTR0, CNTR1, CNTR2, INT0-INT4                                       |                                                         |           | 0.4    |      | V     |
| VT+ - VT- | Hysteresis RxD1, Sclk1, SIN2, Sclk2, RxD3, Sclk3                                |                                                         |           | 0.5    |      | V     |
| VT+ - VT- | Hysteresis<br>RESET                                                             |                                                         |           | 0.5    |      | V     |
| Іін       | "H" input current P00-P07, P10-P17, P20-P27, P30-P37, P40-P47, P50-P57, P60-P67 | VI = VCC<br>(Pin floating,<br>Pull-up transistor "off") |           |        | 5.0  | μА    |
| Іін       | "H" input current<br>RESET, CNVss                                               | VI = VCC                                                |           |        | 5.0  | μА    |
| Іін       | "H" input current XIN                                                           | VI = VCC                                                |           | 4.0    |      | μА    |
| lır.      | "L" input current P00-P07, P10-P17, P20-P27, P30-P37, P40-P47, P50-P57, P60-P67 | VI = Vss<br>(Pin floating,<br>Pull-up transistor "off") |           |        | -5.0 | μА    |
| lıL       | "L" input current<br>RESET, CNVss                                               | VI = VSS                                                |           |        | -5.0 | μА    |
| lı∟       | "L" input current XIN                                                           | VI = VSS                                                |           | -4.0   |      | μА    |
| lıL       | "L" input current (at Pull-up)<br>P00-P07, P10-P17, P20-P27, P30, P31,          | VI = Vss<br>Vcc = 5.0 V                                 | -80       | -210   | -420 | μА    |
|           | P34-P37, P40-P47, P50-P57, P60-P67                                              | VI = Vss<br>Vcc = 3.0 V                                 | -30       | -70    | -140 |       |
| VRAM      | RAM hold voltage                                                                | When clock stopped                                      | 1.8       |        | Vcc  | V     |

NOTE:

1. P35 is measured when the P35/TxD3 P-channel output disable bit of the UART3 control register (bit 4 of address 003316) is "0".

P45 is measured when the P45/TxD1 P-channel output disable bit of the UART1 control register (bit 4 of address 001B16) is "0".

Table 26 Electrical characteristics (2) (Vcc = 2.7 to 5.5 V, Ta = -20 to 85 °C, f(Xcin)=32.768 kHz (Stopped in middle-speed mode), Output transistors "off", AD converter not operated)

| Symbol | Parameter    |                                 | Toot                                          | onditions                                                     |         | Limits |      | Unit  |
|--------|--------------|---------------------------------|-----------------------------------------------|---------------------------------------------------------------|---------|--------|------|-------|
| Symbol | Farameter    |                                 | rest c                                        | onditions                                                     | Min.    | Тур.   | Max. | Offic |
| Icc    | Power source | High-speed                      | Vcc = 5.0 V                                   | f(XIN) = 16.8 MHz                                             |         | 5.5    | 8.3  | mA    |
|        | current      | mode                            |                                               | f(XIN) = 12.5 MHz                                             |         | 4.5    | 6.8  |       |
|        |              |                                 |                                               | f(XIN) = 8.4 MHz                                              |         | 3.5    | 5.3  |       |
|        |              |                                 |                                               | f(XIN) = 4.2 MHz                                              | 2.2 3.3 |        | 3.3  |       |
|        |              |                                 |                                               | f(X <sub>IN</sub> ) = 16.8 MHz (in WIT state)                 |         | 2.2    | 3.3  |       |
|        |              |                                 | Vcc = 3.0 V                                   | f(XIN) = 8.4 MHz                                              |         | 2.7    | 4.1  | mA    |
|        |              |                                 | f(XIN) = 4.2 MHz                              |                                                               | 1.8     | 2.7    |      |       |
|        |              |                                 |                                               | f(XIN) = 2.1 MHz                                              |         | 1.1    | 1.7  |       |
|        |              | Middle-speed                    | Vcc = 5.0 V                                   | f(XIN) = 16.8 MHz                                             |         | 3.0    | 4.5  | mA    |
| mode   | mode         |                                 | f(XIN) = 12.5 MHz                             |                                                               | 2.4     | 3.6    |      |       |
|        |              |                                 |                                               | f(XIN) = 8.4 MHz                                              |         | 2.0    | 3.0  |       |
|        |              |                                 | f(X <sub>IN</sub> ) = 16.8 MHz (in WIT state) |                                                               | 2.1     | 3.2    |      |       |
|        |              |                                 | Vcc = 3.0 V                                   | f(XIN) = 12.5 MHz                                             |         | 1.7    | 2.6  | mA    |
|        |              |                                 |                                               | f(XIN) = 8.4 MHz                                              |         | 1.5    | 2.3  |       |
|        |              |                                 |                                               | f(XIN) = 6.3 MHz                                              |         | 1.3    | 2.0  |       |
|        |              | Low-speed                       | Vcc = 5.0 V                                   | f(XIN) = stopped                                              |         | 410    | 630  | μА    |
|        |              | mode                            |                                               | In WIT state                                                  |         | 4.5    | 6.8  |       |
|        |              |                                 | Vcc = 3.0 V                                   | f(XIN) = stopped                                              |         | 400    | 600  | μΑ    |
|        |              |                                 |                                               | In WIT state                                                  |         | 3.7    | 5.6  |       |
|        |              | In STP state                    | •                                             | Ta = 25 °C                                                    |         | 0.55   | 3.0  | μΑ    |
|        |              | (All oscillation s              | stopped)                                      | Ta = 85 °C                                                    |         | 0.75   |      |       |
|        |              | Increment when conversion is ea |                                               | f(XIN) = 16.8 MHz, Vcc = 5.0 V<br>In Middle-, high-speed mode |         | 1000   |      | μА    |

### A/D converter characteristics

Table 27 A/D converter recommended operating conditions (Vcc = 2.7 to 5.5 V, Vss = AVss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol | Parameter                              | Conditions                     |      |      | Limits                                           | Unit |
|--------|----------------------------------------|--------------------------------|------|------|--------------------------------------------------|------|
| Symbol | Parameter                              | Conditions                     | Min. | Тур. | Max.                                             | Onit |
| Vcc    | Power source voltage                   | 8-bit A/D mode <sup>(1)</sup>  | 2.7  | 5.0  | 5.5                                              | V    |
|        | (When A/D converter is used)           | 10-bit A/D mode <sup>(2)</sup> | 2.7  | 5.0  | 5.5                                              |      |
| VREF   | Analog convert reference voltage       |                                | 2.0  |      | Vcc                                              | V    |
| AVss   | Analog power source voltage            |                                |      | 0    |                                                  | V    |
| VIA    | Analog input voltage ANo-AN15          |                                | 0    |      | Vcc                                              | V    |
| f(XIN) | Main clock input oscillation frequency | 2.7 ≤ VCC = VREF < 4.0 V       | 0.5  |      | $\frac{(9 \times Vcc - 0.3) \times 1.05}{3}$     | MHz  |
|        | (When A/D converter is used)           | 4.0 ≤ VCC = VREF < 4.5 V       | 0.5  |      | $\frac{(24.6 \times Vcc - 62.7) \times 1.05}{3}$ |      |
|        |                                        | 4.5 ≤ VCC = VREF ≤ 5.5 V       | 0.5  |      | 16.8                                             |      |

# NOTES:

- 8-bit A/D mode: When the conversion mode selection bit (bit 7 of address 003816) is "1".
   10-bit A/D mode: When the conversion mode selection bit (bit 7 of address 003816) is "0".

Table 28 A/D converter characteristics

(Vcc = 2.7 to 5.5 V, Vss = AVss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol  | D                              | arameter                  | Toot oo                        | nditions                             |      | Limits |      | Unit     |
|---------|--------------------------------|---------------------------|--------------------------------|--------------------------------------|------|--------|------|----------|
| Symbol  | Fo                             | arameter                  | lest co                        | Hallions                             | Min. | Тур.   | Max. | Offic    |
| _       | Resolution                     |                           | 8-bit A/D mode <sup>(1)</sup>  |                                      |      |        | 8    | bit      |
|         |                                |                           | 10-bit A/D mode <sup>(2)</sup> |                                      |      |        | 10   |          |
| =       | Absolute accuracy              |                           | 8-bit A/D mode <sup>(1)</sup>  | $2.7 \le VREF \le 5.5 V$             |      |        | ±2   | LSB      |
|         | (excluding quantization error) |                           | 10-bit A/D mode <sup>(2)</sup> | $2.7 \leq V \text{REF} \leq 5.5 \ V$ |      |        | ±4   | LSB      |
| tconv   | Conversion time                |                           | 8-bit A/D mode <sup>(1)</sup>  |                                      |      |        | 50   | 2tc(XIN) |
|         |                                |                           | 10-bit A/D mode <sup>(2)</sup> |                                      |      |        | 61   |          |
| RLADDER | Ladder resistor                |                           |                                |                                      | 12   | 35     | 100  | kΩ       |
| IVREF   | Reference power                | at A/D converter operated | VREF = 5.0 V                   |                                      | 50   | 150    | 200  | μΑ       |
|         | source input current           | at A/D converter stopped  | VREF = 5.0 V                   |                                      |      |        | 5.0  | μΑ       |
| II(AD)  | A/D port input curren          | t                         |                                |                                      |      |        | 5.0  | μΑ       |

# NOTES:

- 8-bit A/D mode: When the conversion mode selection bit (bit 7 of address 003816) is "1".
   10-bit A/D mode: When the conversion mode selection bit (bit 7 of address 003816) is "0".

### D/A converter characteristics

Table 29 D/A converter characteristics

(VCC = 2.7 to 5.5 V, VREF = 2.7 V to VCC, VSS = AVSS = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol | Parameter -            |                                 |      |      | Unit |       |
|--------|------------------------|---------------------------------|------|------|------|-------|
| Symbol |                        |                                 | Min. | Тур. | Max. | Offic |
| =      | Resolution             |                                 |      |      | 8    | bit   |
| -      | Absolute accuracy      | 4.0 ≤ VREF ≤ 5.5 V              |      |      | 1.0  | %     |
|        |                        | 2.7 ≤ VREF < 4.0 V              |      |      | 2.5  | ]     |
| tsu    | Setting time           |                                 |      |      | 3    | μS    |
| RO     | Output resistor        |                                 | 2    | 3.5  | 5    | kΩ    |
| IVREF  | Reference power source | ce input current <sup>(1)</sup> |      |      | 3.2  | mA    |

### NOTE:

1. Using one D/A converter, with the value in the DA conversion register of the other D/A converter being "0016".

# Power source circuit timing characteristics

Table 30 Power source circuit timing characteristics

(Vcc = 2.7 to 5.5 V, VREF = 2.7 V to Vcc, Vss = AVss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|   | Symbol  | Parameter                                     | Test conditions   |      | Unit |      |       |
|---|---------|-----------------------------------------------|-------------------|------|------|------|-------|
|   |         | Falantetei                                    | rest conditions   | Min. | Тур. | Max. | UIIIL |
| ĺ | td(P-R) | Internal power source stable time at power-on | 2.7 ≤ Vcc < 5.5 V |      |      | 2    | ms    |

# Timing requirements and switching characteristics

Table 31 Timing requirements (1) (Vcc = 2.7 to 5.5 V, Vss = 0V, Ta = -20 to 85 °C, unless otherwise noted)

| Cumbal    | Parameter                            |                   | Limits                             | 3    |      | Unit      |
|-----------|--------------------------------------|-------------------|------------------------------------|------|------|-----------|
| Symbol    | Parameter                            |                   | Min.                               | Тур. | Max. | Unit      |
| tw(RESET) | Reset input "L" pulse width          |                   | td(P-R)ms + 16                     |      |      | Xın cycle |
| tc(XIN)   | Main clock XIN                       | 4.5 ≤ Vcc ≤ 5.5 V | 59.5                               |      |      | ns        |
|           | input cycle time                     | 4.0 ≤ Vcc < 4.5 V | 10000/(86 Vcc - 219)               |      |      | 1         |
|           |                                      | 2.7 ≤ Vcc < 4.0 V | 26 × 10 <sup>3</sup> /(82 Vcc - 3) |      |      |           |
| twh(XIN)  | Main clock XIN                       | 4.5 ≤ Vcc ≤ 5.5 V | 25                                 |      |      | ns        |
|           | input "H" pulse width                | 4.0 ≤ Vcc < 4.5 V | 4000/(86 Vcc - 219)                |      |      | 1         |
|           |                                      | 2.7 ≤ Vcc < 4.0 V | 10000/(82 Vcc - 3)                 |      |      |           |
| twl(XIN)  | Main clock XIN                       | 4.5 ≤ Vcc ≤ 5.5 V | 25                                 |      |      | ns        |
|           | input "L" pulse width                | 4.0 ≤ Vcc < 4.5 V | 4000/(86 Vcc - 219)                |      |      | 1         |
|           |                                      | 2.7 ≤ Vcc < 4.0 V | 10000/(82 Vcc - 3)                 |      |      | <u> </u>  |
| tc(Xcin)  | Sub-clock Xcin input cycle time      |                   | 20                                 |      |      | μS        |
| twh(Xcin) | Sub-clock Xcin input "H" pulse width |                   | 5                                  |      |      | μS        |
| twL(XcIN) | Sub-clock Xcin input "L" pulse width |                   | 5                                  |      |      | μS        |
| tc(CNTR)  | CNTR0-CNTR2                          | 4.5 ≤ Vcc ≤ 5.5 V | 120                                |      |      | ns        |
|           | input cycle time                     | 4.0 ≤ Vcc < 4.5 V | 160                                |      |      | 1         |
|           |                                      | 2.7 ≤ Vcc < 4.0 V | 250                                |      |      | 1         |
| twn(CNTR) | CNTR0-CNTR2                          | 4.5 ≤ Vcc ≤ 5.5 V | 48                                 |      |      | ns        |
|           | input "H" pulse width                | 4.0 ≤ Vcc < 4.5 V | 64                                 |      |      | 1         |
|           |                                      | 2.7 ≤ Vcc < 4.0 V | 115                                |      |      | 1         |
| twL(CNTR) | CNTR0-CNTR2                          | 4.5 ≤ Vcc ≤ 5.5 V | 48                                 |      |      | ns        |
|           | input "L" pulse width                | 4.0 ≤ Vcc < 4.5 V | 64                                 |      |      |           |
|           |                                      | 2.7 ≤ Vcc < 4.0 V | 115                                |      |      |           |
| twн(INT)  | INT00, INT01, INT1, INT2,            | 4.5 ≤ Vcc ≤ 5.5 V | 48                                 |      |      | ns        |
|           | INT3, INT40, INT41                   | 4.0 ≤ Vcc < 4.5 V | 64                                 |      |      |           |
|           | input "H" pulse width                | 2.7 ≤ Vcc < 4.0 V | 115                                |      |      |           |
| twL(INT)  | INT00, INT01, INT1, INT2,            | 4.5 ≤ Vcc ≤ 5.5 V | 48                                 |      |      | ns        |
|           | INT3, INT40, INT41                   | 4.0 ≤ Vcc < 4.5 V | 64                                 |      |      |           |
|           | input "L" pulse width                | 2.7 ≤ Vcc < 4.0 V | 115                                |      |      | 1         |

Table 32 Timing requirements (2) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol          | Paramete                       | or.               |      | Limits |      | Unit  |
|-----------------|--------------------------------|-------------------|------|--------|------|-------|
| Symbol          | Faramen                        | 31                | Min. | Тур.   | Max. | Offic |
| tc(Sclk1)       | Serial I/O1, serial I/O3       | 4.5 ≤ Vcc ≤ 5.5 V | 250  |        |      | ns    |
| tc(Sclk3)       | clock input cycle time(1)      | 4.0 ≤ Vcc < 4.5 V | 320  |        |      |       |
|                 |                                | 2.7 ≤ Vcc < 4.0 V | 500  |        |      |       |
| twh(Sclk1)      | Serial I/O1, serial I/O3       | 4.5 ≤ Vcc ≤ 5.5 V | 120  |        |      | ns    |
| twh(Sclk3)      | clock input "H" pulse width(1) | 4.0 ≤ Vcc < 4.5 V | 150  |        |      |       |
|                 |                                | 2.7 ≤ Vcc < 4.0 V | 240  |        |      |       |
| twL(Sclk1)      | Serial I/O1, serial I/O3       | 4.5 ≤ Vcc ≤ 5.5 V | 120  |        |      | ns    |
| twL(Sclk3)      | clock input "L" pulse width(1) | 4.0 ≤ Vcc < 4.5 V | 150  |        |      |       |
|                 |                                | 2.7 ≤ Vcc < 4.0 V | 240  |        |      |       |
| tsu(RxD1-SCLK1) | Serial I/O1, serial I/O3       | 4.5 ≤ Vcc ≤ 5.5 V | 70   |        |      | ns    |
| tsu(RxD3-SCLK3) | clock input setup time         | 4.0 ≤ Vcc < 4.5 V | 90   |        |      |       |
|                 |                                | 2.7 ≤ Vcc < 4.0 V | 100  |        |      |       |
| th(ScLK1-RxD1)  | Serial I/O1, serial I/O3       | 4.5 ≤ Vcc ≤ 5.5 V | 32   |        |      | ns    |
| th(Sclk3-RxD3)  | clock input hold time          | 4.0 ≤ Vcc < 4.5 V | 40   |        |      |       |
|                 |                                | 2.7 ≤ Vcc < 4.0 V | 50   |        |      |       |
| tc(Sclk2)       | Serial I/O2                    | 4.5 ≤ Vcc ≤ 5.5 V | 500  |        |      | ns    |
|                 | clock input cycle time         | 4.0 ≤ Vcc < 4.5 V | 650  |        |      |       |
|                 |                                | 2.7 ≤ Vcc < 4.0 V | 1000 |        |      |       |
| twh(Sclk2)      | Serial I/O2                    | 4.5 ≤ Vcc ≤ 5.5 V | 200  |        |      | ns    |
|                 | clock input "H" pulse width    | 4.0 ≤ Vcc < 4.5 V | 260  |        |      |       |
|                 |                                | 2.7 ≤ Vcc < 4.0 V | 400  |        |      |       |
| twl(Sclk2)      | Serial I/O2                    | 4.5 ≤ Vcc ≤ 5.5 V | 200  |        |      | ns    |
|                 | clock input "L" pulse width    | 4.0 ≤ Vcc < 4.5 V | 260  |        |      |       |
|                 |                                | 2.7 ≤ Vcc < 4.0 V | 400  |        |      |       |
| tsu(SIN2-SCLK2) | Serial I/O2                    | 4.5 ≤ Vcc ≤ 5.5 V | 100  |        |      | ns    |
| •               | clock input setup time         | 4.0 ≤ Vcc < 4.5 V | 130  |        |      |       |
|                 |                                | 2.7 ≤ Vcc < 4.0 V | 200  |        |      |       |
| th(SCLK2-SIN2)  | Serial I/O2                    | 4.5 ≤ Vcc ≤ 5.5 V | 100  |        |      | ns    |
| •               | clock input hold time          | 4.0 ≤ Vcc < 4.5 V | 130  |        |      |       |
|                 |                                | 2.7 ≤ Vcc < 4.0 V | 150  |        |      |       |

NOTE:

1. When bit 6 of address 001A16 and bit 6 of address 003216 are "1" (clock synchronous).

Divide this value by four when bit 6 of address 001A16 and bit 6 of address 003216 are "0" (UART).

Table 33 Switching characteristics (VCC = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

|                                     | D                                     |                           | Test       | Limits                         |      |      |      |
|-------------------------------------|---------------------------------------|---------------------------|------------|--------------------------------|------|------|------|
| Symbol                              | Parame                                | eter                      | conditions | Min.                           | Тур. | Max. | Unit |
| twh(Sclk1)                          | Serial I/O1, serial I/O3              | 4.5 ≤ Vcc ≤ 5.5 V         |            | tc(Sclk1)/2-30, tc(Sclk3)/2-30 | 7.   |      | ns   |
| twh(Sclk3)                          | clock output "H" pulse                | 4.0 ≤ Vcc < 4.5 V         | -          | tc(Sclk1)/2-35, tc(Sclk3)/2-35 |      |      |      |
|                                     | width                                 | 2.7 ≤ Vcc < 4.0 V         | •          | tc(Sclk1)/2-40, tc(Sclk3)/2-40 |      |      |      |
| twL(Sclk1)                          | Serial I/O1, serial I/O3              | 4.5 ≤ Vcc ≤ 5.5 V         | •          | tc(Sclk1)/2-30, tc(Sclk3)/2-30 |      |      | ns   |
| twL(ScLk3)                          | clock output "L" pulse                | 4.0 ≤ Vcc < 4.5 V         | •          | tc(Sclk1)/2-35, tc(Sclk3)/2-35 |      |      |      |
|                                     | width                                 | 2.7 ≤ Vcc < 4.0 V         | •          | tc(Sclk1)/2-40, tc(Sclk3)/2-40 |      |      |      |
| td(ScLK1-TxD1)                      | Serial I/O1, serial I/O3              | 4.5 ≤ Vcc ≤ 5.5 V         |            |                                |      | 140  | ns   |
| td(SCLK3-TxD3)                      | output delay time(1)                  | 4.0 ≤ Vcc < 4.5 V         | 1          |                                |      | 200  |      |
|                                     |                                       | 2.7 ≤ Vcc < 4.0 V         | 1          |                                |      | 350  |      |
| tv(Sclk1-TxD1)                      | Serial I/O1, serial I/O3              | 4.5 ≤ Vcc ≤ 5.5 V         | 1          | -30                            |      |      | ns   |
| tv(Sclk3-TxD3)                      | output valid time(1)                  | 4.0 ≤ Vcc < 4.5 V         | 1          | -30                            |      |      |      |
|                                     |                                       | 2.7 ≤ Vcc < 4.0 V         | •          | -30                            |      |      |      |
| tr(SCLK1)                           | Serial I/O1, serial I/O3              | 4.5 ≤ Vcc ≤ 5.5 V         | •          |                                |      | 30   | ns   |
| tr(SCLK3)                           | rise time of clock                    | 4.0 ≤ Vcc < 4.5 V         | 1          |                                |      | 35   |      |
| output                              | output                                | 2.7 ≤ Vcc < 4.0 V         |            |                                |      | 40   |      |
| tf(SCLK1)                           | Serial I/O1, serial I/O3              | 4.5 ≤ Vcc ≤ 5.5 V         |            |                                |      | 30   | ns   |
| tf(Sclk3) fall time of clock output | 4.0 ≤ Vcc < 4.5 V                     | •                         |            |                                | 35   |      |      |
|                                     |                                       | 2.7 ≤ Vcc < 4.0 V         | •          |                                |      | 40   |      |
| twh(Sclk2)                          | Serial I/O2                           | 4.5 ≤ Vcc ≤ 5.5 V         |            | tc(ScLK2)/2-160                |      |      | ns   |
|                                     | clock output "H" pulse width          | 4.0 ≤ Vcc < 4.5 V         | Fig.114    | tc(ScLK2)/2-200                |      |      |      |
|                                     |                                       | 2.7 ≤ Vcc < 4.0 V         | 1          | tc(ScLK2)/2-240                |      |      |      |
| twL(Sclk2)                          | Serial I/O2                           | 4.5 ≤ Vcc ≤ 5.5 V         |            | tc(ScLK2)/2-160                |      |      | ns   |
|                                     | clock output "L" pulse                | 4.0 ≤ Vcc < 4.5 V         |            | tc(ScLK2)/2-200                |      |      | 1    |
|                                     | width                                 | 2.7 ≤ Vcc < 4.0 V         |            | tc(ScLK2)/2-240                |      |      |      |
| td(SCLK2-SOUT2)                     | Serial I/O2                           | 4.5 ≤ Vcc ≤ 5.5 V         |            |                                |      | 200  | ns   |
|                                     | output delay time                     | 4.0 ≤ Vcc < 4.5 V         |            |                                |      | 250  |      |
|                                     |                                       | 2.7 ≤ Vcc < 4.0 V         |            |                                |      | 300  |      |
| tv(Sclk2-Sout2)                     | Serial I/O2                           | 4.5 ≤ Vcc ≤ 5.5 V         |            |                                | 0    |      | ns   |
|                                     | output valid time                     | 4.0 ≤ Vcc < 4.5 V         |            |                                | 0    |      |      |
|                                     |                                       | 2.7 ≤ Vcc < 4.0 V         |            |                                | 0    |      |      |
| tf(SCLK2)                           | Serial I/O2                           | $4.5 \le Vcc \le 5.5 V$   |            |                                |      | 30   | ns   |
|                                     | fall time of clock output             | $4.0 \le Vcc < 4.5 V$     |            |                                |      | 35   |      |
|                                     |                                       | $2.7 \le Vcc < 4.0 V$     |            |                                |      | 40   |      |
| tr(CMOS)                            | CMOS                                  | $4.5 \leq Vcc \leq 5.5~V$ |            |                                | 10   | 30   | ns   |
|                                     | rise time of output <sup>(2)</sup>    | $4.0 \le Vcc < 4.5 V$     |            |                                | 12   | 35   |      |
|                                     |                                       | $2.7 \le Vcc < 4.0 V$     |            |                                | 15   | 40   |      |
| tr(CMOS)                            | CMOS                                  | $4.5 \le Vcc \le 5.5 V$   |            |                                | 10   | 30   | ns   |
|                                     | fall time of output <sup>(2)</sup> 4. | $4.0 \le Vcc < 4.5 V$     |            |                                | 12   | 35   |      |
|                                     |                                       | $2.7 \le Vcc < 4.0 V$     |            |                                | 15   | 40   |      |

# NOTES:

When the P45/TxD1 P-channel output disable bit of the UART1 control register (bit 4 of address 001B16) is "0".
 When the P35/TxD3 P4-channel output disable bit of the UART3 control register (bit 4 of address 003316) is "0".







Fig. 115 Circuit for measuring output switching characteristics (2)



Fig. 116 Timing diagram (in single-chip mode)

Table 34 Multi-master I<sup>2</sup>C-BUS bus line characteristics

| Symbol  | Parameter                                | Standard | clock mode | High-speed clock mode   |      | Unit |
|---------|------------------------------------------|----------|------------|-------------------------|------|------|
|         |                                          | Min.     | Max.       | Min.                    | Max. | Unit |
| tBUF    | Bus free time                            | 4.7      |            | 1.3                     |      | μS   |
| thd;sta | Hold time for START condition            | 4.0      |            | 0.6                     |      | μS   |
| tLOW    | Hold time for SCL clock = "0"            | 4.7      |            | 1.3                     |      | μS   |
| tr      | Rising time of both SCL and SDA signals  |          | 1000       | 20+0.1Cb <sup>(1)</sup> | 300  | ns   |
| thd;dat | Data hold time                           | 0        |            | 0                       | 0.9  | μS   |
| thigh   | Hold time for SCL clock = "1"            | 4.0      |            | 0.6                     |      | μS   |
| tF      | Falling time of both SCL and SDA signals |          | 300        | 20+0.1Cb <sup>(1)</sup> | 300  | ns   |
| tsu;dat | Data setup time                          | 250      |            | 100                     |      | ns   |
| tsu;sta | Setup time for repeated START condition  | 4.7      |            | 0.6                     |      | μS   |
| tsu;sto | Setup time for STOP condition            | 4.0      |            | 0.6                     |      | μS   |

NOTE:

1. Cb = total capacitance of 1 bus line



Fig. 117 Timing diagram of multi-master I<sup>2</sup>C-BUS

### **PACKAGE OUTLINE**

Diagrams showing the latest package dimensions and mounting information are available in the "Packages" section of the Renesas Technology website.









| REVISION HISTORY | 3804 Group (Spec.L) Data Sheet |
|------------------|--------------------------------|
|------------------|--------------------------------|

| Rev. | Date          | Description |                      |  |
|------|---------------|-------------|----------------------|--|
|      |               | Page        | Summary              |  |
| 1.00 | Oct. 27, 2008 | -           | First edition issued |  |

All trademarks and registered trademarks are the property of their respective owners.