# 7. SED1560 Series

## **Contents**

| OVERVIEW                                   | 7-1   |
|--------------------------------------------|-------|
| FEATURES                                   | 7-1   |
| PAD LAYOUT                                 | 7-2   |
| PAD Center Coordinates                     | 7-3   |
| BLOCK DIAGRAM                              | 7-4   |
| PIN DESCRIPTION                            |       |
| Power Supply                               |       |
| LCD Driver Supplies                        |       |
| Microprocessor Interface                   |       |
| Oscillator and Timing Control              |       |
| LCD Driver Outputs                         |       |
| SPECIFICATIONS                             |       |
|                                            |       |
| Absolute Maximum Ratings                   |       |
| DC Characteristics                         |       |
| Reset  Display control timing              |       |
| Input timing                               |       |
| Output timing                              |       |
| (1) System buses                           |       |
| (2) System buses                           |       |
| (3) Serial interface                       |       |
| FUNCTIONAL DESCRIPTION                     |       |
| Microprocessor Interface                   |       |
| Parallel/serial interface                  |       |
| Parallel interface                         |       |
| Chip select inputs                         |       |
| Data Transfer                              | 7-22  |
| Status Flag                                | 7-23  |
| Display Data RAM                           | 7-24  |
| Column Address Counter                     | 7-25  |
| Page Address Register                      | 7-25  |
| Initial Display Line Register              | 7-25  |
| Output Selection Circuit                   | 7-25  |
| SED1560 Output Status                      | 7-27  |
| SED1561 Output Status                      | 7-27  |
| SED1562 Output Status                      | 7-28  |
| Display Timers                             | 7-28  |
| Line counter and display data latch timing |       |
| FR and SYNC                                |       |
| Common timing signals  LCD Driver          |       |
| Display Data Latch Circuit                 |       |
| LCD Driver Circuit                         |       |
| Oscillator Circuit                         |       |
| Osomator Ontolit                           | I =3Z |

|    | FR Control Circuit                           | 7-32 |
|----|----------------------------------------------|------|
|    | Power Supply Circuit                         | 7-32 |
|    | Voltage Tripler                              | 7-33 |
|    | Voltage Regulator                            |      |
|    | Liquid Crystal Voltage Generating Circuit    |      |
|    | Reset                                        |      |
|    |                                              |      |
| CO | DMMANDS                                      | 7-39 |
|    | The Command Set                              | 7-39 |
|    | Commands                                     | 7-41 |
|    | Display ON/OFF                               | 7-41 |
|    | Initial Display Line                         |      |
|    | Page Address Set                             |      |
|    | Column Address Set                           |      |
|    | Read status                                  |      |
|    | Write Display Data                           |      |
|    | Read Display Data                            |      |
|    | Select ADC                                   |      |
|    | Normal/Inverse Display                       |      |
|    | Display All Points ON/OFF                    |      |
|    | Select Duty                                  |      |
|    | Duty +1                                      |      |
|    | Set n-lineE Inversion                        |      |
|    | Cancel <i>n</i> -line Inversion              |      |
|    | Modify Read                                  | 7-43 |
|    | End                                          |      |
|    | Reset                                        |      |
|    | Output Status Register                       |      |
|    | LCD Power Supply ON/OFF                      |      |
|    | Completion of Built-in Power On              |      |
|    | Sequence in the Built-in Power ON/OFF Status |      |
|    | Electronic Volume Control Register           |      |
|    | Power Save (Complex Command)                 | 7-46 |
|    | Sequence in the Power Save Status            | 7-46 |
|    | COMMAND DESCRIPTION                          | 7-48 |
|    | Instruction Setup Examples                   |      |
|    | Connection between LCD drivers               |      |
|    |                                              |      |
|    | Microprocessor Interface                     |      |
|    | 8080-series microprocessors                  |      |
|    | 6800-series microprocessors                  |      |
|    | Serial interface                             | 7-52 |
|    | LCD Panel Interface Examples                 | 7-53 |
|    | Single-chip configurations                   | 7-53 |
|    | Multiple-chip configurations                 |      |
|    | Special Common Driver Configurations         | 7-54 |
|    | SED1560T TAB Pin Layout                      |      |
|    | TCP DEMENSIONS (2 Ways)                      |      |
|    | • • •                                        |      |
|    | TCP DEMENSIONS (4 Ways)                      | 7-57 |

#### **OVERVIEW**

The SED1560 series is a single-chip LCD driver for dot-matrix liquid crystal displays. It accepts serial or 8-bit parallel display data directly from a microprocessor and stores data in an on-chip  $166 \times 65$ -bit RAM.

The SED1560 features 167 common and segment outputs to drive either a  $65 \times 102$ -pixel (SED1560) display (4 rows × 6 columns with  $16 \times 16$ -pixel characters) or a  $33 \times 134$ -pixel (SED1561) display (2 rows × 8 columns with  $16 \times 16$ -pixel characters) or a  $17 \times 150$ -pixel (SED1562) display (1 row × 9 columns with  $16 \times 16$  characters). In addition, two SED1560s can be connected together to drive a  $65 \times 268$ -pixel graphics display panel.

The SED 1560 series can read and write RAM data with the minimum current consumption as it does not require any external operation clock. Also, it has a built-in LCD power supply featuring the very low current consumption and, therefore, the display system of a high-performance but handy instrument can be realized by use of the minimum current consumption and LSI chip configuration

The SED 1560 Series has the SED1560, SED1561 and SED1562 available according to the duty.

#### **FEATURES**

• Wide variety of duty and display areas

| Model   | Duty                         | LCD bias   | Single-chip display area                     |
|---------|------------------------------|------------|----------------------------------------------|
| SED1560 | 1/65<br>1/64<br>1/49<br>1/48 | 1/9<br>1/7 | 65 × 102<br>64 × 102<br>49 × 102<br>48 × 102 |
| SED1561 | 1/33<br>1/32<br>1/25<br>1/24 | 1/7<br>1/5 | 33 × 134<br>32 × 134<br>25 × 134<br>24 × 134 |
| SED1562 | 1/17<br>1/16                 | 1/5        | 17×150<br>16×150                             |

**Note:** The LCD bias is obtained if the built-in power supply is used.

- On-chip 166 × 65-bit display RAM
- Direct relationship between RAM bits and display pixels.
- High speed Interfaces to 6800- and 8080-series microprocessors
- Selectable 8-bit parallel/serial interface
- Many command functions
- On-chip LCD power circuit including DC/DC voltage converter, voltage regulator and voltage followers.
- On-Chip Contrast control.
- Two types of VREG (Built-in power supply regulator temperature gradient).
- Type1 (SED156\*Do\*, SED156\*DA\*)...-0.2%/°C
- Type2 (SED1560DE\*)...0.00%/°C
- · On-chip oscillator
- Ultra low power consumption
- Power Supply

$$VDD - VSS -2.4 V \text{ to } -6.0 V$$
  
 $VDD - V5 -3.5 V \text{ to } -16.0 V$ 

- Ta = -30 to  $85^{\circ}C$
- CMOS process
- · TCP, QTCP
- The system is not designed against the radio activity.

#### **PAD LAYOUT**



 $\begin{array}{lll} \text{Chip size} & : & 8.08 \times 5.28 \text{ mm} \\ \text{Pad pitch} & : & 100 \, \mu\text{m (Min.)} \\ \text{Chip thickness} & : & 625 \, \mu\text{m} \end{array}$ 

: 300 µm (Al-pad)

• Au-Bump

Bump size A :  $103 \,\mu\text{m} \times 95 \,\mu\text{m}$  (Typ.) (Pad No. 1 ~ 6, 18, 36 ~ 42,

44 ~ 49)

Bump size B :  $69 \mu m \times 95 \mu m$  (Typ.) (other then the above)

Bump hight : 23 µm (Typ.)

• Al-pad

Pad size A :  $111 \,\mu\text{m} \times 102 \,\mu\text{m}$  (Typ.) (Pad No. 1 ~ 6, 18, 36 ~ 42,

44 ~ 49)

Bump size B  $\phantom{MMMMM}$  :  $\,$  77  $\mu m \times 99 \; \mu m$  (Typ.) (Other then the above)

7–2 EPSON

### SED1560SERIES

#### **PAD Center Coordinates**

Unit: um

| AD  | Cente          | r Coor | dinate | es  |      |       |       |     |      |       |       |     |      | U    | nit : μm |
|-----|----------------|--------|--------|-----|------|-------|-------|-----|------|-------|-------|-----|------|------|----------|
| PAD | PIN            | .,     | .,     | PAD | PIN  | .,    | .,    | PAD | PIN  | .,    | .,    | PAD | PIN  | .,   | .,       |
| No. | Name           | X      | Υ      | No. | Name | X     | Y     | No. | Name | X     | Υ     | No. | Name | Χ    | Y        |
| 1   | V <sub>5</sub> | 3640   | 2487   | 55  | 05   | -3887 | 1794  | 109 | 059  | -2411 | -2487 | 163 | 0113 | 2989 | -2487    |
| 2   | V4             | 3489   | 2487   | 56  | 06   | -3887 | 1694  | 110 | 060  | -2311 | -2487 | 164 | 0114 | 3089 | -2487    |
| 3   | V3             | 3339   | 2487   | 57  | 07   | -3887 | 1594  | 111 | 061  | -2211 | -2487 | 165 | 0115 | 3189 | -2487    |
| 4   | V <sub>2</sub> | 3188   | 2487   | 58  | 08   | -3887 | 1494  | 112 | 062  | -2111 | -2487 | 166 | 0116 | 3289 | -2487    |
| 5   | V <sub>1</sub> | 3037   | 2487   | 59  | 09   | -3887 | 1394  | 113 | 063  | -2011 | -2487 | 167 | 0117 | 3389 | -2487    |
| 6   | VDD            | 2889   | 2487   | 60  | 010  | -3887 | 1294  | 114 | 064  | -1911 | -2487 | 168 | 0118 | 3489 | -2487    |
| 7   | M/S            | 2755   | 2487   | 61  | 011  | -3887 | 1194  | 115 | 065  | -1811 | -2487 | 169 | 0119 | 3589 | -2487    |
| 8   | RES            | 2604   | 2487   | 62  | 012  | -3887 | 1094  | 116 | 066  | -1711 | -2487 | 170 | 0120 | 3689 | -2487    |
| 9   | SCL            | 2453   | 2487   | 63  | 013  | -3887 | 994   | 117 | 067  | -1611 | -2487 | 171 | 0121 | 3887 | -2206    |
| 10  | SI             | 2302   | 2487   | 64  | 014  | -3887 | 894   | 118 | 068  | -1511 | -2487 | 172 | 0122 | 3887 | -2106    |
| 11  | P/S            | 2151   | 2487   | 65  | 015  | -3887 | 794   | 119 | 069  | -1411 | -2487 | 173 | 0123 | 3887 | -2006    |
| 12  | CS1            | 2001   | 2487   | 66  | 016  | -3887 | 694   | 120 | 070  | -1311 | -2487 | 174 | 0124 | 3887 | -1906    |
| 13  | CS2            | 1850   | 2487   | 67  | 017  | -3887 | 594   | 121 | 071  | -1211 | -2487 | 175 | 0125 | 3887 | -1806    |
| 14  | C86            | 1699   | 2487   | 68  | 018  | -3887 | 494   | 122 | 072  | -1111 | -2487 | 176 | 0126 | 3887 | -1706    |
| 15  | A0             | 1548   | 2487   | 69  | 019  | -3887 | 394   | 123 | 073  | -1011 | -2487 | 177 | 0127 | 3887 | -1606    |
| 16  | WR             | 1397   | 2487   | 70  | 020  | -3887 | 294   | 124 | 074  | -911  | -2487 | 178 | 0128 | 3887 | -1506    |
| 17  | RD             | 1247   | 2487   | 71  | 021  | -3887 | 194   | 125 | 075  | -811  | -2487 | 179 | 0129 | 3887 | -1406    |
| 18  | Vss            | 1077   | 2487   | 72  | 022  | -3887 | 94    | 126 | 076  | -711  | -2487 | 180 | 0130 | 3887 | -1306    |
| 19  | D0             | 945    | 2487   | 73  | 023  | -3887 | -6    | 127 | 077  | -611  | -2487 | 181 | 0131 | 3887 | -1206    |
| 20  | D1             | 794    | 2487   | 74  | 024  | -3887 | -106  | 128 | 078  | -511  | -2487 | 182 | 0132 | 3887 | -1106    |
| 21  | D2             | 643    | 2487   | 75  | 025  | -3887 | -206  | 129 | 079  | -411  | -2487 | 183 | 0133 | 3887 | -1006    |
| 22  | D3             | 493    | 2487   | 76  | 026  | -3887 | -306  | 130 | 080  | -311  | -2487 | 184 | 0134 | 3887 | -906     |
| 23  | D4             | 342    | 2487   | 77  | 027  | -3887 | -406  | 131 | 081  | -211  | -2487 | 185 | 0135 | 3887 | -806     |
| 24  | D5             | 191    | 2487   | 78  | 028  | -3887 | -506  | 132 | 082  | -111  | -2487 | 186 | 0136 | 3887 | -706     |
| 25  | D6             | 40     | 2487   | 79  | 029  | -3887 | -606  | 133 | 083  | -11   | -2487 | 187 | 0137 | 3887 | -606     |
| 26  | D7             | -111   | 2487   | 80  | 030  | -3887 | -706  | 134 | 084  | 89    | -2487 | 188 | 0138 | 3887 | -506     |
| 27  | DYO            | -261   | 2487   | 81  | 031  | -3887 | -806  | 135 | 085  | 189   | -2487 | 189 | 0139 | 3887 | -406     |
| 28  | CLO            | -412   | 2487   | 82  | 032  | -3887 | -906  | 136 | 086  | 289   | -2487 | 190 | 0140 | 3887 | -306     |
| 29  | SYNC           | -563   | 2487   | 83  | 033  | -3887 | -1006 | 137 | 087  | 389   | -2487 | 191 | 0141 | 3887 | -206     |
| 30  | FR             | -714   | 2487   | 84  | 034  | -3887 | -1106 | 138 | 088  | 489   | -2487 | 192 | 0142 | 3887 | -106     |
| 31  | CL             | -865   | 2487   | 85  | 035  | -3887 | -1206 | 139 | 089  | 589   | -2487 | 193 | 0143 | 3887 | -6       |
| 32  | OSC2           | -1015  | 2487   | 86  | 036  | -3887 | -1306 | 140 | 090  | 689   | -2487 | 194 | 0144 | 3887 | 94       |
| 33  | OSC1           | -1166  | 2487   | 87  | 037  | -3887 | -1406 | 141 | 091  | 789   | -2487 | 195 | 0145 | 3887 | 194      |
| 34  | T2             | -1317  | 2487   | 88  | 038  | -3887 | -1506 | 142 | 092  | 889   | -2487 | 196 | 0146 | 3887 | 294      |
| 35  | T1             | -1468  | 2487   | 89  | 039  | -3887 | -1606 | 143 | 093  | 989   | -2487 | 197 | 0147 | 3887 | 394      |
| 36  | Vss            | -1638  | 2487   | 90  | 040  | -3887 | -1706 | 144 | 094  | 1089  | -2487 | 198 | 0148 | 3887 | 494      |
| 37  | CAP1+          |        | 2487   | 91  | 041  | -3887 | -1806 | 145 | 095  | 1189  | -2487 | 199 | 0149 | 3887 | 594      |
| 38  |                | -1939  | 2487   | 92  | 042  | -3887 | -1906 |     |      | 1289  | -2487 | 200 | 0150 | 3887 | 694      |
| 39  | CAP2+          |        | 2487   | 93  | 043  | -3887 | -2006 | 147 |      | 1389  | -2487 | 201 | 0151 | 3887 | 794      |
| 40  | CAP2-          | -2241  | 2487   | 94  | 044  | -3887 | -2106 | 148 |      | 1489  | -2487 | 202 | 0152 | 3887 | 894      |
| 41  | Vout           | -2392  | 2487   | 95  | 045  | -3887 | -2206 | 149 |      | 1589  | -2487 | 203 | 0153 | 3887 | 994      |
| 42  | V <sub>5</sub> | -2543  | 2487   | 96  | 046  | -3711 | -2487 |     | 0100 | 1689  | -2487 | 204 | 0154 | 3887 | 1094     |
| 43  | VR             | -2674  | 2487   | 97  | 047  | -3611 | -2487 |     | 0101 | 1789  | -2487 | 205 | 0155 | 3887 | 1194     |
| 44  | VDD            | -2844  | 2487   | 98  | 048  | -3511 | -2487 |     | 0102 | 1889  | -2487 | 206 | 0156 | 3887 | 1294     |
| 45  | V1             | -2995  | 2487   | 99  | 049  | -3411 | -2487 |     | 0103 | 1989  | -2487 | 207 | 0157 | 3887 | 1394     |
| 46  | V2             | -3146  | 2487   | 100 | 050  | -3311 | -2487 |     | 0104 | 2089  | -2487 | 208 | 0158 | 3887 | 1494     |
| 47  | V3             | -3297  | 2487   | 101 | 051  | -3211 | -2487 |     | 0105 | 2189  | -2487 | 209 | 0159 | 3887 | 1594     |
| 48  | V4             | -3447  | 2487   | 102 | 052  | -3111 | -2487 |     | 0106 | 2289  | -2487 | 210 | 0160 | 3887 | 1694     |
| 49  | V5             | -3598  | 2487   | 103 | 053  | -3011 | -2487 |     | 0107 | 2389  | -2487 | 211 | 0161 | 3887 | 1794     |
| 50  | 00             | -3887  | 2294   | 104 | 054  | -2911 | -2487 |     | 0108 | 2489  | -2487 | 212 | 0162 | 3887 | 1894     |
| 51  | 01             | -3887  | 2194   | 105 | 055  | -2811 | -2487 |     | 0109 | 2589  | -2487 | 213 | 0163 | 3887 | 1994     |
| 52  | 02             | -3887  | 2094   | 106 | 056  | -2711 | -2487 |     | 0110 | 2689  | -2487 | 214 | 0164 | 3887 | 2094     |
| 53  | 03             | -3887  | 1994   | 107 | 057  | -2611 | -2487 |     | 0111 | 2789  | -2487 | 215 |      | 3887 | 2194     |
| 54  | 04             | -3887  | 1894   | 108 | 058  | -2511 | -2487 | 102 | 0112 | 2889  | -2487 | 216 | COMI | 3887 | 2294     |

#### **BLOCK DIAGRAM**



7–4 EPSON

## **PIN DESCRIPTION**

## **Power Supply**

| Number of pins | I/O    | Name     |                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description        |                          |                          |  |  |  |  |  |  |  |  |
|----------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|--------------------------|--|--|--|--|--|--|--|--|
| 2              | Supply | Vdd      | 5V supply.                                                                                                                                                                                                                                                                                                                                                                                                                           | Common to MPU      | power supply pin         | Vcc.                     |  |  |  |  |  |  |  |  |
| 2              | Supply | Vss      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                               | Ground             |                          |                          |  |  |  |  |  |  |  |  |
| 11             | Supply | V1 to V5 | LCD driver supply voltages. The voltage determined by the LCD cell is impedance-converted by a resistive divider or an operational amplifier for application. Voltages should be determined on a VDD-basis so as to satisfy the following relationship. The voltages must satisfy the following relationship. $VDD \geq V0 \geq V1 \geq V2 \geq V3 \geq V4 \geq V5.$ When master mode selects, these voltages are generated on-chip. |                    |                          |                          |  |  |  |  |  |  |  |  |
|                |        |          |                                                                                                                                                                                                                                                                                                                                                                                                                                      | SED1560D0B         | SED1560DAB<br>SED1561D0B | SED1561DAB<br>SED1562D0B |  |  |  |  |  |  |  |  |
|                |        |          | V1                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |                          |                          |  |  |  |  |  |  |  |  |
|                |        |          | <b>V2</b> 2/9 V5 2/7 V5 2/5 V5                                                                                                                                                                                                                                                                                                                                                                                                       |                    |                          |                          |  |  |  |  |  |  |  |  |
|                |        |          | <b>V3</b> 7/9 V5 5/7 V5 3/5 V5                                                                                                                                                                                                                                                                                                                                                                                                       |                    |                          |                          |  |  |  |  |  |  |  |  |
|                |        |          | V4                                                                                                                                                                                                                                                                                                                                                                                                                                   | 8/9 V <sub>5</sub> | 6/7 V <sub>5</sub>       | 4/5 V5                   |  |  |  |  |  |  |  |  |

## **LCD Driver Supplies**

| Number of pins | I/O | Name   |         | Description                                             |                     |                                  |                  |  |  |  |  |  |  |
|----------------|-----|--------|---------|---------------------------------------------------------|---------------------|----------------------------------|------------------|--|--|--|--|--|--|
| 1              | 0   | CAP1+  | DC/D0   | DC/DC voltage converter capacitor 1 positive connection |                     |                                  |                  |  |  |  |  |  |  |
| 1              | 0   | CAP1-  | DC/D0   | DC/DC voltage converter capacitor 1 negative connection |                     |                                  |                  |  |  |  |  |  |  |
| 1              | 0   | CAP2+  | DC/D0   | C volta                                                 | ge converter capaci | tor 2 positive con               | nection          |  |  |  |  |  |  |
| 1              | 0   | CAP2-  | DC/D0   | C volta                                                 | ge converter capaci | tor 2 negative co                | nnection         |  |  |  |  |  |  |
| 1              | I/O | Vout   | DC/D0   | DC/DC voltage converter output                          |                     |                                  |                  |  |  |  |  |  |  |
| 1              |     | VR     | Voltag  | je adjus                                                | stment pin. Applies | voltage between                  | VDD and V5 using |  |  |  |  |  |  |
|                |     |        | a resis | stive div                                               | vider.              |                                  |                  |  |  |  |  |  |  |
| 2              | I   | T1, T2 | Liquid  | crystal                                                 | power control term  | inals                            |                  |  |  |  |  |  |  |
|                |     |        | T1      | T2                                                      | Boosting circuit    | Voltage<br>regulation<br>circuit | V/F circuit      |  |  |  |  |  |  |
|                |     |        | L       | L                                                       | Valid               | Valid                            | Valid            |  |  |  |  |  |  |
|                |     |        | L       | Н                                                       | Valid               | Valid                            | Valid            |  |  |  |  |  |  |
|                |     |        | Н       | H L Invalid Valid Valid                                 |                     |                                  |                  |  |  |  |  |  |  |
|                |     |        | Н       | H H Invalid Invalid Valid                               |                     |                                  |                  |  |  |  |  |  |  |
|                |     |        |         |                                                         |                     |                                  |                  |  |  |  |  |  |  |

#### **Microprocessor Interface**

| Number of pins | I/O | Name     |                 | Description                                                                                                       |                                                            |                     |                          |              |                 |  |  |  |  |
|----------------|-----|----------|-----------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------|--------------------------|--------------|-----------------|--|--|--|--|
| 8              | I/O | D0 to D7 | Data            | inputs/outpu                                                                                                      | uts                                                        |                     |                          |              |                 |  |  |  |  |
| 1              | I   | A0       | of the<br>Wher  | microproce<br>LOW, the                                                                                            | ata flag inpu<br>ssor addres<br>data on D0 t<br>data on D0 | s bus.<br>o D7 is c | ontrol da                | ta.          | SB              |  |  |  |  |
| 1              | I   | RES      | Rese            | t input. Sys                                                                                                      | tem is reset                                               | and initia          | alized wh                | en LOW.      |                 |  |  |  |  |
| 2              | I   | CS1, CS2 | Chip :<br>CS1 i | select inputs<br>s LOW and                                                                                        | s. Data inpu<br>CS2 is HIGI                                | ıt/output i<br>H.   | s enable                 | d when       |                 |  |  |  |  |
| 1              | I   | RD (E)   | Read            | Read enable input. See note. 1                                                                                    |                                                            |                     |                          |              |                 |  |  |  |  |
| 1              | I   | WR (R/W) | Write           | Write enable input. See note. 2                                                                                   |                                                            |                     |                          |              |                 |  |  |  |  |
| 1              | I   | C86      |                 | Microprocessor interface select input. LOW when interfacing to 8080-series. HIGH when interfacing to 6800-series. |                                                            |                     |                          |              |                 |  |  |  |  |
| 1              | I   | SI       | Seria           | data input                                                                                                        |                                                            |                     |                          |              |                 |  |  |  |  |
| 1              | I   | SCL      |                 |                                                                                                                   | . Data is reat parallel dat                                |                     | rising ed                | dge of SCL a | and             |  |  |  |  |
| 1              | I   | P/S      | Paral           | lel/serial dat                                                                                                    | a input sele                                               | ct                  |                          |              |                 |  |  |  |  |
|                |     |          | P/S             | Operating mode                                                                                                    | Chip select                                                | Data/co-<br>mmand   | Data<br>input/<br>output | Read/write   | Serial<br>clock |  |  |  |  |
|                |     |          | HIGH            | Parallel                                                                                                          | CS1, CS2                                                   | A0                  | D0 to D7                 | RD, WR       | _               |  |  |  |  |
|                |     |          | LOW             | LOW Serial CS1, CS2 A0 SI Write only SCL                                                                          |                                                            |                     |                          |              |                 |  |  |  |  |
|                |     |          | HZ, R           |                                                                                                                   | ata cannot b<br>must be HIG<br>GH or LOW.                  |                     |                          |              |                 |  |  |  |  |

#### Note 1

When interfacing to 8080-series microprocessors,  $\overline{RD}$  is active-LOW. When interfacing to 6800-series microprocessors, they are active-HIGH.

#### Note 2

When interfacing to 8080-series microprocessors,  $\overline{WR}$  is active-LOW. When interfacing to 6800-series microprocessors, It will be read mode when  $\overline{WR}$  is high and It will be write mode when  $\overline{WR}$  is LOW.

7–6 EPSON

## **Oscillator and Timing Control**

| Number of pins | I/O | Name |                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                             |                 | Desc                                   | ription      |        |         |        |        |      |
|----------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------|--------------|--------|---------|--------|--------|------|
| 2              | I   | OSCI | When M                                                                                                                                                                                                                                                                                                                                                  | l/S = "l<br>ins. T                                                                                                                                                                                                                          | H": Conn        | dback res<br>ect oscilla<br>pin is use | ator resist  | or R   | f to th | e OS   | C1 a   | nd   |
| 2              | I/O | OSC2 | The OS                                                                                                                                                                                                                                                                                                                                                  | When M/S = "L": The OSC2 pin is used for input of oscillation signal. The OSC1 pin should be left open. Fix the CL pin to the Vss level when using the internal oscillator circuit as the display clock.                                    |                 |                                        |              |        |         |        |        |      |
| 1              | I   | CL   | of CL ar                                                                                                                                                                                                                                                                                                                                                | Display clock input. The line counter increments on the rising edge of CL and the display pattern is output on the falling edge. When use external display clock, OSC1 = "H", OSC2 = "L" and reset this LSI by $\overline{\text{RES}}$ pin. |                 |                                        |              |        |         |        | nen    |      |
| 1              | 0   | CLO  | Display clock output. When using the master operation, the clock signal is output on this pin. Connect CLO to YSCL on the common driver.                                                                                                                                                                                                                |                                                                                                                                                                                                                                             |                 |                                        |              |        |         |        |        |      |
| 1              | I   | M/S  | Master/slave select input. Master makes some signals for display, and slave gets them. This is for display syncronization.                                                                                                                                                                                                                              |                                                                                                                                                                                                                                             |                 |                                        |              |        |         |        |        |      |
|                |     |      | Device                                                                                                                                                                                                                                                                                                                                                  | M/S                                                                                                                                                                                                                                         | Operating mode  | Internal oscillator                    | Power supply | FR     | SYNC    | OSC1   | OSC2   | DYO  |
|                |     |      | 156ХДов                                                                                                                                                                                                                                                                                                                                                 | Low                                                                                                                                                                                                                                         | Slave<br>Master | OFF<br>ON                              | OFF<br>ON    | 0      | 0       | Open   | I<br>О | 0    |
|                |     |      | Note I = input O = outp                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                             | le              |                                        |              |        |         |        |        |      |
| 1              | I/O | FR   | LCD AC drive signal input/output. If the SED1560 series MPU's are used in master and slave configuration, this pin must be connected to each FR pin. Also when the SED1560 series is used as the master MPU, this pin must be connected to the FR pin of the common driver. Output is selected when M/S is HIGH, and input is selected when M/S is LOW. |                                                                                                                                                                                                                                             |                 |                                        |              |        |         |        |        |      |
| 1              | I/O | SYNC | Display sync input/output. If the SED1560 series MPU's are used in master and slave configuration, this pin must be connected to each SYNC pin. Output is selected when M/S is HIGH, and Input is selected when M/S is LOW.                                                                                                                             |                                                                                                                                                                                                                                             |                 |                                        |              |        |         |        |        |      |
| 1              | 0   | DYO  | Start-up<br>driver.                                                                                                                                                                                                                                                                                                                                     | outpu                                                                                                                                                                                                                                       | t for comi      | mon drive                              | r. Conne     | ect to | DIO     | of the | com    | imon |

## **LCD Driver Outputs**

| Number of pins | I/O                                                                                   | Name       |                                             | Desc                             | ription                       |                                   |  |  |
|----------------|---------------------------------------------------------------------------------------|------------|---------------------------------------------|----------------------------------|-------------------------------|-----------------------------------|--|--|
| 166            | 0                                                                                     | O0 to O165 | O32 to O101 are                             | non outputs, de<br>segment outpu | termined by a se<br>its only. | 5 are selectable lection command. |  |  |
|                |                                                                                       |            | <b>DAM</b> 1.4                              |                                  | LCD C                         | N voltage                         |  |  |
|                |                                                                                       |            | RAM data                                    | FR                               | Normal display                | Inverse display                   |  |  |
|                |                                                                                       |            | LOW                                         | V3                               | V <sub>5</sub>                |                                   |  |  |
|                |                                                                                       |            | LOW                                         | V2                               | VDD                           |                                   |  |  |
|                |                                                                                       |            | HIGH                                        | V5                               | V3                            |                                   |  |  |
|                |                                                                                       |            | Tildit                                      | HIGH                             | Vdd                           | V2                                |  |  |
|                |                                                                                       |            | For common outp following table.  Scan data | ·                                |                               | LCD ON voltage                    |  |  |
|                |                                                                                       |            | 1.000                                       | L                                | .OW                           | V4                                |  |  |
|                |                                                                                       |            | LOW                                         | H                                | IIGH                          | V1                                |  |  |
|                |                                                                                       |            | LIIOLI                                      | L                                | .OW                           | Vdd                               |  |  |
|                |                                                                                       |            | HIGH                                        | F                                | IIGH                          | V <sub>5</sub>                    |  |  |
| 1              | 1 O COMI LCD driver common output. Common outputs command is executed are as follows: |            |                                             |                                  |                               |                                   |  |  |
|                |                                                                                       |            |                                             | ( + 1" ON "                      | DUTY + 1" OFF                 |                                   |  |  |
|                |                                                                                       |            | SED1560                                     | V1 or V4                         |                               |                                   |  |  |
|                |                                                                                       |            | SED1561                                     |                                  | 2, COM24                      | V1 or V4<br>V1 or V4              |  |  |
|                | SED1562 COM16                                                                         |            |                                             |                                  |                               |                                   |  |  |
|                |                                                                                       |            | Common output s                             | special for the i                | ndicator.                     |                                   |  |  |

7–8 EPSON

#### **SPECIFICATIONS**

#### **Absolute Maximum Ratings**

| Parameter                                    | Symbol         | Rating                             | Unit   |
|----------------------------------------------|----------------|------------------------------------|--------|
| Supply voltage (1)                           |                | -7.0 +0.03                         |        |
| Supply voltage range (2) (DC/DC When in use) | Vss            | -6.0 to 0.3 (when triple boosting) | V      |
| Driver supply voltage range (1)              | V5             | -18.0 to 0.3                       | V      |
| Driver supply voltage range (2)              | V1, V2, V3, V4 | V5 to 0.3                          | V      |
| Input voltage range                          | VIN            | Vss -0.3 to 0.3                    | V      |
| Output voltage range                         | Vo             | Vss -0.3 to 0.3                    | V      |
| Operating temperature range                  | Topr           | -30 to 85                          | deg. C |
| Storage temperature range (TCP)              | Tstr           | -55 to 100                         | deg. C |



**Notes:** 1. The voltages shown are based on VDD = 0 V.

- 2. Always keep the condition of  $VDD \ge V1 \ge V2 \ge V3 \ge V4 \ge V5$  for voltages V1, V2, V3 and V4.
- 3. If LSIs are used over the absolute maximum rating, the LSIs may be destroyed permanently. It is desirable to use them under the electrical characteristic conditions for general operation. Otherwise, a malfunction of the LSI may be caused and LSI reliability may be affected.
- 4. A guarantee on operating temperature below –30°C may be studied individually.

#### **DC Characteristics**

VDD = 0 V, VSS = -5 V  $\pm$  10%, Ta = -30 to +85°C unless otherwise noted.

|                    | Item                                | Symbol           | Co                      | ndition                  | Min.       | Тур. | Max.                 | Unit | Pin used          |
|--------------------|-------------------------------------|------------------|-------------------------|--------------------------|------------|------|----------------------|------|-------------------|
| Power<br>voltage ( | Recommend-<br>ed operation          | Vss              |                         |                          | -5.5       | -5.0 | -4.5                 | V    | Vss               |
|                    | Operational                         |                  |                         |                          | -6.0       |      | -2.4                 |      | *1                |
| Operatin           | g Operational                       | V5               |                         |                          | -16.0      |      | -4.0                 | V    | V <sub>5</sub> *2 |
| voltage (          | 2) Operational                      | V1, V2           |                         |                          | 0.4 × V5   |      | VDD                  | V    | V1, V2            |
|                    | Operational                         | V3, V4           |                         |                          | V5         |      | 0.6 × V <sub>5</sub> | V    | V3, V4            |
| High-lev           | el input voltage                    | VIHC1            |                         |                          | 0.3×Vss    |      | VDD                  | V    | *3                |
|                    |                                     | VIHC2            |                         |                          | 0.15 × Vss |      | VDD                  |      | *4                |
|                    |                                     | VIHC1            | Vss = −2.7 V            |                          | 0.3×Vss    |      | VDD                  |      | *3                |
|                    |                                     | VIHC2            | Vss = −2.7 V            |                          | 0.2×Vss    |      | VDD                  |      | *4                |
| Low-leve           | el input voltage                    | VILC1            |                         |                          | Vss        |      | 0.7 × Vss            | V    | *3                |
|                    |                                     | VILC2            |                         |                          | Vss        |      | 0.85 × Vss           |      | *4                |
|                    |                                     | VILC1            | Vss = −2.7 V            |                          | Vss        |      | 0.7 × Vss            |      | *3                |
|                    |                                     | VILC2            | Vss = −2.7 V            |                          | Vss        |      | 0.8 × Vss            |      | *4                |
| High-lev           | el output voltage                   | Vonc1            |                         | Iон = −1 mA              | 0.2 × Vss  |      | VDD                  | V    | *5                |
|                    |                                     | Vohc2            |                         | $I$ он = $-120  \mu A$   | 0.2×Vss    |      | VDD                  |      | OSC2              |
|                    |                                     | Vonc1            | Vss = −2.7 V            | Ioh = -0.5  mA           | 0.2 × Vss  |      | VDD                  | V    | *5                |
|                    |                                     | Vohc2            | Vss = −2.7 V            | Іон = -50 μА             | 0.2 × Vss  |      | VDD                  |      | OSC2              |
| Low-leve           | el output voltage                   | Volc1            |                         | IoL = 1 mA               | Vss        |      | 0.8 × Vss            | V    | *5                |
|                    |                                     | Volc2            |                         | IoL = 120 μA             | Vss        |      | 0.8 × Vss            |      | OSC2              |
|                    |                                     | Volc1            | Vss = −2.7 V            | IoL = 0.5 mA             | Vss        |      | 0.8 × Vss            | V    | *5                |
|                    |                                     | Volc2            | Vss = −2.7 V            | IoL = 50 μA              | Vss        |      | 0.8 × Vss            |      | OSC2              |
| Input lea          | kage current                        | ILI              | VIN = VDD or Vss        | 3                        | -1.0       |      | 1.0                  | μΑ   | *6                |
| Output le          | eakage current                      | ILO              |                         |                          | -3.0       |      | 3.0                  | μΑ   | *7                |
| LCD driv           | er ON resistance                    | Ron              | Ta = 25°C               | V <sub>5</sub> = -14.0 V |            | 2.0  | 3.0                  | KΩ   | O0 to O166        |
|                    |                                     |                  |                         | V <sub>5</sub> = -8.0 V  |            | 3.0  | 4.5                  |      | *8                |
| Static po          | wer consumption                     | Issq             |                         |                          |            | 0.00 | 5.0                  | μΑ   | Vss               |
|                    |                                     | I <sub>5</sub> Q | V <sub>5</sub> = -18.0V |                          |            | 0.01 | 15.0                 | μΑ   | V <sub>5</sub>    |
| Input ter          | minal capacity                      | Cin              | Ta = 25°C               | f=1MHz                   |            | 5.0  | 8.0                  | pF   | *3 *4             |
| Oscillatio         | on frequency                        | fosc             | R <sub>f</sub> =1 MΩ    | Vss = -5V                | 15         | 18   | 22                   | kHz  | *9                |
|                    |                                     |                  | ±2%                     | Vss = -2.7V              | 11         | 16   | 21                   |      |                   |
| Reset tin          | ne                                  | t <sub>R</sub>   |                         |                          | 1.0        |      |                      | μs   | *10               |
| Reset "L           | ' pulse width                       | trw              |                         |                          | 1.0        |      |                      | μS   | *11               |
|                    |                                     |                  |                         |                          |            |      |                      |      | 1                 |
|                    | Input voltage                       | Vss              |                         |                          | -6.0       |      | -2.4                 | V    | *12               |
|                    | Amplified out-<br>put voltage       | Vout             |                         | when triple<br>boosting  | -18.0      |      |                      | V    | Vouт              |
| ē                  | Voltage regulator operation voltage | Vouт             |                         |                          | -16.0      |      | -6.0                 | V    | Vouт              |
| . <u>⊑</u>         | Voltage regulutor                   | V5 ①             | Supplied to             | SED1560Dob               | -16.0      |      | -6.0                 | V    | *13               |
| <u></u>            | operation voltage                   | V5 ②             |                         | SED1561DoB               | -16.0      |      | -5.0                 | V    | 1                 |
| <u> </u>           | J                                   | V5 ③             | Supplied to             | SED1561Dab               | -16.0      |      | -4.0                 | V    | 1                 |
|                    |                                     | V5 ④             |                         | SED1562DoB               | -16.0      |      | -4.5                 | V    | †                 |
|                    | Reference voltage                   | VREG             | Ta = 25°C               |                          | -2.35      | -2.5 | -2.65                | V    |                   |

<sup>\*</sup>Vss = -2.4V is on the same basis as Vss = -2.7V.

7–10 **EPSON** 

<sup>\*</sup> See the 4-12 page for details.

## When dynamic current consumption (I) is displaye; the built-in power circuit is on and T1 = T2 = Low.

$$VDD = 0 \text{ V}, \text{ Vss} = -5 \text{ V} \pm 10\%, \text{ Ta} = -30 \text{ to } +85^{\circ}\text{C}$$
 unless otherwise noted.

| Item    | Symbol  | Condition                                  | Min. | Тур. | Max. | Unit | Remarks |
|---------|---------|--------------------------------------------|------|------|------|------|---------|
| SED1560 |         | V₅ = −12.5 V; 3 times amplified            |      | 169  | 340  | μА   |         |
| SED1561 |         | $V_5 = -8.0 \text{ V}$ ; 3 times amplified |      | 124  | 250  | μΑ   |         |
| SED1562 | IDD (1) | $V_5 = -6.0 \text{ V}$ ; 2 times amplified |      | 53   | 110  | μΑ   | *16     |
|         |         | Vss = $-2.7$ V; 3 times amplified          |      | 66   | 130  | μΑ   |         |
|         |         | V5 = -6.0 V                                |      |      |      |      |         |

#### Typical current consumption characteristics

- Dynamic current consumption (I), if an external clock and an external power supply are used.



Conditions: The built-in power supply is off but

the external one is used.

SED1560  $V_5 - V_{DD} = -12.5 \text{ V}$ SED1561  $V_5 - V_{DD} = -8.0 \text{ V}$ SED1562  $V_5 - V_{DD} = -6.0 \text{ V}$ 

External clock:

SED1560 fcL = 4 kHz

SED1561 fcl = 2 kHz

SED1562 fcL = 1 kHz

Remarks: \*14

- Dynamic current consumption (I), if the built-in oscillator and the external power supply are used.



Conditions: The built-in power supply is off but

the external one is used.

SED1560  $V_5 - V_{DD} = -12.5 \text{ V}$ SED1561  $V_5 - V_{DD} = -8.0 \text{ V}$ 

SED1562  $V_5 - V_{DD} = -6.0 V$ 

Internal oscillation: SED1560 Rf = 1 M $\Omega$  SED1561 Rf = 1 M $\Omega$ 

SED1562 Rf = 1 M $\Omega$ 

Remarks: \*15

#### - Dynamic current consumption (I), if the built-in power supply is used.



Conditions: The built-in power supply is on and

T1 = T2 = Low.

SED1560  $V_5 - V_{DD} = -12.5 V; 3$ 

times amplified

SED1561  $V_5 - V_{DD} = -8.0 V; 3$ 

times amplified

SED1562  $V_5 - V_{DD} = -6.0 V; 2$ 

times amplified

Internal oscillation:

SED1560 Rf = 1 M $\Omega$ 

SED1561 Rf = 1 M $\Omega$ 

SED1562 Rf =  $1 M\Omega$ 

Remarks: \*16

**Notes**: \*1. Although the wide range of operating voltage is guaranteed, a spike voltage change during access to the MPU is not guaranteed.

\*2. The operating voltage range of the Vss and V5 systems (see Figure 11). The operating voltage range is applied if an external power supply is used.

- \*3. Pins A0, D0 to D7,  $\overline{RD}$  (E),  $\overline{WR}$  (R/W),  $\overline{CS1}$ , CS2, FR, SYNC, M/S, C86, SI, P/S, T1 and T2.
- \*4. Pins CL, SCL, and  $\overline{RES}$
- \*5. Pins D0 to D7, FR, SYNC, CL0, and DY0
- \*6. Pins A0,  $\overline{RD}$  (E),  $\overline{WR}$  (R/ $\overline{W}$ ),  $\overline{CS1}$ , CS2, CL, M/S,  $\overline{RES}$ , C86, SI, SCL, P/S, T1, and T2.
- \*7. Applied if pins D0 to D7, FR, and SYNC are high impedance.
- \*8. The resistance when the 0.1-volt voltage is applied between the "On" output terminal and each power terminal (V1, V2, V3 or V4). It must be within the operating voltage (2). R ON =  $0.1 \text{ V}/\Delta I$

( $\Delta I$  is the current that flows when 0.1 VDC is applied during power-on.)

- \*9. The relationship between the oscillation frequency, frame and Rf value (see Figure 10).
- \*10. "tr" (reset time) indicates the period between the time when the  $\overline{RES}$  signal rises and when the internal circuit has been reset. Therefore, the SED156\* is usually operable after "tr" time.
- \*11. Specifies the minimum pulse width of RES" signal. The Low pulse greater than "t<sub>RW</sub>" must be entered for reset.
- \*12. If the voltage is amplified three times by the built-in power circuit, the primary power Vss must be used within the input voltage range.
- \*13. The V5 voltage can be adjusted within the voltage follower operating range by the voltage regulator circuit.
- \*14, 15, 16 Indicates the current consumed by the separate IC. The current consumption due to the LCD panel capacity and wiring capacity is not included.

  The current consumption is shown if the checker is used, the display is turned on, the output status of

The current consumption is shown if the checker is used, the display is turned on, the output status of Case 6 is selected, and the SED1560D0B is set to 1/64 duty, the SED1561D0B is set to 1/32 duty, and the SED1562D0B is set to 1/16 duty.

- \*14. Applied if an external clock is used and if not accessed by the MPU.
- \*15. Applied if the built-in oscillation circuit is used and if not accessed by the MPU.
- \*16. Applied if the built-in oscillation circuit and the built-in power circuit are used (T1 = T2 = Low) and if not accessed by the MPU. Measuring conditions: C1 = 4.7  $\mu$ F, C2 = 0.47  $\mu$ F, Ra + Rb = 2 M $\Omega$  This includes the current that flows through the voltage regulator resistor (Ra + Rb = 2 M $\Omega$ ). If the built-in power circuit is used, the current consumption is equal to the current of Vss power.

7–12 **EPSON** 

## Oscillator frequency vs. frame vs. Rf [SED156\*D0B]



Figure 10 (a)

#### External clock (fcL) vs. frame [SED156\*D\*B]



The relationship between oscillator frequency fosc and LCD frame frequency fF is obtained from the following expression.

|           | Duty | <b>f</b> F       |
|-----------|------|------------------|
| 0=54=00   | 1/64 | fOSC/256         |
| SED1560   | 1/48 | fOSC/192         |
| 0=5.4=0.4 | 1/32 | fOSC/256         |
| SED1561   | 1/24 | <b>f</b> OSC/192 |
| SED1562   | 1/16 | fOSC/256         |

(fr indicates not fr signal cycle but cycle of LCD AC.)

duty 1/64 SED1560
duty 1/48
duty 1/32 SED1561
duty 1/24
duty 1/16 SED1562

#### Operating voltage range for Vss and V5



Figure 11

## Power consumption during access (IDD (2)) - MPU access cycle



Figure 12

This graphic shows the current consumption when the vertical patterns are written during "fcyc". If not accessed, IDD(1) is only shown.

#### Reset

| Parameter                  | Symbol      | Condition |      | Rating | Unit |       |
|----------------------------|-------------|-----------|------|--------|------|-------|
|                            | Symbol      | Condition | Min. | Тур.   | Max. | Oilit |
| Reset time                 | <b>t</b> R  | See note. | 1.0  | _      | _    | μs    |
| Reset LOW-level pulsewidth | <b>t</b> RW |           | 1.0  | _      | _    | μs    |

#### Note

 $t_R$  is measured from the rising edge of  $\overline{RES}$ . The SED1560 enters normal operating mode after a reset.

7–14 **EPSON** 

#### **Display control timing**



#### Input timing

$$Vss = -5.5 \text{ to } -4.5 \text{ V}, Ta = -30 \text{ to } 85 \text{ deg. C}$$

| Parameter                | Symbol Condition - | Condition |      | Unit |       |    |
|--------------------------|--------------------|-----------|------|------|-------|----|
|                          |                    | Min.      | Тур. | Max. | Oiiit |    |
| CL LOW-level pulsewidth  | twlcl              |           | 35   | _    | _     | μs |
| CL HIGH-level pulsewidth | twhcl              |           | 35   |      | _     | μs |
| CL rise time             | tr                 |           |      | 30   |       | ns |
| CL fall time             | tf                 |           | _    | 30   | _     | ns |
| FR delay time            | tDFR               |           | -1.0 | _    | 1.0   | μs |
| SYNC delay time          | tosnc              |           | -1.0 | _    | 1.0   | μs |

Vss = -4.5 to -2.7 V, Ta = -30 to 85 deg. C

| Parameter                | Symbol       | Condition |      | Unit |     |    |
|--------------------------|--------------|-----------|------|------|-----|----|
|                          | Ginanien     | Min.      | Тур. | Max. | Ome |    |
| CL LOW-level pulsewidth  | twlcl        |           | 35   | _    | _   | μs |
| CL HIGH-level pulsewidth | twhcl        |           | 35   | _    |     | μs |
| CL rise time             | tr           |           | _    | 40   | _   | ns |
| CL fall time             | tf           |           | _    | 40   | _   | ns |
| FR delay time            | <b>t</b> DFR |           | -1.0 | _    | 1.0 | μs |
| SYNC delay time          | tosnc        |           | -1.0 | _    | 1.0 | μs |

**Notes**: 1. Effective only when the SED156\*DOB is in the master mode.

- 2. The FR/SYNC delay time input timing is provided in the slave operation. The FR/SYNC delay time output timing is provided in the master operation.
- 3. Each timing is based on 20% and 80% of Vss.
- 4. When using in the range of Vss =  $-2.4 \sim -4.5$ V, raise the above ratings for  $-2.7 \sim -4.5$ V equally by 30%.

### **Output timing**

| Vss = 0 | 55 | to 15 | · 1/ | То -  | - 30 1 | to 85   | dag  | $\mathbf{C}$ |
|---------|----|-------|------|-------|--------|---------|------|--------------|
| v 55 —  |    | LO -4 | , v. | 1 a - | )()    | LU ().) | uce. | •            |

| Parameter                        | Symbol       | Symbol Condition                         |      | Rating |      |      |  |
|----------------------------------|--------------|------------------------------------------|------|--------|------|------|--|
| Farameter                        | Condition    |                                          | Min. | Тур.   | Max. | Unit |  |
| FR delay time                    | <b>t</b> DFR | C <sub>L</sub> = 50 pF                   | _    | 60     | 150  | ns   |  |
| SYNC delay time                  | tosnc        |                                          | _    | 60     | 150  | ns   |  |
| DYO LOW-level delay time         | <b>t</b> DOL |                                          | _    | 70     | 160  | ns   |  |
| DYO HIGH-level delay time        | tоон         |                                          | _    | 70     | 160  | ns   |  |
| CLO to DYO Low-level delay time  | tcdl         | SED156*DoB operating in master mode only | 10   | 40     | 100  | ns   |  |
| CLO to DYO HIGH-level delay time | <b>t</b> CDH | SED156*DoB operating in master mode only | 10   | 40     | 100  | ns   |  |

$$Vss = -4.5 \text{ to } -2.7 \text{ V}, Ta = -30 \text{ to } 85 \text{ deg. C}$$

| Davamatar                        | Cumbal       | Condition                                |      | Rating |      |      |  |
|----------------------------------|--------------|------------------------------------------|------|--------|------|------|--|
| Parameter                        | Symbol       | Condition                                | Min. | Тур.   | Max. | Unit |  |
| FR delay time                    | <b>t</b> DFR | C <sub>L</sub> = 50 pF                   | _    | 120    | 240  | ns   |  |
| SYNC delay time                  | tosnc        |                                          | _    | 120    | 240  | ns   |  |
| DYO LOW-level delay time         | <b>t</b> DOL |                                          | _    | 140    | 250  | ns   |  |
| DYO HIGH-level delay time        | tоон         |                                          | _    | 140    | 250  | ns   |  |
| CLO to DYO LOW-level             | toni         | SED156*DoB operating in                  | 40   | 100    | 200  | 20   |  |
| delay time                       | <b>t</b> CDL | master mode only                         | 10   | 100    | 200  | ns   |  |
| CLO to DYO HIGH-level delay time | tсрн         | SED156*DoB operating in master mode only | 10   | 100    | 200  | ns   |  |

#### (1) System buses

Read/write characteristics I (80-series MPU)



7–16 **EPSON** 

 $Vss = -5.0 \pm 10\%$ ,  $Ta = -30 \sim 85$  °C

| Item                       | Signal   | Symbol            | Conditions | Min. | Max. | Unit |
|----------------------------|----------|-------------------|------------|------|------|------|
| Address hold time          | A0, CS   | t <sub>AH8</sub>  |            | 10   |      | ns   |
| Address setup time         |          | t <sub>AW8</sub>  |            | 10   |      | ns   |
| System cycle time          |          | tcyc8             |            | 200  |      | ns   |
|                            |          |                   |            |      |      |      |
| Control L pulse width (WR) | WR       | tcclw             |            | 22   |      | ns   |
| Control L pulse width (RD) | RD       | tcclr             |            | 77   |      | ns   |
| Control H pulse width (WR) | WR       | tcchw             |            | 172  |      | ns   |
| Control H pulse width (RD) | RD       | tcchr             |            | 117  |      | ns   |
| Data setup time            |          | t <sub>DS8</sub>  |            | 20   |      | ns   |
| Data hold time             |          | t <sub>DH8</sub>  |            | 10   |      | ns   |
| RD access time             | D0 to D7 | t <sub>ACC8</sub> | CL = 100pF |      | 70   | ns   |
| Output disable time        |          | tcH8              |            | 10   | 50   | ns   |
| Input signal change time   |          | tr, tf            |            |      | 15   | ns   |

 $Vss = -2.7 \sim -4.5 \text{ V}, Ta = -30 \sim 85 \text{ }^{\circ}\text{C}$ 

| Item                       | Signal   | Symbol            | Conditions | Min. | Max. | Unit |
|----------------------------|----------|-------------------|------------|------|------|------|
| Address hold time          | A0, CS   | t <sub>AH8</sub>  |            | 0    |      | ns   |
| Address setup time         |          | t <sub>AW8</sub>  |            | 0    |      | ns   |
| System cycle time          |          | tcYC8             |            | 450  |      | ns   |
|                            |          |                   |            |      |      |      |
| Control L pulse width (WR) | WR       | tcclw             |            | 44   |      | ns   |
| Control L pulse width (RD) | RD       | tcclr             |            | 194  |      | ns   |
| Control H pulse width (WR) | WR       | tcchw             |            | 394  |      | ns   |
| Control H pulse width (RD) | RD       | tcchr             |            | 244  |      | ns   |
| Data setup time            |          | t <sub>DS8</sub>  |            | 20   |      | ns   |
| Data hold time             |          | t <sub>DH8</sub>  |            | 10   |      | ns   |
| RD access time             | D0 to D7 | t <sub>ACC8</sub> | CL = 100pF |      | 140  | ns   |
| Output disable time        |          | tcH8              |            | 10   | 100  | ns   |
| Input signal change time   |          | tr, tf            |            |      | 15   | ns   |

- **Notes**: 1. When using the system cycle time in the high-speed mode, it is limited by  $tr + tf \le (tcyc-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tcclw-tccl$ tcchw) or  $tr + tf \le (tcyc8 - tcclr - tcchr)$ 
  - 2. All signal timings are limited based on the 20% and 80% of Vss voltage.
  - 3. Read/write operation is performed while CS (CS1 and CS2) is active and the RD or WR signal is in the low level.
    - If read/write operation is performed by the RD or WR signal while CS is active, it is determined by the  $\overline{RD}$  or  $\overline{WR}$  signal timing.
    - If read/write operation is performed by CS while the RD or WR signal is in the low level, it is determined by the CS active timing.
  - 4. When using in the range of Vss =  $-2.4 \sim -4.5$ V, raise the above ratings for  $-2.7 \sim -4.5$ V equally by 30%.

**EPSON** 7-17

#### (2) System buses

Read/write characteristics II (68-series MPU)



 $Vss = -5.0 V \pm 10\%, Ta = -30 \sim 85 °C$ 

| Item                |                                    | Signal   | Symbol            | Conditions | Min. | Max. | Unit |
|---------------------|------------------------------------|----------|-------------------|------------|------|------|------|
| System cycle time   |                                    |          | tcyc6             |            | 200  |      | ns   |
|                     |                                    |          |                   |            |      |      |      |
| Address setup time  |                                    | (A0)     | <b>t</b> AW6      |            | 10   |      | ns   |
| Address hold time   |                                    | R/W      | <b>t</b> AH6      |            | 10   |      | ns   |
| Data setup time     |                                    |          | t <sub>DS6</sub>  |            | 20   |      | ns   |
| Data hold time      | Data hold time Output disable time |          | t <sub>DH6</sub>  |            | 10   |      | n    |
| Output disable time |                                    |          | <b>t</b> он6      | CL = 100pF | 10   | 50   | ns   |
| Access time         |                                    |          | t <sub>ACC5</sub> |            |      | 70   | ns   |
| Enable H pulse      | READ                               | E        | tewhr             |            | 77   |      | ns   |
| width               | WRITE                              | <u> </u> | tewnw             |            | 22   |      | ns   |
| Enable L pulse      | READ                               | E        | tewlr             |            | 117  |      | ns   |
| width               | WRITE                              | _ L      | tewlw             |            | 172  |      | ns   |
| Input signal change | time                               |          | tr, tf            |            |      | 15   | ns   |

7–18 **EPSON** 

| Vss = -  | _2 7 \ | $I \sim A$ | 5 V   | $T_2 -$ | _30 ~ | 85 9 | C            |
|----------|--------|------------|-------|---------|-------|------|--------------|
| V 55 — - | -2./ ' | v ~ 4.     | .) V. | 14 -    | -30 ~ | 0.0  | $\mathbf{C}$ |

| Item                |                                    | Signal | Symbol            | Conditions | Min. | Max. | Unit |
|---------------------|------------------------------------|--------|-------------------|------------|------|------|------|
| System cycle time   |                                    |        | tcYC6             |            | 450  |      | ns   |
|                     |                                    |        |                   |            |      |      |      |
| Address setup time  |                                    | A0     | <b>t</b> AW6      |            | 0    |      | ns   |
| Address hold time   |                                    | R/W    | t <sub>AH6</sub>  |            | 0    |      | ns   |
| Data setup time     |                                    |        | tDS6              |            | 20   |      | ns   |
| Data hold time      | Data hold time Output disable time |        | tDH6              |            | 10   |      | ns   |
| Output disable time |                                    |        | toн6              | CL = 100pF | 20   | 100  | ns   |
| Access time         |                                    |        | t <sub>ACC5</sub> |            |      | 140  | ns   |
| Enable H pulse      | READ                               | E      | tewhr             |            | 194  |      | ns   |
| width               | WRITE                              |        | tewnw             |            | 44   |      | ns   |
| Enable L pulse      | READ                               | Е      | tewlr             |            | 244  |      | ns   |
| width               | WRITE                              |        | tewlw             |            | 394  |      | ns   |
| Input signal change | time                               |        | tr, tf            |            |      | 15   | ns   |

Notes: 1. When using the system cycle time in the high-speed mode, it is limited by  $t_r + t_f \le (t_{CYC6}-t_{EWLW}-t_{EWHW})$  or  $t_r + t_f \le (t_{CYC6}-t_{EWLR}-t_{EWHR})$ .

- 2. All signal timings are limited based on the 20% and 80% of Vss voltage.
- 3. Read/write operation is performed while CS (CS1 and CS2) is active and the E signal is in the high level. If read/write operation is performed by the E signal while CS is active, it is determined by the E signal timing.

If read/write operation is performed by CS while the E signal is in the high level, it is determined by the CS active timing.

4. When using in the range of Vss =  $-2.4 \sim -4.5$ V, raise the above ratings for  $-2.7 \sim -4.5$ V equally by 30%.

#### (3) Serial interface



 $Vss = -5.0 \text{ V} \pm 10\%, Ta = -30 \sim 85 \text{ }^{\circ}\text{C}$ 

| Item                     | Signal | Symbol       | Conditions | Min. | Max. | Unit |
|--------------------------|--------|--------------|------------|------|------|------|
| Serial clock cycle       | SCL    | tscyc        |            | 250  |      | ns   |
| SCL High pulse width     |        | tshw         |            | 75   |      | ns   |
| SCL Low pulse width      |        | tsLW         |            | 75   |      | ns   |
| Address setup time       | A0     | tsas         |            | 50   |      | ns   |
| Address hold time        |        | <b>t</b> sah |            | 200  |      | ns   |
| Data setup time          | SI     | tsds         |            | 50   |      | ns   |
| Data hold time           |        | <b>t</b> sdH |            | 30   |      | ns   |
| CS-SCL time              | CS     | tcss         |            | 30   |      | ns   |
|                          |        | <b>t</b> csH |            | 400  |      |      |
| Input signal change time |        | tr, tf       |            |      | 50   | ns   |

 $Vss = -2.7 \text{ V} \sim -4.5 \text{ V}, Ta = -30 \sim 85 \text{ }^{\circ}\text{C}$ 

| Item                     | Signal | Symbol       | Conditions | Min. | Max. | Unit |
|--------------------------|--------|--------------|------------|------|------|------|
| Serial clock cycle       | SCL    | tscyc        |            | 500  |      | ns   |
| SCL High pulse width     |        | tshw         |            | 150  |      | ns   |
| SCL Low pulse width      |        | tsLW         |            | 150  |      | ns   |
| Address setup time       | A0     | tsas         |            | 100  |      | ns   |
| Address hold time        |        | <b>t</b> sah |            | 400  |      | ns   |
| Data setup time          | SI     | tsds         |            | 100  |      | ns   |
| Data hold time           |        | tsdh         |            | 100  |      | ns   |
| CS-SCL time              | CS     | tcss         |            | 60   |      | ns   |
|                          |        | tсsн         |            | 800  |      |      |
| Input signal change time |        | tr, tf       |            |      | 50   | ns   |

**EPSON** 7-20

<sup>\*1.</sup> All signal timings are limited based on the 20% and 80% of Vss voltage. \*2. When using the range of Vss =  $-2.4 \sim -4.5$ V, raise the above ratings for  $-2.7 \sim -4.5$ V equally by 30%.

#### **FUNCTIONAL DESCRIPTION**

#### **Microprocessor Interface**

#### Parallel/serial interface

Parallel data can be transferred in either direction between the controlling microprocessor and the SED1560 series through the 8-bit I/O buffer (D0 to D7). Serial data can be sent from the microprocessor to the SED1560

series through the serial data input (SI), but not from the SED1560 series to the microprocessor. The parallel or serial interface is selected by P/S as shown in table 1.

Table 1. Parallel/serial interface selection

| P/S  | Input type | CS1 | CS2 | A0 | RD | WR | C86 | SI | SCL | D0 to D7 |
|------|------------|-----|-----|----|----|----|-----|----|-----|----------|
| HIGH | Parallel   | CS1 | CS2 | A0 | RD | WR | C86 | _  | _   | D0 to D7 |
| LOW  | Serial     | CS1 | CS2 | A0 | _  | _  | _   | SI | SCL | (Hz)     |

#### Note

For the parallel interface, the type of microprocessor is selected by C86 as shown in table 2.

Table 2. Microprocessor selection for parallel interface

| C86  | MPU bus<br>type | CS1 | CS2 | A0 | RD | WR  | D0 to D7 |
|------|-----------------|-----|-----|----|----|-----|----------|
| HIGH | 6800-series     | CS1 | CS2 | A0 | E  | R/W | D0 to D7 |
| LOW  | 8080-series     | CS1 | CS2 | A0 | RD | WR  | D0 to D7 |

#### **Parallel interface**

A0,  $\overline{WR}$  (or R/W) and  $\overline{RD}$  (or E) identify the type of parallel data transfer to be made as shown in table 3.

#### Serial interface

The serial interface comprises an 8-bit shift register and a 3-bit counter. These are reset when  $\overline{CS1}$  is HIGH and CS2 is LOW. When these states are reversed, serial data and clock pulses can be received from the microprocessor on SI and SCL, respectively.

Table 3. Parallel data transfer

| Common | 6800 : | series | 8080 s | series                | Description                           |
|--------|--------|--------|--------|-----------------------|---------------------------------------|
| A0     | R/W    | E      | RD     | WR                    |                                       |
| 1      | 1      | 1      | 0      | Display data read out |                                       |
| 1      | 0      | 1      | 1      | 0                     | Display data write                    |
| 0      | 1      | 1      | 0      | 1                     | Status read                           |
| 0      | 0      | 1      | 1      | 0                     | Write to internal reigister (command) |

Serial data is read on the rising edge of SCL and must be input at SI in the sequence D7 to D0. On every eighth clock pulse, the data is transferred from the shift register and processed as 8-bit parallel data.

Input data is display data when A0 is HIGH and control data when A0 is LOW. A0 is read on the rising edge of every eighth clock signal.

The SLC signal is affected by the termination reflection and external noise caused by the line length. The operation check on the actual machine is recommended.

<sup>&</sup>quot;—" indicates fixed to either "H" or to "L"



Figure 1. Serial interface timing

#### Chip select inputs

The SED1560 series has two chip select pins: CS1 and CS2, and data exchange between the microprocessor and the SED1560 series is enabled when  $\overline{CS1}$  is LOW and CS2 is HIGH. When these pins are set to any other combination, D0 to D7 are high impedance. The A0,  $\overline{RD}$ ,  $\overline{WR}$ , SI and SCI inputs are disabled. If the serial input interface has been selected, the shift register and counter are reset. The Reset signal is entered independent from the  $\overline{CS1}$  and CS2 status.

#### **Data Transfer**

To match the timing of the display data RAM and registers to that of the controlling microprocessor, the SED1560 series uses an internal data bus and bus buffer. A kind of pipeline processing takes place. When the microprocessor reads the contents of RAM, the data for the initial read cycle is first stored in the bus buffer

(dummy read cycle). On the next read cycle, the data is read from the bus buffer onto the microprocessor bus. At the same time, the next block of data is transferred from RAM to the bus buffer. Likewise, when the microprocessor writes data to display data RAM, the data is first stored in the bus buffer before being written to RAM at the next write cycle.

When writing data from the microprocessor to RAM, there is no delay since data is automatically transferred from the bus buffer to the display data RAM. If the data rate is required to slow down, the microprocessor can insert an NOP instruction which has the same affect as executing a wait procedure.

When a sequence of address sets is executed, a dummy read cycle must be inserted between each pair of address sets. This is necessary because the addressed data from the RAM is delayed one cycle by the bus buffer, before it is sent to the microprocessor. A dummy read cycle is thus necessary after an address set and after a write cycle.



Figure 2. Write timing

7–22 **EPSON** 



Figure 3. Read timing

## **Status Flag**

The SED1560 series has a single bit status flag, D7. When D7 is HIGH, the device is busy and will only accept a Status Read command. If cycle times are

monitored ed carefully, this flag does not have to be checked before each command, and microprocessor capabilities can be fully utilized.

#### **Display Data RAM**

The display data RAM stores pixel data for the LCD. It is a 166-column  $\times$  65-row addressable array as shown in figure 4.

Line Common DATA Column address address 00H 01 02 03 0 0 4 0 5 0 6 Page 0 D7 D0 D1 D2 D3 D4 D5 0.7 08 0 A 0 B 0 0 Page 1 D6 D7 D0 D1 D2 D3 D4 D5 D6 10 0 0 Page 2 D 0 18 19 1A 1B 1C 1D 1/64 0 0 D 3 Start Page 3 D 0 D 1 D 2 D 3 D 4 D 5 D 6 20 21 22 23 24 25 26 27 28 0 ი Page 4 COM36 COM37 COM38 COM39 COM40 COM41 COM42 COM43 COM44 COM45 COM46 D7 D0 D1 D2 D3 D4 D5 1/32 Page 5 D 6 D 7 D 0 D 1 D 2 3 0 D 3 Page 6 D 5 D 6 COM59 COM60 COM61 COM62 Ιo Page 7 to ADC 80208 

(If the display start line is set to 1ch)

Figure 4. Display data RAM addressing

#### Note

For a 1/65 and 1/33 display duty cycles, page 8 is accessed following 1BH and 3BH, respectively.

7–24 **EPSON** 

The 65 rows are divided into 8 pages of 8 lines and a ninth page with a single line (D0 only). Data is read from or written to the 8 lines of each page directly through D0 to D7.

The time taken to transfer data is very short, because the microprocessor inputs D0 to D7 correspond to the LCD common lines as shown in figure 5. Large display configurations can thus be created using multiple SED1560s.



Figure 5. RAM-to-LCD data transfer

The microprocessor reads from and writes to RAM through the I/O buffer. Since the LCD controller operates independently, data can be written to RAM at the same time as data is being displayed, without causing the LCD to flicker.

#### **Column Address Counter**

The column address counter is an 8-bit presettable counter that provides the column address to display data RAM. See figure 4. It is incremented by 1 each time a read or write command is received. The counter automatically stops at the highest address, A6H. The contents of the column address counter are changed by the Column Address Set command. This counter is independent of the page address register.

When the Select ADC command is used to select inverse display operation, the column address decoder inverts the relationship between the RAM column data and the display segment outputs.

#### Page Address Register

The 4-bit page address register provides the page address to display data RAM. The contents of the register are changed by the Page Address Set command.

Page address 8 (D3 = H, D2, D1, D0 = L) is a special use RAM area for the indicator.

#### **Initial Display Line Register**

The initial display line register stores the address of the RAM line that corresponds to the first (normally the top)

line (COM0) of the display. See figure 4. The contents of this 6-bit register are changed by the Initial Display Line command. At the start of each LCD frame, synchronized with SYNC, the initial line is copied to the line counter. The line counter is then incremented on the CL clock signal once for every display line. This generates the line addresses for the transfer of the 166 bits of RAM data to the LCD drivers.

If a 1/65 or 1/33 display duty cycle is selected by the Duty + 1 command, the line address corresponding to the 65th or 33rd SYNC signal is changed and the indicator special-use line address is selected. If the Duty + 1 command is not used, the indicator special-use line address is not selected.

#### **Output Selection Circuit**

The number of common (COM) and segment (SEG) driver outputs can be selected to fit different LCD panel configurations by the output selection circuit.

There are 70 segment-only outputs (O32 to O101) and 96 common or segment dual outputs (O0 to O31 and O102 to O165). A command select the status of the dual common/segment outputs. Figure 6 shows the six different LCD driver arrangements.

Necessary LCD driver voltage is automatically allocated to the COM/SEG dual outputs when their function is determined by the output selection circuit.

The SED1560 selects Case 1, 2 or 6 while the SED1561 selects Case 3, 4, 5 or 6. As to the SED1562, COM/SEG output status cannot be selected, being fixed.



Figure 6. Output configuration selection

When COM outputs are assigned to the output drivers, the unused RAM area is not available. However, all RAM column addresses can still be accessed by the microprocessor.

Since duty setting and output selection are independent,

the appropriate duty must be selected for each case. Cases 1 to 6 are determined according to the three lowest bits in the output status register in the output selection circuit. The COM output scanning direction can be selected by setting bit D3 in the output status register to "H" or "L".

Table 4

|                | SED   | 1560  | SED   | 1561  | SED1562 |
|----------------|-------|-------|-------|-------|---------|
| Duty           | 1/64  | 1/48  | 1/32  | 1/24  | 1/16    |
| COM I function | COM64 | COM48 | COM32 | COM24 | COM16   |

When the DUTY + 1 command is executed, pin COM1 becomes as shown in Figure 4 irrelevant to output selection:

Since master/slave operation and the output selection circuit are completely independent in the SED1560 series, a chip either on the master or slave side can be

allocated to the COM output function in multi-chip configuration.

The LCD driver outputs shown in Table 5 become ineffective when the SED1560 or SED1561 is used with 1/48 or 1/24 duty, respectively. In this case, ineffective outputs are used in the open state.

Table 5

|          |        | C  | output stat | us registe | er | Inoffactive autnut |
|----------|--------|----|-------------|------------|----|--------------------|
|          |        | D3 | D2          | D1         | D0 | Ineffective output |
|          | Case 1 | 0  | 1           | 0          | 1  | O150 to O165       |
| SED1560  | Case i | 1  | 1           | 0          | 1  | O102 to O117       |
| SED 1300 | Case 2 | 0  | 1           | 0          | 0  | O150 to O165       |
|          | Case 2 | 1  | 1           | 0          | 0  | O16 to O31         |
|          | Case 3 | 0  | 0           | 1          | 1  | O0 to O7           |
|          | Case 3 | 1  | 0           | 1          | 1  | O23 to O31         |
| SED1561  | Case 4 | 0  | 0           | 1          | 0  | O158 to O165       |
| 3501301  | Case 4 | 1  | 0           | 1          | 0  | O134 to O141       |
|          | Case 5 | 0  | 0           | 0          | 1  | O158 to O165       |
|          | Case 5 | 1  | 0           | 0          | 1  | O8 to O15          |

7–26 **EPSON** 

### **SED1560 Output Status**

The SED1560 selects any output status from Cases 1, 2 and 6.

1/64 duty (Display Area  $64 \times 102$ )

| C    | St | atus | regis | ter |               | LCD driv | er output  |         |       |
|------|----|------|-------|-----|---------------|----------|------------|---------|-------|
| Case | D3 | D2   | D1    | D0  | O0 O31        | O32 O101 | O102 O133  | O134    | O165  |
| 4    | 0  | 1    | 0     | 1   | SEG           | 6102     | COM0 — • ( |         |       |
| 1    | 1  | 1    | 0     | 1   | SEG           | 5102     | COM63 ◀    |         | СОМО  |
| 2    | 0  | 1    | 0     | 0   | COM31 ← COM0  | SEC      | G102       | COM32 → | COM63 |
|      | 1  | 1    | 0     | 0   | COM32 → COM63 | SEC      | S102       | COM31 - | СОМО  |
| 6    | -  | 0    | 0     | 0   |               | SEG      | G166       |         |       |

1/48 duty (Display Area  $48 \times 102$ )

| Cooo | St | atus | regis | ter |              | LCD driv | ver output |                    |            |      |  |
|------|----|------|-------|-----|--------------|----------|------------|--------------------|------------|------|--|
| Case | D3 | D2   | D1    | D0  | O0 O31       | O32 O101 | O102       | O133               | O134       | O165 |  |
| _    | 0  | 1    | 0     | 1   |              |          | СОМО -     |                    | ➤ COM47    |      |  |
| 1    | 1  | 1    | 0     | 1   |              |          |            | COM47 <del>←</del> |            | СОМО |  |
|      | 0  | 1    | 0     | 0   | COM31 ← COM0 | SEC      | G102       |                    | COM32 → 47 |      |  |
| 2    | 1  | 1    | 0     | 0   | COM32→47     | SEC      | G102       |                    | COM31 -    | СОМО |  |
| 6    | _  | 0    | 0     | 0   |              | SEC      | G166       |                    |            |      |  |

## **SED1561 Output Status**

The SED1561 selects any output status from Cases 3, 4, 5 and 6.

1/32 duty (Display Area  $32 \times 134$ )

| Cooo | St | atus | regis | ter |          |     |       |     | LCD driver outpu | ut     |      |       |     |     |        |
|------|----|------|-------|-----|----------|-----|-------|-----|------------------|--------|------|-------|-----|-----|--------|
| Case | D3 | D2   | D1    | D0  | O0 O15   | O16 | O31   | O32 |                  |        | O133 | O134  | 149 | 150 | O165   |
| 2    | 0  | 0    | 1     | 1   | COM31 -  |     | COM0  |     |                  | SEG134 |      |       |     |     |        |
| 3    | 1  | 0    | 1     | 1   | сомо —   | -   | COM31 |     |                  | SEG134 |      |       |     |     |        |
|      | 0  | 0    | 1     | 0   |          |     |       |     | SEG134           |        |      | СОМО  | _   | -   | СОМ31  |
| 4    | 1  | 0    | 1     | 0   |          |     |       |     | SEG134           |        |      | СОМ31 | 4   |     | СОМО   |
| _    | 0  | 0    | 0     | 1   | 15←COM0  |     |       |     | SEG134           |        |      |       |     | CON | /16→31 |
| 5    | 1  | 0    | 0     | 1   | COM16→31 |     |       |     | SEG134           |        |      |       |     | 15← | -СОМ0  |
| 6    | _  | 0    | 0     | 0   |          |     |       |     | SEG166           |        |      |       |     |     |        |

1/24 duty (Display Area 24 × 134)

| .,   | ,  | ,    | -1 -  | •   |     |       | ,          |     |     |        |              |        |      |      |                |      |      |
|------|----|------|-------|-----|-----|-------|------------|-----|-----|--------|--------------|--------|------|------|----------------|------|------|
| Case | St | atus | regis | ter |     |       |            |     |     | LCE    | driver outpu | ıt     |      |      |                |      |      |
| Case | D3 | D2   | D1    | D0  | 00  | O15   | O16        | O31 | O32 |        |              |        | O133 | O134 | 149            | 150  | O165 |
|      | 0  | 0    | 1     | 1   |     | COM23 | <b>-</b> C | ОМО |     |        |              | SEG134 |      |      |                |      |      |
| 3    | 1  | 0    | 1     | 1   | CON | 10    | COM23      |     |     |        |              | SEG134 |      |      |                |      |      |
|      | 0  | 0    | 1     | 0   |     |       |            |     |     | SEG134 |              |        |      | СОМ  | ) <del>-</del> | COM  | 23   |
| 4    | 1  | 0    | 1     | 0   |     |       |            |     |     | SEG134 |              |        |      |      | COM23          | -    | СОМО |
| _    | 0  | 0    | 0     | 1   | 15← | -COM0 |            |     |     |        | SEG134       |        |      |      |                | 16→2 | 23   |
| 5    | 1  | 0    | 0     | 1   | 16→ | 23    |            |     |     |        | SEG134       |        |      |      |                | 15←  | COM0 |
| 6    | _  | 0    | 0     | 0   |     |       |            |     |     |        | SEG166       |        |      |      |                |      |      |

#### **SED1562 Output Status**

COM/SEG output status of the SED1562 is fixed. 1/16 duty  $(16 \times 150)$ 

|    | LCD driver output |      |      |
|----|-------------------|------|------|
| 00 | 0149              | 150  | 0165 |
|    | SEG150            | 15 🕶 | COM0 |

#### **Display Timers**

## Line counter and display data latch timing

The display clock, CL, provides the timing signals for the line counter and the display data latch. The RAM line address is generated synchronously using the display clock. The display data latch synchronizes the 166-bit display data with the display clock.

The timing of the LCD panel driver outputs is independent of the timing of the input data from the microprocessor.

#### FR and SYNC

The LCD AC signal, FR, and the synchronization signal, SYNC, are generated from the display clock. The FR controller generates the timing for the LCD panel driver outputs. Normally, 2-frame wave patterns are generated, but *n*-line inverse wave patterns can also be generated. These produce a high-quality display if *n* is based on the LCD panel being used.

SYNC synchronizes the timing of the line counter and common timers. It is also needed to synchronize the frame period and a 50% duty clock.

In a multiple-chip configuration, FR and SYNC are inputs. The SYNC signal from the master synchronizes the line counter and common timing of the slave.

#### **Common timing signals**

The internal common timing and the special-use common driver start signal, DYO, are generated from CL. As shown in figures 7 and 8, DYO outputs a HIGH-level pulse on the rising edge of the CL clock pulse that precedes a change on SYNC. DYO is generated by both the SED1560D0B, regardless of whether the device is in master or slave mode. However, when operating in slave mode, the device duty and the external SYNC signal must be the same as that of the master. In a multiple-chip configuration, FR and SYNC must be supplied to the slave from the master.

Table 6. Master and slave timing signal status

| Part number | Mode   | FR     | SYNC   | CLO            | DYO    |
|-------------|--------|--------|--------|----------------|--------|
| SD156*D*B   | Master | Output | Output | CL<br>output   | Output |
|             | Slave  | Input  | Input  | High impedance | Output |

7–28 **EPSON** 

### 2-frame AC driver waveform

(SED1561 1/32 duty) 31 32 1 2 3 4 5 6 27 28 29 30 31 32 1 2 3 4 5 SYNC FR DYO COM<sub>0</sub> VDD V1 COM1 V4 **RAM** data SEG<sub>n</sub> Figure 7. Frame driver timing

## n line inverse driver waveform (n = 5, line inverse register 4)



Figure 8. Line inverse driver timing

#### Note

When n = 5, the line inversion register is set to 4.

7–30 **EPSON** 

#### **LCD Driver**

The LCD driver converts RAM data into the 167 outputs that drive the LCD panel. There are 70 segment outputs, 96 segment or common dual outputs, and a COM1 output for the indicator display.

Two shift registers for the common/segment drivers are used to ensure that the common outputs are output in the correct sequence. The driver output voltages depend on the display data, the common scanning signal and FR.



Figure 9. Example of segment and common timing

#### **Display Data Latch Circuit**

The display data latch circuit temporarily stores the output display data from the display data RAM to the LCD driver circuit in each common period. Since the Normal/Inverse Display, Display ON/OFF and Display All Points ON/OFF commands control the data in this latch, the data in the display data RAM is remains unchanged.

#### **LCD Driver Circuit**

This multiplexer generates 4-value levels for the LCD driver, having 167 outputs of 70 SEG outputs, 96 SEG/COM dual outputs and a COM output for the indicator display. The SEG/COM dual outputs have a shift register and sequentially transmits COM scanning signals. The LCD driver voltage is output according to the combination of display data, COM scanning signal and FR signal. Figure 9 shows a typical SEG/COM output waveform.

#### **Oscillator Circuit**

The low power consumption type CR oscillator adjusting the oscillator frequency by use of only oscillator resistor Rf is used as a display timing signal source or clock for the voltage raising circuit of the LCD power supply. The oscillator circuit is only available in the master operation mode. When a signal from the oscillator circuit is used for display clock, fix the CL pin to the Vss level. When the oscillator circuit is not used, fix the OSC1 or OSC2 pin to the VDD or Vss level, respectively. The oscillator signal frequency is divided and output from the CLO pin as display clock. The frequency is divided to one-fourth, one-eighth or one-sixteenth in the SED1560, SED1561 or SED1562, respectively.

#### **FR Control Circuit**

The LCD driver voltage supplied to the LCD driver outputs is selected using FR signal.

#### **Power Supply Circuit**

This is a power circuit to produce voltage needed to drive liquid crystals at a low power consumption. This circuit is valid only when the SED156\*D\*B master is in operation. The power circuit consists of voltage tripler, voltage regulator and the voltage follower.

The power circuit built into SED1560\*D\*B is set for smaller scale liquid crystal panels and it is not too suitable when the picture element is larger or to drive a liquid crystal panel with lager indication capacity using multiple chips. With liquid crystal panels with a larger load capacity, the quality of display may become very bad. Use an external power in such cases. (If an external amp circuit is configured, we recommend to use the SCI7660 and SCI7661.)

The power circuit can be controlled by the built-in power ON/OFF command. When the built-in power is turned off, all of the boosting circuit, voltage regulation circuit and voltage follower circuit goes open. In this case, the liquid crystal driving voltage  $V_1,\,V_2,\,V_3,\,V_4$  and  $V_5$  should be supplied from outside and the terminals CAP1+, CAP1-, CAP2+, CAP2-, Vout and  $V_R$  should be kept opened.

If the built-in power supply is turned on, you must always enter this command after the wait time of the built-in power supply turn-on completion command.

Various functions of the power circuit may be selected by combinations of the setting of the T1 and T2. It is also possible to make a combined use of the external power

| T1 | T2 | Voltage<br>tripler | Voltage<br>regulator | voltage<br>follower | External<br>voltage<br>input | Voltage<br>tripler<br>terminals | V <sub>R</sub> terminals |
|----|----|--------------------|----------------------|---------------------|------------------------------|---------------------------------|--------------------------|
| L  | L  | 0                  | 0                    | 0                   | _                            |                                 |                          |
| L  | Н  | 0                  | 0                    | 0                   | _                            |                                 |                          |
| Н  | L  | ×                  | 0                    | 0                   | Vout                         | OPEN                            |                          |
| Н  | Н  | X                  | ×                    | 0                   | V <sub>5</sub>               | OPEN                            | OPEN                     |

supply and a portion of the functions of the built-in power supply.

When (T1, T2) = (H, L), the boosting circuit does not work and open the boosting circuit terminals (CAP1+, CAP1-, CAP2+ and CAP2-) and apply liquid crystal driving voltage to the Vout terminals from outside.

When (T1, T2) = (H. H), the boosting circuit and voltage regulation circuit do not work and open the boosting circuit terminals and the VR terminals and apply liquid crystal driving voltage connecting the V5 terminals.

7–32 **EPSON** 

#### Voltage tripler

By connecting capacitors C1 between CAP1+ and CAP1-, CAP2+ and CAP2- and Vss-Vout, the electric potential between VDD-Vss is boosted to the triple toward negative side and outputted from the Vout terminal. When a double boosting is required, disconnect the capacitor between CAP2+ and CAP2- and short-circuit the CAP2- and Vout terminals to obtain output boosted to the double out of the Vout (or CAP2-) terminal.

Signals from the oscillation circuit are used in the boosting circuit and it then is necessary that the oscillation circuit is in operation.

Electric potentials by the boosting functions are given below.

$$(V_{CC}=+5V) \quad V_{DD}=0V$$

$$(GND) \quad V_{SS}=-5V$$

$$V_{OUT}=2V_{SS}=-10V$$

Electric potentials of double boosting



Electric potentials of triple boosting

#### **Voltage Regulator**

The boosting voltage occurring at  $V_{OUT}$  is sent to the voltage regulator, and the  $V_5$  liquid crystal display (LCD) driver voltage is output. This  $V_5$  voltage can be determined by the following equation when resistors Ra and Rb (R1, R2 and R3) are adjusted within the range of  $|V_5| < |V_{OUT}|$ .

V5=
$$(1+\frac{Rb}{Ra})$$
 VREG+IREF · Rb  
= $(1+\frac{R3+R2-\Delta R2}{R1+\Delta R2})$  VREG  
+IREF · (R3+R2- $\Delta$ R2)



 $V_{REG}$  is the constant voltage source of the IC, and it is constant and  $V_{REG} = -2.5 \pm 0.15$  V (if  $V_{DD}$  is 0 V). To adjust the  $V_5$  output voltage, insert a variable resistor between  $V_R$ ,  $V_{DD}$  and  $V_5$  as shown. A combination of R1 and R3 constant resistors and R2 variable resistor is recommended for fine-adjustment of  $V_5$  voltage.

Setup example of resistors R1, R2 and R3: (In case of Type 1)

When the Electronic Volume Control Function is OFF (electronic volume control register values are (D4,D3,D2,D1,D0)=(0,0,0,0)):

$$V_5 = \frac{(\ 1 + R3 + R2 - \Delta R2)}{R1 + \Delta R2} \ V_{REG} \ ....$$
 ①

 $(As I_{REF} = 0 A)$ 

- Variable voltage range by R2  $V_5 = -6$  to -10 V (Determined by the LCD characteristics)

$$\begin{split} \Delta R2 &= O\Omega, \ V_{REG} = -2.55V \\ To \ obtain \ V_5 &= -10 \ V, \ from \ equation \ \textcircled{1}: \\ R2 + R3 &= 2.92 \times R1 \ \dots & \textcircled{3} \\ \Delta R2 &= R2, \ V_{REG} &= -2.55V \end{split}$$

To obtain 
$$V_5 = -6$$
 V, from equation ①:  $1.35 \times (R1 + R2) = R3$  ..... ④

From equations 2, 3 and 4:

 $R1=1.27M\Omega$ 

 $R2=0.85M\Omega$ 

 $R3 = 2.88M\Omega$ 

The voltage regulator has a temperature gradient of approximately -0.2%/ $^{\circ}$ C as the  $V_{REG}$  voltage. To obtain another temperature gradient, use the Electronic Volume Control Function for software processing using the MPU.

As the VR pin has a high input impedance, the shielded and short lines must be protected from a noise interference. In case of Type 2, similarly preset R1, R2 and R3 on the basis of VREG = VSS.

# Voltage regulator using the Electronic Volume Control Function

The Electronic Volume Control Function can adjust the intensity (brightness level) of liquid crystal display (LCD) screen by command control of  $V_5$  LCD driver voltage. This function sets five-bit data in the electronic volume control register, and the  $V_5$  LCD driver voltage can be one of 32-state voltages.

To use the Electronic Volume Control Function, issue the Set Power Control command to simultaneously operate both the voltage regulator circuit and voltage follower circuit.

Also, when the boosting circuit is off, the voltage must be supplied from V<sub>OUT</sub> terminal.

When the Electronic Volume Control Function is used, the  $V_5$  voltage can be expressed as follows:

$$V_5 = (1 + \frac{Rb}{Ra}) V_{REG} + Rb \times \Delta I_{REF} \dots$$

Variable voltage range

The increased  $V_5$  voltage is controlled by use of  $I_{REF}$  current source of the IC. (For 32 voltage levels,  $\Delta I_{REF} = I_{REF}/31$ )

The minimum setup voltage of the  $V_5$  absolute value is determined by the ratio of external Ra and Rb, and the increased voltage by the Electronic Volume Control Function is determined by resistor Rb. Therefore, the resistors must be set as follows:

1) Determine Rb resistor depending on the V<sub>5</sub> variable voltage range by use of the Electronic Volume Control.

$$Rb = \frac{V_5 \ variable \ voltage \ range}{I_{REF}}$$

2) To obtain the minimum voltage of the V<sub>5</sub> absolute value, determine Ra using the Rb of Step 1) above.

$$Ra = \frac{Rb}{\frac{V_5}{V_{REG}} - 1} \qquad \{V_5 = (1 + Rb/Ra) \times V_{REG}\}$$

The SED1526 series have the built-in  $V_{REG}$  reference voltage and  $I_{REF}$  current source which are constant during voltage variation. However, they may change due to the variation occurring in IC manufacturing and due to the temperature change as shown below.

Consider such variation and temperature change, and set the Ra and Rb appropriate to the LCD used.

$$\begin{split} &V_{REG} = -2.5 V \pm 0.15 V \; \} \; Type1 \\ &V_{REG} = -0.2 \%^{\circ} C \\ &V_{REG} = Vss \; \; \} Type2 \\ &V_{REG} = 0.00 \%^{\circ} C \\ &V_{REG} = -0.2 \%^{\circ} C \\ &I_{REF} = -3.2 \mu A \pm 40 \% \; (For \, 16 \, levels) \\ &I_{REF} = 0.023 \mu A/^{\circ} C \end{split}$$

-6.5μA±40% (For 32 levels) 0.052μA/°C

Ra is a variable resistor that is used to correct the  $V_5$  voltage change due to  $V_{REG}$  and  $I_{REF}$  variation. Also, the contrast adjustment is recommended for each IC chip. Before adjusting the LCD screen contrast, set the electronic volume control register values to (D4,D3,D2,D1,D0)=(1,0,0,0,0) or (0,1,1,1,1) first. When not using the Electronic Volume Control Function, set the register values to (D4,D3,D2,D1,D0)=(0,0,0,0,0) by sending the  $\overline{RES}$  signal or the Set Electronic Volume Control Register command.

Setup example of constants when Electronic Volume Control Function is used:

 $V_5$  maximum voltage:  $V_5 = -6 V$  (Electronic

volume control register values (D4,D3,D2,D1,D0)

=(0,0,0,0,0)

 $V_5$  minimum voltages:  $V_5 = -10 \text{ V}$  (Electronic

volume control register values (D4,D3,D2,D1,D0)

=(1,1,1,1,1)

V<sub>5</sub> variable voltage range: 4 V Variable voltage levels: 32 levels

1) Determining the Rb:

$$R3 = \ \frac{V_5 \ variable \ voltage \ range}{\mid I_{REF} \mid} \ = \frac{4V}{6.5 \mu A}$$

 $Rb = 625K\Omega$ 

2) Determining the Ra:

$$Ra = \frac{Rb}{\frac{V_{5}max}{V_{REG}} - 1} = \frac{-625K\Omega}{\frac{-6V}{-2.55V} - 1}$$

 $Ra = 462K\Omega$ 

7–34 **EPSON** 



$$\begin{split} Ta &= 25^{\circ}C \\ V_5 max &= (1 + Rb/Ra) \times V_{REG} \\ &= (1 + 625k/442k) \times (-2.55V) \\ &= -6.0V \\ V_5 min &= V_5 \ max + Rb \times I_{REF} \\ &= -6V + 625k \times (-6.5\mu A) \\ &= -10.0V \end{split}$$

```
Ta=-10°C
           V_5max = (1+Rb/Ra) \times V_{REG} (Ta=-10^{\circ}C)
                      = (1+625k/462k) \times (-2.55V)
                        \times \{1+(-0.2\%^{\circ}C)\times(-10^{\circ}C-25^{\circ}C)\}
                      =-6.42V
           V_5 min = V_5 max + Rb \times I_{REF} \quad (Ta=-10^{\circ}C)
                      =-6.42V+625k
                        \times \{-6.5 \mu A + (0.052 \mu A/^{\circ}C) \times
                         (-10^{\circ}\text{C}-25^{\circ}\text{C})
                      =-11.63V
Ta=-50°C
           V_5max = (1+Rb/Ra) × V_{REG} (Ta=50°C)
= (1+625k/462k) × (-2.55V)
                        \times \{1+(-0.2\%^{\circ}C)\times(50^{\circ}C-25^{\circ}C)\}
                      = -5.7V
           V_5 min = V_5 max + Rb \times I_{REF} (Ta=50°C)
                      =-5.7V+625k
                         \times \{-6.5 \mu A + (0.052 \mu A/^{\circ}C) \times
                        (50^{\circ}C-25^{\circ}C)
                      = -8.95 \text{V}
```

The margin must also be determined in the same procedure given above by considering the  $V_{REG}$  and  $I_{REF}$  variation. This margin calculation results show that the  $V_5$  center value is affected by the  $V_{REG}$  and  $I_{REF}$  variation. The voltage setup width of the Electronic Volume Control depends on the  $I_{REF}$  variation. When the typical value of 0.2 V/step is set, for example, the maximum variation range of 0.12 to 0.28 V must be considered.

In case of Type 2, it so becomes that V<sub>REG</sub> = V<sub>SS</sub> (V<sub>DD</sub> basis) and there is no temperature gradient. However, I<sub>REF</sub> carries the same temperature characteristics as with Type 1.



Example of V5 Voltage When Using SED1560 Series Electronic Volume

## **Liquid Crystal Voltage Generating Circuit**

A V5 potential is resistively divided within the IC to cause V1, V2, V3 and V4 potentials needed for driving of liquid crystals. The V1, V2, V3 and V4 potentials are further converted in the impedance by the voltage follower before supplied to the liquid crystal driving circuit. The liquid crystal driving voltage is fixed with each type.

| types      | Liquid crystal driving voltage |
|------------|--------------------------------|
| SED1560DoB | 1/9 bias voltage               |
| SED1560DAB | 1/7 bias voltage               |
| SED1561DoB | 1/7 bias voltage               |
| SED1561DAB | 1/5 bias voltage               |
| SED1562DoB | 1/5 bias voltage               |

As shown in Fig. 8, it needs to connect, externally voltage stabilizing capacitors C2 to the liquid crystal power terminals. When selecting such capacitor C2 make actual liquid crystal displays matching to the display capacity of the liquid crystal display panel, before determining on the capacitance as the constant value for voltage stabilization.

7–36 **EPSON** 

When the built-in power circuit is used





Reference set values:

SED1560 V5  $\stackrel{:}{=}$  -11~-13 V SED1561 V5  $\stackrel{:}{=}$  -7~ -9 V SED1562 V5  $\stackrel{:}{=}$  -5~ -7 V (Variable)

|             | SED1560           | SED1561           | SED1562          |
|-------------|-------------------|-------------------|------------------|
| C1          | 4.7 μF            | 2.2 to<br>4.7 μF  | 2.2 to<br>4.7 μF |
| C2          | 0.1 to<br>0.47 μF | 0.1 to<br>0.47 μF | 0.1 μF           |
| R1          | 1 ΜΩ              | 700 KΩ            | 500 KΩ           |
| R2          | 200 KΩ            | 200 ΚΩ            | 200 ΚΩ           |
| R3          | 4 MΩ              | 1.6 MΩ            | 700 KΩ           |
| LCD<br>SIZE | 32×51<br>mm       | 16×67<br>mm       | 8×75<br>mm       |
| DOT         | 64×102            | 32×134            | 16×150           |

- \*1 Connect oscillator feedback resistor Rf as short as possible and place it close to the IC for preventing a malfunction.
- \*2 Use short wiring or shielded cables for the VR pin due to high input impedance.
- \*3 Determine C1, C2 depending on the size of LCD panel driven. You must set these values so that the LCD driving voltage becomes stable. Set (T1, T2)=(H, L) and supply an external voltage to Vout. Display the LCD heavy load pattern and determine C2 so that the LCD driving voltages (V1 to V5) become stable. Then, set (T1, T2)=(L, L) and determine C1.

Set the same capacitance for C2.

\*4 The "LCD SIZE" indicates the vertical and horizontal length of the LCD panel display area.

#### \* Precautions when installing the COG

When installing the COG, it is necessary to duly consider the fact that there exists a resistance of the ITO wiring occurring between the driver chip and the externally connected parts (such as capacitors and resistors). By the influence of this resistance, non-conformity may occur with the indications on the liquid crystal display.

Therefore, when installing the COG design the module paying sufficient considerations to the following three points.

- Suppress the resistance occurring between the driver chip pin to the externally connected parts as much as possible.
- 2. Suppress the resistance connecting to the power supply pin of the driver chip.
- Make various COG module samples with different ITO sheet resistance to select the module with the sheet resistance with sufficient operation margin.

Also, as for this driver IC, pay sufficient attention to the following points when connecting to external parts for the characteristics of the circuit.

 Connection to the boosting capacitors The boosting capacitors (the capacitors connecting to respective CAP pins and capacitor being inserted between Vout and Vss2) of this IC are being switched over by use of the transistor with very low ON-resistance of about 10Ω. However, when installing the COG, the resistance of ITO wiring is being inserted in series with the switching transistor, thus dominating the boosting ability.

Consequently, the boosting ability will be hindered as a result and pay sufficient attention to the wiring to respective boosting capacitors.

2. Connection of the smoothing capacitors for the liquid crystal drive

The smoothing capacitors for the liquid crystal driving potentials (V1. V2, V3 and V4) are indispensable for liquid crystal drives not only for the purpose of mere stabilization of the voltage levels. If the ITO wiring resistance which occurs pursuant to installation of the COG is supplemented to these smoothing capacitors, the liquid crystal driving potentials become unstable to cause nonconformity with the indications of the liquid crystal display. Therefore, when using the COG module, we definitely recommend to connect reinforcing resistors externally.

Reference value of the resistance is  $100k\Omega$  to  $1M\Omega$ . Meanwhile, because of the existence of these reinforcing resistors, current consumption will increase.

Indicated below is an exemplary connection diagram of external resistors.

Please make sufficient evaluation work for the display statuses with any connection tests.

Exemplary connection diagram 1.



Exemplary connection diagram 2.



7–38 **EPSON** 

#### Reset

When power is turned ON, the SED1560 is initialized on the rising edge of  $\overline{RES}$ . Initial settings are as follows.

Display
 Display mode
 Normal
 n-line inversion
 OFF

4. Duty cycle : 1/64 (SED1560)

1/32 (SED1561)

5. ADC select : Normal (D0 = L)

6. Read/write modify : OFF
7. Internal power supply : OFF
8. Serial interface register data: Cleared
9. Display initial line register : Line 1
10. Column address counter : 0
11. Page address register : Page 0
12. Output selection circuit : Case 6
13. n-line inversion register : 16

14. Set the electronic control register to zero (0).

 $\overline{RES}$  should be connected to the microprocessor reset terminal so that both devices are reset at the same time.  $\overline{RES}$  must be LOW for at least 1  $\mu$ s to correctly reset the SED1560. Normal operation starts 1  $\mu$ s after the rising edge on  $\overline{RES}$ .

If the built-in LCD power circuit of the SED156\*D\*B is not used, the RES signal must be low when the external LCD power supply is turned on. When the RES goes low, each register is cleared to the above listed initial status. However, the oscillation circuit and output pins (OSC2, FR, SYNC, CLD, DYO, D0 to D7 pins) are not affected. If the SED1560 is not properly initialized when power is turned ON, it can lock itself into a state that cannot be cancelled.

Although SED1560 Series devices maintain the operation status under commands, when external noise of excessive levels enters, their internal statys may be changed.

Consequently, it is necessary to provide means to suppress noise occurring from package or the system or orovide means to avoid influence of such noise.

Also, to cope with sudden noise, we suggest you to set up the software so the operation status can be periodically refreshed.

When the Reset command is used, only initial settings 9 to 14 are active.

#### **COMMANDS**

#### The Command Set

A0,  $\overline{RD}(E)$  and  $\overline{WR}(R/\overline{W})$  identify the data bus commands. Interpretation and execution of commands are synchronized to the internal clock. Since a busy check is normally not needed, commands can be processed at high speed.

For the 80-series MPU interface, the command is activated when a low pulse is entered in the  $\overline{\text{RD}}$  pin during read or when a low pulse is entered in the  $\overline{\text{WR}}$  pin during write. While the 68-series MPU interface is set to the read status when a high pulse is entered in the  $\overline{\text{R/W}}$  pin, and it is set to the write status when a low pulse is entered in this pin. The command is activated when a high pulse is entered in the E pin. (For their timings, see Section 10 "Timing Characteristics.") Therefore, the 68-series MPU interface differs from the 80-series MPU interface in the point where the  $\overline{\text{RD}}$  (or E) signal is 1 (or high) during status read and during display data read explained in the command description and on the command table. The following command description uses an 80-series MPU interface example.

If the serial interface is selected, data is sequentially entered from D7.

Table 7. SED1560 series command table

| Command                                  |    |    |    |    |    | Code |     |                           |    |    |                                                                              | Function                                                                      |
|------------------------------------------|----|----|----|----|----|------|-----|---------------------------|----|----|------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| Command                                  | A0 | RD | WR | D7 | D6 | D5   | D4  | D3                        | D2 | D1 | D0                                                                           | Function                                                                      |
| Display ON/OFF                           | 0  | 1  | 0  | 1  | 0  | 1    | 0   | 1                         | 1  | 1  | 0                                                                            | Turns the LCD display ON and OFF 0 : OFF 1 : ON                               |
| Display START<br>Line set                | 0  | 1  | 0  | 0  | 1  |      | Dis | paly start address        |    |    |                                                                              | Determines the RAM display line for COM 0                                     |
| Page address set                         | 0  | 1  | 0  | 1  | 0  | 1    | 1   | Page address              |    |    | 5                                                                            | Sets the display RAM pages in the Page Address register.                      |
| Column address set;<br>high-order 4 bits | 0  | 1  | 0  | 0  | 0  | 0    | 1   | High-order column address |    |    | ss                                                                           | Sets the high-order 4 bits of the display RAM column address in the register. |
| Column address set;<br>low-order 4 bits  | 0  | 1  | 0  | 0  | 0  | 0    | 0   | Low-order column address  |    | SS | Sets the low-order 4 bits of the display RAM column address in the register. |                                                                               |

| Command                            | Code |    |    |    |     |      |                          |     |                            |                                                                | Franction |                                                                                               |
|------------------------------------|------|----|----|----|-----|------|--------------------------|-----|----------------------------|----------------------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------|
| Command                            | Α0   | RD | WR | D7 | D6  | D5   | D4                       | D3  | D2                         | D1                                                             | D0        | - Function                                                                                    |
| Status read                        | 0    | 0  | 1  |    | Sta | atus |                          | 0   | 0                          | 0                                                              | 0         | Reads the status information.                                                                 |
| Display data write                 | 1    | 1  | 0  |    |     | W    | rite Da                  | ata |                            |                                                                |           | Writes data in the display RAM.                                                               |
| Display data read                  | 1    | 0  | 1  |    |     | Re   | ead Da                   | ata |                            |                                                                |           | Reads data from the display RAM.                                                              |
| ADC select                         | 0    | 1  | 0  | 1  | 0   | 1    | 0                        | 0   | 0                          | 0                                                              | 0         | Outputs the display RAM address for SEG. 0: Normal 1: Reversed                                |
| Normal/reverse display             | 0    | 1  | 0  | 1  | 0   | 1    | 0                        | 0   | 1                          | 1                                                              | 0         | Displays the LCD image in normal or reverse mode. 0: Normal 1: Reversed                       |
| All indicator<br>ON/OFF            | 0    | 1  | 0  | 1  | 0   | 1    | 0                        | 0   | 1                          | 0                                                              | 0         | Lights all indicators. 0: Normal display 1: All ON                                            |
| Duty select                        | 0    | 1  | 0  | 1  | 0   | 1    | 0                        | 1   | 0                          | 0                                                              | 0         | Sets LCD drive duty (1). 0:1/24, 48 1:1/32, 64                                                |
| Duty +1                            | 0    | 1  | 0  | 1  | 0   | 1    | 0                        | 1   | 0                          | 1                                                              | 0<br>1    | Sets LCD drive duty (2).<br>0: Normal 1: Duty+1                                               |
| n-line reverse<br>register set     | 0    | 1  | 0  | 0  | 0   | 1    | 1                        |     | No. of reversed<br>n-lines |                                                                |           | Sets the line reverse<br>driving and No. of<br>reverse lines in the line<br>reverse register. |
| n-line reverse<br>register release | 0    | 1  | 0  | 0  | 0   | 1    | 0                        | 0   | 0                          | 0                                                              | 0         | Releases the line reverse driving.                                                            |
| Read Modify write                  | 0    | 1  | 0  | 1  | 1   | 1    | 0                        | 0   | 0                          | 0                                                              | 0         | Increments by 1 during write of column address counter, and set to 0 during read.             |
| End                                | 0    | 1  | 0  | 1  | 1   | 1    | 0                        | 1   | 1                          | 1                                                              | 0         | Releases the Read Modify write mode.                                                          |
| Reset                              | 0    | 1  | 0  | 1  | 1   | 1    | 0                        | 0   | 0                          | 1                                                              | 0         | Internal reset                                                                                |
| Output status register set         | 0    | 1  | 0  | 1  | 1   | 0    | 0                        | Ou  | tput sta                   | atus                                                           |           | Sets the COM and SEG status in registers.                                                     |
| Built-in power supply ON/OFF       | 0    | 1  | 0  | 0  | 0   | 1    | 0                        | 0   | 1                          | 0                                                              | 0         | 0: Power OFF<br>1: Power ON                                                                   |
| Power-on completion                | 0    | 1  | 0  | 1  | 1   | 1    | 0 1 1 0 1                |     | 1                          | Completes the turn-on sequence of built-in power supply.       |           |                                                                                               |
| Electronic control register set    | 0    | 1  | 0  | 1  | 0   | 0    | Electronic control value |     |                            | Sets the V5 output voltage in the electronic control register. |           |                                                                                               |
| Power save                         |      |    |    |    |     |      |                          |     |                            |                                                                |           | A complex command to turn off the display and light all indictors.                            |

7–40 **EPSON** 

## **Commands**

## **Display ON/OFF**

Alternatively turns the display ON and OFF.

| A <sub>0</sub> | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | D3 | D2 | D1 | D <sub>0</sub> |
|----------------|---------|-----------|----|----|----------------|----|----|----|----|----------------|
| 0              | 1       | 0         | 1  | 0  | 1              | 0  | 1  | 1  | 1  | D              |

#### Note

D = 0 Display OFF

D = 1 Display ON

#### **Initial Display Line**

Loads the RAM line address of the initial display line, COM0, into the initial display line register. The RAM display data becomes the top line of the LCD screen. It is followed by the higher number lines in ascending order, corresponding to the duty cycle. The screen can be scrolled using this command by incrementing the line address.

| addi | Co | ٠.       |           |    |              |   |   |    |    |   |            |              |                |
|------|----|----------|-----------|----|--------------|---|---|----|----|---|------------|--------------|----------------|
| Ao   | R  | <u> </u> | R/W<br>WR | D7 | D6           | D | 5 | D4 | Дз |   | <b>)</b> 2 | D1           | D <sub>0</sub> |
| 0    |    | 1        | 0         | 0  | 1            | A | 5 | A4 | А3 | F | 12         | A1           | A0             |
| A5   | 5  | /        | 44        | А3 | A            | 2 |   | A1 | A0 |   | Lin        | e add        | lress          |
| 0    |    |          | 0         | 0  | 0            |   |   | 0  | 0  |   |            | 0            |                |
| 0    |    |          | 0         | 0  | 0            |   |   | 0  | 1  |   |            | 1            |                |
| 0    |    |          | 0         | 0  | 0            |   |   | 1  | 0  |   |            | 2            |                |
|      |    |          |           |    | $\downarrow$ |   |   |    |    |   |            | $\downarrow$ |                |
| 1    |    |          | 1         | 1  | 1            |   |   | 1  | 0  |   | 62         |              |                |
| 1    |    |          | 1         | 1  | 1            |   |   | 1  | 1  |   | 63         |              |                |

#### **Page Address Set**

Loads the RAM page address from the microprocessor into the page address register. A page address, along with a column address, defines a RAM location for writing or reading display data. When the page address is changed, the display status is not affected.

Page address 8 is a special use RAM area for the indicator. Only D0 is available for data exchange.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | D3 | D <sub>2</sub> | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|----|----|----------------|----|----------------|
| 0  | 1       | 0         | 1  | 0  | 1              | 1  | АЗ | A2             | A1 | A0             |

| А3 | A2 | A1 | A0 | Page |
|----|----|----|----|------|
| 0  | 0  | 0  | 0  | 0    |
| 0  | 0  | 0  | 1  | 1    |
| 0  | 0  | 1  | 0  | 2    |
| 0  | 0  | 1  | 1  | 3    |
| 0  | 1  | 0  | 0  | 4    |
| 0  | 1  | 0  | 1  | 5    |
| 0  | 1  | 1  | 0  | 6    |
| 0  | 1  | 1  | 1  | 7    |
| 1  | 0  | 0  | 0  | 8    |

#### Column Address Set

Loads the RAM column address from the microprocessor into the column address register. The column address is divided into two parts-4 high-order bits and 4 low-order bits.

When the microprocessor reads or writes display data to or from RAM, column addresses are automatically incremented, starting with the address stored in the column address register and ending with address 166. The page address is not incremented automatically.

| Ao | $\frac{E}{RD}$ | R/W<br>WR | D7           | D6 | D <sub>5</sub> | D4        | Dз | D2       | D1    | Do             |
|----|----------------|-----------|--------------|----|----------------|-----------|----|----------|-------|----------------|
| 0  | 1              | 0         | 0            | 0  | 0              | 1         | A7 | A6       | A5    | A4             |
| Ao | E<br>RD        | R/W<br>WR | D7           | D6 | D5             | D4        | Дз | D2       | D1    | D <sub>0</sub> |
| 0  | 1              | 0         | 0            | 0  | 0              | 0         | А3 | A2       | A1    | A0             |
| A7 | <b>A6</b>      | A5        | <b>A4</b>    | А3 | <b>A2</b>      | <b>A1</b> | A0 | Colur    | nn ad | dress          |
| 0  | 0              | 0         | 0            | 0  | 0              | 0         | 0  |          | 0     |                |
| 0  | 0              | 0         | 0            | 0  | 0              | 0         | 1  | 1        |       |                |
|    |                |           | $\downarrow$ |    |                |           |    | <b>\</b> |       |                |
| 1  | 0              | 1         | 0            | 0  | 1              | 0         | 1  | 165      |       |                |

#### Read status

Indicates to the microprocessor the four SED1560 status conditions.

| Ao | $\frac{E}{RD}$ | R/W<br>WR | D7   | D6  | D <sub>5</sub> | D4         | Dз | D <sub>2</sub> | D1 | D <sub>0</sub> |
|----|----------------|-----------|------|-----|----------------|------------|----|----------------|----|----------------|
| 0  | 0              | 1         | Busy | ADC | ON/<br>OFF     | RES-<br>ET | 0  | 0              | 0  | 0              |

**BUSY** Indicates whether or not the SED1560 will

accept a command. If BUSY is 1, the device is currently executing a command or is resetting, and no new commands can be accepted. If BUSY is 0, a new command can be accepted. It is not necessary for the microprocessor to check the status of this bit if enough time is allowed for the last cycle to be com-

**ADC** 

Indicates the relationship between RAM column addresses and the segment drivers. If ADC is 1, the relationship is normal and column address n corresponds to segment

driver n. If ADC is 0, the relationship is inverted and column address (165 - n) corre-

sponds to segment driver n.

ON/OFF Indicates whether the display is ON or OFF. If ON/OFF is 1, the display is OFF. If ON/

OFF is 0, the display is ON. Note that this is the opposite of the Display ON/OFF com-

RESET Indicates when initialization is in process as

the result of RES or the Reset command.

## Write Display Data

Writes bytes of display data from the microprocessor to the RAM location specified by the column address and page address registers. The column address is incremented automatically so that the microprocessor can continuously write data to the addressed page.

| A <sub>0</sub> | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4     | Dз  | D <sub>2</sub> | D1 | D <sub>0</sub> |
|----------------|---------|-----------|----|----|----------------|--------|-----|----------------|----|----------------|
| 1              | 1       | 0         |    |    | W              | rite d | ata |                |    |                |

## **Read Display Data**

Sends bytes of display data to the microprocessor from the RAM location specified by the column address and page address registers. The column address is incremented automatically so that the microprocessor can continously read data from the addressed page. A dummy read is required after loading an address into the column address register.

Display data cannot be read through the serial interface.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4   | D3  | D <sub>2</sub> | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|------|-----|----------------|----|----------------|
| 1  | 0       | 1         |    |    | Re             | ad d | ata |                |    |                |

#### Select ADC

Selects the relationship between the RAM column addresses and the segment drivers. When reading or writing display data, the column address is incremented as shown in figure 4.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | Dз | D2 | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|----|----|----|----|----------------|
| 0  | 1       | 0         | 1  | 0  | 1              | 0  | 0  | 0  | 0  | D              |

#### Note

D = 0 Rotate right (normal direction)

D = 1 Rotate left (reverse direction)

The output pin relationship can also be changed by the microprocessor. There are very few restrictions on pin assignments when constructing an LCD module.

## Normal/Inverse Display

Determines whether the data in RAM is displayed normally or inverted.

| A <sub>0</sub> | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | D3 | D <sub>2</sub> | D1 | D <sub>0</sub> |
|----------------|---------|-----------|----|----|----------------|----|----|----------------|----|----------------|
| 0              | 1       | 0         | 1  | 0  | 1              | 0  | 0  | 1              | 1  | D              |

#### Note

D = 0 LCD segment is ON when RAM data is 1

D = 1 LCD segment is ON when RAM data is 0 (inverse).

## **Display All Points ON/OFF**

Turns all LCD points ON independently of the display data in RAM. The RAM contents are not changed. This command has priority over the normal/inverse display command.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | D3 | D <sub>2</sub> | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|----|----|----------------|----|----------------|
| 0  | 1       | 0         | 1  | 0  | 1              | 0  | 0  | 1              | 0  | D              |

#### Note

D = 0 Normal display status

D = 1 All display segments ON

If this command is received when the display status is OFF, the Power Save command is executed.

**EPSON** 7-42

## **Select Duty**

Selects the LCD driver duty.

Since this is independent from contents of the output status register, the duty must be selected according to the LCD output status.

In multi-chip configuration, the master and slave devices must have the same duty.

| A <sub>0</sub> | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | D3 | D <sub>2</sub> | D1 | D <sub>0</sub> |
|----------------|---------|-----------|----|----|----------------|----|----|----------------|----|----------------|
| 0              | 1       | 0         | 1  | 0  | 1              | 0  | 1  | 0              | 0  | D              |

| Model   | D | Duty         |
|---------|---|--------------|
| SED1560 | 0 | 1/48<br>1/64 |
| SED1561 | 0 | 1/24<br>1/32 |
| SED1562 | 0 | 1/16<br>1/16 |

#### Duty + 1

Increases the duty by 1. If 1/48 or 1/64 duty is selected in the SED1560 for example, 1/49 or 1/65 is set, respectively and COM1 functions as either the COM48 or COM64 output. The display line always accesses the RAM area corresponding to page address 8, D0. (Refer to Figure 4.)

In multi-chip configuration, the Duty + 1 command must be executed to both the master and slave sides.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | D3 | D <sub>2</sub> | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|----|----|----------------|----|----------------|
| 0  | 1       | 0         | 1  | 0  | 1              | 0  | 1  | 0              | 1  | D              |

| Model   | D      | Duty                         |
|---------|--------|------------------------------|
| SED1560 | 0      | 1/48 or 1/64<br>1/49 or 1/65 |
| SED1561 | 0<br>1 | 1/24 or 1/32<br>1/25 or 1/33 |
| SED1562 | 0      | 1/16<br>1/17                 |

#### Set n-lineE Inversion

Selects the number of inverse lines for the LCD AC controller. The value of *n* is set between 2 to 16 and is stored in the *n*-line inversion register.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | D <sub>3</sub> | D <sub>2</sub> | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|----|----------------|----------------|----|----------------|
| 0  | 1       | 0         | 0  | 0  | 1              | 1  | А3             | A2             | A1 | A0             |

| А3 | A2 | A1 | A0 | Number of inverted lines |
|----|----|----|----|--------------------------|
| 0  | 0  | 0  | 0  | _                        |
| 0  | 0  | 0  | 1  | 2                        |
| 0  | 0  | 1  | 0  | 3                        |
|    |    |    |    | $\downarrow$             |
| 1  | 1  | 1  | 0  | 15                       |
| 1  | 1  | 1  | 1  | 16                       |

Do not use this command when using the votage follower of the built-in power supply, the characteristics of the built-in power supply cannot then be guaranteed to stay within the specification.

#### Cancel *n*-line Inversion

Cancels *n*-line inversion and restores the normal 2-frame AC control. The contents of the *n*-line inversion register are not changed.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | D <sub>3</sub> | D2 | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|----|----------------|----|----|----------------|
| 0  | 1       | 0         | 0  | 0  | 1              | 0  | 0              | 0  | 0  | 0              |

## **Modify Read**

Following this command, the column address is no longer incremented automatically by a Read Display Data command. The column address is still incremented by the Write Display Data command. This mode is cancelled by the End command. The column address is then returned to its value prior to the Modify Read command. This command makes it easy to manage the duplication of data from a particular display area for features such as cursor blinking.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | D <sub>3</sub> | D <sub>2</sub> | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|----|----------------|----------------|----|----------------|
| 0  | 1       | 0         | 1  | 1  | 1              | 0  | 0              | 0              | 0  | 0              |

Note that the Column Address Set command cannot be used in modify-read mode.



Figure 13. Command sequence for cursor blinking

#### **End**

Cancels the modify read mode. The column address prior to the Modify Read command is restored.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | Dз | D2 | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|----|----|----|----|----------------|
| 0  | 1       | 0         | 1  | 1  | 1              | 0  | 1  | 1  | 1  | 0              |

#### Reset

Resets the initial display line, column address, page address, and *n*-line inversion registers to their initial values. This command does not affect the display data in RAM.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | <b>D</b> 3 | D2 | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|----|------------|----|----|----------------|
| 0  | 1       | 0         | 1  | 1  | 1              | 0  | 0          | 0  | 1  | 0              |

The reset command does not initialize the LCD power supply. Only RES can be used to initialize the supplies.



## **Output Status Register**

Available only in the SED1560 and SED1561. This command selects the role of the COM/SEG dual pins and determines the LCD driver output status. The COM output scanning direction can be selected by setting A3 to "H" or "L". For details, refer to the Output Status Circuit in each function description.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | D3 | D2 | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|----|----|----|----|----------------|
| 0  | 1       | 0         | 1  | 1  | 0              | 0  | Аз | A2 | A1 | Ao             |

A3: Selection of the COM output scanning direction

7–44 **EPSON** 

| A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Output<br>Status | Number of<br>COM/SEG<br>Output pins | Remarks                   |  |  |
|----------------|----------------|----------------|------------------|-------------------------------------|---------------------------|--|--|
| 0              | 0              | 0              | Case 6           | SEG 166                             | Applies to the SED1560/61 |  |  |
| 0              | 0              | 1              | Case 5           | SEG 134, COM 32                     |                           |  |  |
| 0              | 1              | 0              | Case 4           | SEG 134, COM 32                     | Applies to the SED1561    |  |  |
| 0              | 1              | 1              | Case 3           | SEG 134, COM 32                     |                           |  |  |
| 1              | 0              | 0              | Case 2           | SEG 102, COM 64                     | Applies to the            |  |  |
| 1              | 0              | 1              | Case 1           | SEG 102, COM 64                     | SED1560                   |  |  |
| 1              | 1              | 0              | Case 6           | SEG 166                             | Applies to the            |  |  |
| 1              | 1              | 1              | Case 6           | SEG 166                             | SED1560/61                |  |  |

#### **LCD Power Supply ON/OFF**

Turns the SED156\*D\*B internal LCD power supply ON or OFF. When the power supply is ON, the voltage converter, the voltage regulator circuit and the voltage followers are operating. For the converter to function, the oscillator must also be operating.

| Ao | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | Dз | D2 | D1 | D <sub>0</sub> |
|----|---------|-----------|----|----|----------------|----|----|----|----|----------------|
| 0  | 1       | 0         | 0  | 0  | 1              | 0  | 0  | 1  | 0  | 0              |

#### Note

D = 0 Supply OFF

D = 1 Supply ON

When an external power supply is used with the SED156\*D\*B, the internal supply must be OFF.

If the SED156\*D\*B is used in a multiple-chip configuration, an external power supply that meets the specifications of the LCD panel must be used. An SED1560 operating as a slave must have its internal power supply turned OFF.

#### Completion of Built-in Power On

This command turns on the built-in power supply.

| A <sub>0</sub> | E<br>RD | R/W<br>WR | D7 | D6 | D <sub>5</sub> | D4 | D3 | D <sub>2</sub> | D1 | D <sub>0</sub> |
|----------------|---------|-----------|----|----|----------------|----|----|----------------|----|----------------|
| 0              | 1       | 0         | 1  | 1  | 1              | 0  | 1  | 1              | 0  | 1              |

The SED1560 series has the built-in, low-power LCD driving voltage generator circuit which can cut almost all currents except those required for LCD display. This is the primary advantage of the SED1560 series product. However, it has the low power and you need perform the following power-on sequence when turning on the built-in power supply:

# Sequence in the Built-in Power supply ON/OFF Status

To turn on built-in power supply, execute the above built-in power supply ON sequence. To turn off internal power supply execute the power save sequence as shown in the following power supply OFF status. Accordingly, to turn on built-in power supply again after turn it off (power save), execute the "Power Save Clear Sequence" that will be described afterwards.

#### Built-in power supply ON status



#### Built-in power supply OFF status



- \*1: Regarding the SED 1562, it is not necessary to execute a command to decide an output status.
- \*2: When the COMI pin is not used, it is not necessary to enter the DUTY+1 and DUTY+1 Clear commands.
- \*3: When the built-in power supply startup end command is not executed, current is consumed stationarily.
  - Built-in power supply startup end command must always be used in a pair with built-in power supply ON command.
- \*4: The waiting time depends on the externally-installed capacitance C2 (refer to 4-35). After the waiting time shown in Graph 1, the power supply can be started surely.



\*5: Within the waiting time in built-in power supply ON status, any command other than built-in power supply control commands such as Power Save, and display ON/OFF command, display normal rotation/reverse command, display all ON command, output status select command and DUTY+1 clear command can accept another command without any problem. RAM read and write operations can be freely performed.

## **Electronic Volume Control Register**

Through these commands, the liquid crystal driving voltage V5 being outputted from the voltage regulation circuit of the built-in liquid crystal power supply, in order to adjust the contrast of the liquid crystal display.

By setting data to the 4 bit register, one of the 16 voltage status may be selected for the liquid crystal driving voltage V5. External resistors are used for setting the voltage regulation range of the V5. For details refer to the paragraph of the voltage regulation circuit in the Clause for the explanation of functions.

| Ao | $\frac{E}{RD}$ | R/W<br>WR | D7 | D6 | D5 | D4 | Dз | D2 | D1 | D <sub>0</sub> |
|----|----------------|-----------|----|----|----|----|----|----|----|----------------|
| 0  | 1              | 0         | 1  | 0  | A5 | A4 | А3 | A2 | A1 | A0             |

| <b>A4</b> | А3 | <b>A2</b> | <b>A1</b> | A0 | V5                            |
|-----------|----|-----------|-----------|----|-------------------------------|
| 0         | 0  | 0         | 0         | 0  | Small (as the absolute value) |
|           |    | :         |           |    |                               |
|           |    | :         |           |    |                               |
| 1         | 1  | 1         | 1         | 1  | Large (as the absolute value) |

When not using the electronic volume control function, set to (0, 0, 0, 0, 0).

#### **Power Save (Complex Command)**

If the Display All Points ON command is specified in the display OFF state, the system enters the power save status, reducing the power consumption to approximate the static power consumption value. The internal state in the power save status is as follows:

- (a) The oscillator and power supply circuits are stopped.
- (b) The LCD driver is stopped and segment and common driver outputs output the VDD level.
- (c) An input of an external clock is inhibited and OSC2 enters the high-impedance state.
- (d) The display data and operation mode before execution of the power save command are held.
- (e) All LCD driver voltages are fixed to the VDD level.

The power save mode is cancelled by entering either the Display ON command or the Display All Points OFF command (display operation state). When external voltage driver resistors are used to supply the LCD driver voltage level, the current through them must be cut off by the power save signal.

If an external power supply is used, it must be turned OFF using the power save signal in the same manner and voltage levels must be fixed to the floating or VDD level.

#### Sequence in the Power Save Status

Power Save and Power Save Clear must be executed according to the following sequence.

To give a liquid crystal driving voltage level by the externally-installed resistance dividing circuit, the current flowing in this resistance must be cut before or concurrently with putting the SED1560 series into the power save status so that it may be fixed to the floating or VDD level.

When using an external power supply, likewise, its function must be stopped before or concurrently with putting the SED1560 series into the power save status so that it may be fixed to the floating or VDD level. In a configurationinwhich an exclusive common driver such as SED1630 is combined with the SED1560 series, it is necessary to stop the external power supply function after putting all the common output into non-selection level.

7–46 **EPSON** 

#### Power save sequence



- \*1: In the power save sequence, the power save status is provided after the display all ON command. In the power save clear sequence, the power save status is cleared after the display all ON status OFF command.
- \*2 When the COMI pin is not used, it is not necessary to eneter the DUTY+1 command and DUTY+1 clear command.
- \*3 In the SED1562, it is not necessary to execute a command to decide an output status.
- \*4 The display ON command can be executed any-

## Power save clear sequence



where if it is later than the display all ON status OFF command.

- \*5 When internal power supply startup end command is not executed, current is consumed stationarily. Internal power supply startup end command must always be used in a pair with internal power supply ON command.
- \*6 The waiting time depends on the Externally-installed capacitance C2 (refer to 4-35). After the waiting time shown in the above Graph 1, the power supply can be started surely.

#### **COMMAND DESCRIPTION - INSTRUCTION SETUP EXAMPLES**

## **Instruction Setup Examples**

#### **Initial setup**

Note: As power is turned on, this IC outputs non-LCD-drive potentials V2 – V3 from SEG terminal (generates output for driving the LCD) and V1 –V4 from COM terminal (also used for generating the LCD drive output). If charge remains on the smoothing capacitor being inserted between the above LCD driving terminals, the display screen can be blacked out momentarily. In order to avoid this trouble, it is recommended to employ the following powering on procedure.

• When the built-in power is used immediately after the main power is turned on:



- \* This duration of 5 ms depends on the panel characteristics as well as capacity of the capacitor concerned. Check them on the actual system.
- Notes: \*1: Refer to the "Reset Circuit" in the Function Description.
  - \*2: Refer to the "ADC Select" in the Command Selection (8).
  - \*3: Refer to the "Output State Register Set" in the Command Description (18).
  - \*4: Refer to the "Duty Select" in the Command Description (11).
  - \*5: Refer to the "Duty + 1" in the Command Description.
  - \*6: Refer to the "Supply Circuit" in the Function Description and the "Electronic Volume Register Set" in the Command Description (21).
  - \*7: Refer to the "n-line Inversion Register Set" in the Command Description (13).
  - \*8: Refer to the "Built-in Power Supply ON/OFF" in the Command Description (21).
  - \*9: Refer to the "Built-in Power Supply ON/OFF Sequence" in the Command Description.
  - \*10: Refer to the "Built-in Power Supply ON Complete" in the Command Description (20).

7–48 **EPSON** 

• When the built-in power supply is not used immediately after the main power is turned on:



<sup>\*</sup> This duration of 5 ms depends on the panel characteristics as well as capacity of the capacitor concerned. Check them on the actual system.

Notes: \*1: Refer to the "Reset Circuit" in the Function Description.

- \*2: Refer to the "ADC Select" in the Command Description (8).
- \*3: Refer to the "Output State Register Set" in the Command Description (18)
- \*4: Refer to the "Duty Select" in the Command Description (11).
- \*6: Refer to the "Supply Circuit" in the Function Description and the "Electronic Volume Register Set" in the Command Description (21).
- \*7: Refer to the "n-line Inversion Register Set" in the Command Description (13).
- \*8: Refer to the "Built-in Power Supply ON/OFF" in the Command Description (19).
- \*11,12: You can select either the sleep mode or standby mode for the power save mode. Refer to the "Power Save (Multiple Commands)" in the Command Description (22).

#### • Data Display



Notes: \*13: Refer to the "Display Line Set" in the Command Description (2).

- \*14: Refer to the "Page Address Set" in the Command Description (3).
- \*15: Refer to the "Column Address Set" in the Command Description (4).
- \*16: Refer to the "Display Data Write" in the Command Description (6).
- \*17: Refer to the "Display ON/OFF" in the Command Description (1). It is recommended to avoid the all-white-display of the display start data.

#### • Powering Off \*18



The time spent for the operations ranging from power save through powering off (VDD - Vss = 2.4V) ( $t_L$ ) must be longer than the time required for  $V_5$  to  $V_1$  go under the LCD panel threshold voltage (normally 1V).

- \* the is determined by time constant of the external resisters Ra and Rb (for adjusting voltages V5 to V1) and the smoothing capacitor C2.
- It is recommended to cut tL shorter by connecting a resistor between VDD and V5.

Notes: \*18: This IC functions as the logic circuit of the power supplies VDD – Vss, and used for controlling the driver of LCD power supplies VDD – V5. Thus, if power supplies VDD – Vss are turned off while voltage is still present on LCD power supplies VDD – V5, drivers (COM and SEG) may output uncontrolled voltage. Therefore, you are required to observe the following powering off procedure: Turn the built-in power supply off, then turn off the IC power supplies (VDD – Vss) only after making sure that potential of V5 – V1 is below the LCD panel threshold voltage level. Refer to the "Supply Circuit" in the Function Description.

\*19: When the power save command is entered, you must not implement reset from RES terminal until VDD – Vss power are turned off. Refer to the "Power Save" in the Command Description.

#### Refresh

It is recommended to use the refresh sequence on a regular basis. This sequence, however, must not be turned on as long as the initial setup, data display or powering off sequence is taking place.



7–50 **EPSON** 

#### Connection between LCD drivers

The LCD display area can be increased by using the SED1560 series in a multiple-chip configuration or with the SED1560 series special common driver (SED1630).

Application with external Driver

SED156\*D\*B-SED1630



SED156\*D\*B-SED156\*D\*B (when oscillator circuit is used)





SED156\*D\*B-SED156\*D\*B (External clock)



## **Microprocessor Interface**

The SED1560 series interfaces to either 8080- or 6800series microprocessors. The number of connections to the microprocessor can be minimized by using a serial interface. When used in a multiple-chip configuration, the SED1560 is controlled by the chip select signals from the microprocessor.

## 8080-series microprocessors



## 6800-series microprocessors



#### **Serial interface**



7–52 **EPSON** 

## **LCD Panel Interface Examples**

## Single-chip configurations



## **Multiple-chip configurations**



# **Special Common Driver Configurations**



7–54 **EPSON** 

## **SED1560T TAB Pin Layout**

This drawing is not for specifying the TAB outline shape.



## **TCP DIMENSIONS (2 ways)**



7–56 **EPSON** 

## **TCP DIMENSIONS (4 ways)**

