

## SINGLE 9-A HIGH-SPEED LOW-SIDE MOSFET DRIVER WITH ENABLE

Check for Samples: UCC27322-EP

#### **FEATURES**

- Industry-Standard Pinout With Addition of Enable Function
- High-Peak Current Drive Capability of ±9 A at the Miller Plateau Region Using TrueDrive™
- Efficient Constant Current Sourcing Using a Unique Bipolar and CMOS Output Stage
- TTL-/CMOS-Compatible Inputs Independent of Supply Voltage
- 20-ns Typical Rise and 15-ns Typical Fall Times With 10-nF Load
- Typical Propagation Delay Times of 25 ns With Input Falling and 35 ns With Input Rising
- 4-V to 15-V Supply Voltage
- Pb-Free Finish (NiPdAu)

## SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Rated From –55°C to 125°C
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability

#### APPLICATIONS

- Switch-Mode Power Supplies
- DC/DC Converters
- Motor Controllers
- Line Drivers
- Class D Switching Amplifiers
- Pulse Transformer Driver





#### DESCRIPTION

The UCC27322 delivers 9 A of peak drive current in an industry standard pinout. These drivers can drive the largest of MOSFETs for systems requiring extreme Miller current due to high dV/dt transitions. This eliminates additional external circuits and can replace multiple components to reduce space, design complexity and assembly cost.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





#### **INPUT/OUTPUT TABLE**

| ENBL | IN | OUT |
|------|----|-----|
| 0    | 0  | 0   |
| 0    | 1  | 0   |
| 1    | 0  | 0   |
| 1    | 1  | 1   |

Using a design that inherently minimizes shoot-through current, the outputs of these can provide high gate drive current where it is most needed at the Miller plateau region during the MOSFET switching transition. A unique hybrid output stage paralleling bipolar and MOSFET transistors (TrueDrive) allows efficient current delivery at low supply voltages. With this drive architecture, UCC27322 can be used in industry standard 6-A, 9-A and many 12-A driver applications. Latch up and ESD protection circuits are also included. Finally, the UCC27322 provides an enable (ENBL) function to have better control of the operation of the driver applications. ENBL is implemented on pin 3 which was previously left unused in the industry standard pin-out. It is internally pulled up to  $V_{\rm DD}$  for active high logic and can be left open for standard operation.

#### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING | VID NUMBER       |
|----------------|---------|--------------|-----------------------|------------------|------------------|
| -40°C to 105°C | DGK     | Reel of 2500 | UCC27322TDGKREP       | QTK              | V62/11601-01XE   |
| 5500 to 40500  | 6       | Reel of 2500 | UCC27322MDREP         | 27322M           | V62/11601-02YE   |
| –55°C to 125°C | U       | Tube of 75   | UCC27322MDEP          | 27322M           | V62/11601-02YE-T |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **Table 1. TERMINAL FUNCTIONS**

| TE   | TERMINAL |     | TERMINAL                                                                                                                                                                                                                                                                                                                   |  | DESCRIPTION |
|------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|
| NO.  | NAME     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                |  |             |
| 4    | AGND     | _   | Common ground for input stage. This ground should be connected very closely to the source of the power MOSFET which the driver is driving. Grounds are separated to minimize ringing affects due to output switching di/dt which can affect the input threshold.                                                           |  |             |
| 3    | ENBL     | ı   | Enable input for the driver with logic compatible threshold and hysteresis. The driver output can be enabled and disabled with this pin. It is internally pulled up to VDD with 100-k $\Omega$ resistor for active high operation. The output state when the device is disabled will be low regardless of the input state. |  |             |
| 2    | IN       | I   | Input signal of the driver which has logic compatible threshold and hysteresis.                                                                                                                                                                                                                                            |  |             |
| 6, 7 | OUT      | 0   | Driver outputs that must be connected together externally. The output stage is capable of providing 9-A peak drive current to the gate of a power MOSFET.                                                                                                                                                                  |  |             |
| 5    | PGND     | _   | Common ground for output stage. This ground should be connected very closely to the source of the power MOSFET which the driver is driving. Grounds are separated to minimize ringing affects due to output switching di/dt which can affect the input threshold.                                                          |  |             |
| 1, 8 | VDD      | I   | Supply voltage and the power input connections for this device. Three pins must be connected together externally.                                                                                                                                                                                                          |  |             |



## ABSOLUTE MAXIMUM RATINGS(1) (2)

over operating free-air temperature range (unless otherwise noted)

| Supply voltage                 | –0.3 V to 16 V                                                                   |                                                                                                   |
|--------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Output current, OUT            |                                                                                  | 0.6 A                                                                                             |
| Input voltage                  | IN                                                                               | -0.3 V to 6 V or V <sub>DD</sub> + 0.3 V<br>(whichever is larger)                                 |
| Input voltage ENBL             |                                                                                  | -0.3 V to 6 V or V <sub>DD</sub> + 0.3 V<br>(whichever is larger)                                 |
| Latch-up protection (3)        | IN, OUT                                                                          | 500 mA                                                                                            |
| Junction operating temperature | −55°C to 150°C                                                                   |                                                                                                   |
| Storage temperature            |                                                                                  | –65°C to 150°C                                                                                    |
|                                | Input voltage  Latch-up protection <sup>(3)</sup> Junction operating temperature | Output current, OUT  Input voltage  ENBL  Latch-up protection (3)  Junction operating temperature |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are with respect to GND. Currents are positive into and negative out of the specified terminal.
- (3) Specified by design

#### THERMAL INFORMATION

|                  |                                                             |        | UCC27322 |       |  |
|------------------|-------------------------------------------------------------|--------|----------|-------|--|
|                  | THERMAL METRIC                                              | DGK    | D        | UNITS |  |
|                  |                                                             | 8 PINS | 8 PINS   |       |  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(1)</sup>       | 161.8  | 116.3    |       |  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (2)               | 56.2   | 70.8     |       |  |
| $\theta_{JB}$    | Junction-to-board thermal resistance <sup>(3)</sup>         | 81.1   | 56.6     | 90044 |  |
| Ψлт              | Junction-to-top characterization parameter (4)              | 5.7    | 22.8     | °C/W  |  |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(5)</sup> | 79.8   | 56.1     |       |  |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (6)            | N/A    | N/A      | 1     |  |

- (1) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (2) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (4) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (5) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### **OVERALL ELECTRICAL CHARACTERISTICS**

 $V_{DD} = 4.5 \text{ V}$  to 15 V (unless otherwise noted)

|                 |                           |                                                | DGK                                              | PACKAGE |                         | D PACKAG | E    |    |
|-----------------|---------------------------|------------------------------------------------|--------------------------------------------------|---------|-------------------------|----------|------|----|
|                 | PARAMETER                 | TEST CONDITIONS                                | T <sub>J</sub> = T <sub>A</sub> = -40°C to 105°C |         | $T_J = T_A = -55$ °C to | 125°C    | UNIT |    |
|                 |                           |                                                | MIN                                              | TYP     | MAX                     | MIN      | MAX  |    |
|                 |                           | IN = Low, ENBL = Low, V <sub>DD</sub> = 15 V   |                                                  | 150     | 225                     |          | 225  |    |
|                 | Static an arating aureant | $IN = High, ENBL = Low, V_{DD} = 15 V$         |                                                  | 450     | 650                     |          | 650  |    |
| I <sub>DD</sub> | Static operating current  | IN = Low, ENBL = High, V <sub>DD</sub> = 15 V  |                                                  | 75      | 125                     |          | 125  | μA |
|                 |                           | IN = High, ENBL = High, V <sub>DD</sub> = 15 V |                                                  | 675     | 1000                    |          | 1000 |    |



## INPUT (IN) ELECTRICAL CHARACTERISTICS

 $V_{DD} = 4.5 \text{ V}$  to 15 V (unless otherwise noted)

|                           |                         |                                                                   | DGK                                                     | DGK PACKAGE |                                                  |     | D PACKAGE |    |  |
|---------------------------|-------------------------|-------------------------------------------------------------------|---------------------------------------------------------|-------------|--------------------------------------------------|-----|-----------|----|--|
| PARAMETER TEST CONDITIONS |                         | TEST CONDITIONS                                                   | $T_{J} = T_{A} = -40^{\circ}C \text{ to } 105^{\circ}C$ |             | T <sub>J</sub> = T <sub>A</sub> = -55°C to 125°C |     | UNIT      |    |  |
|                           |                         |                                                                   | MIN                                                     | TYP         | MAX                                              | MIN | MAX       |    |  |
| $V_{IH}$                  | Logic 1 input threshold |                                                                   | 2                                                       |             |                                                  | 2   |           | V  |  |
| $V_{IL}$                  | Logic 0 input threshold |                                                                   |                                                         |             | 1                                                |     | 1         | V  |  |
|                           | Input current           | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{DD}}$ | -10                                                     | 0           | 10                                               | -10 | 10        | μΑ |  |

## **OUTPUT (OUT) ELECTRICAL CHARACTERISTICS**

V<sub>DD</sub> = 4.5 V to 15 V (unless otherwise noted)

|                 | ,                                    | <u> </u>                                          |                                                                           |     |             |                         |      |    |
|-----------------|--------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------|-----|-------------|-------------------------|------|----|
|                 |                                      |                                                   | DGK PACKAGE                                                               |     | DGK PACKAGE |                         | E    |    |
| PARAMETER TES   |                                      | TEST CONDITIONS                                   | TEST CONDITIONS $T_J = T_A = -40^{\circ}\text{C to } 105^{\circ}\text{C}$ |     | 05°C        | $T_J = T_A = -55$ °C to | UNIT |    |
|                 |                                      |                                                   | MIN                                                                       | TYP | MAX         | MIN                     | MAX  |    |
|                 | Peak output current(1) (2)           | V <sub>DD</sub> = 14 V                            |                                                                           | 9   |             |                         |      | Α  |
| V <sub>OH</sub> | High-level output voltage            | $V_{OH} = V_{DD} - V_{OUT}$ , $I_{OUT} = -10$ mA  |                                                                           | 150 | 300         |                         | 300  | mV |
| V <sub>OL</sub> | Low-level output voltage             | I <sub>OUT</sub> = 10 mA                          |                                                                           | 11  | 25          |                         | 25   | mV |
|                 | Output resistance high (3)           | $I_{OUT} = -10 \text{ mA}, V_{DD} = 14 \text{ V}$ |                                                                           | 15  | 25          |                         | 25   | Ω  |
|                 | Output resistance low <sup>(3)</sup> | I <sub>OUT</sub> = 10 mA, V <sub>DD</sub> = 14 V  |                                                                           | 1.1 | 2.5         |                         | 2.5  | Ω  |

- (1) Specified by design
- (2) The pullup/pulldown circuits of the driver are bipolar and MOSFET transistors in parallel. The pulsed output current rating is the combined current from the bipolar and MOSFET transistors.
- (3) The pullup/pulldown circuits of the driver are bipolar and MOSFET transistors in parallel. The output resistance is the R<sub>DS(ON)</sub> of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor.

## **ENABLE (ENBL) ELECTRICAL CHARACTERISTICS**

 $V_{DD} = 4.5 \text{ V}$  to 15 V (unless otherwise noted)

|                     |                                  |                                          | DGK PACKAGE  T <sub>J</sub> = T <sub>A</sub> = -40°C to 105°C |      |      | D PACKAG                      |      |    |
|---------------------|----------------------------------|------------------------------------------|---------------------------------------------------------------|------|------|-------------------------------|------|----|
|                     | PARAMETER                        | TEST CONDITIONS                          |                                                               |      |      | $T_J = T_A = -55^{\circ}C$ to | UNIT |    |
|                     |                                  |                                          | MIN                                                           | TYP  | MAX  | MIN                           | MAX  |    |
| V <sub>EN_H</sub>   | Enable rising threshold voltage  | Low to high transitions                  | 1.7                                                           | 2.2  | 2.7  | 1.5                           | 3.4  | V  |
| V <sub>EN_L</sub>   | Enable falling threshold voltage | High to low transition                   | 1.1                                                           | 1.6  | 2    | 1.1                           | 2.2  | V  |
|                     | Hysteresis                       |                                          | 0.25                                                          | 0.55 | 0.90 | 0.18                          | 1.15 | V  |
| R <sub>(ENBL)</sub> | Enable impedance                 | V <sub>DD</sub> = 14 V, ENBL = Low       | 75                                                            | 100  | 135  | 75                            | 180  | kΩ |
| t <sub>D3</sub>     | Propagation delay time           | C <sub>LOAD</sub> = 10 nF (see Figure 3) |                                                               | 60   | 90   |                               | 95   | ns |
| t <sub>D4</sub>     | Propagation delay time           | C <sub>LOAD</sub> = 10 nF (see Figure 3) |                                                               | 60   | 90   |                               | 95   | ns |

#### SWITCHING CHARACTERISTICS

 $V_{DD} = 4.5 \text{ V}$  to 15 V (unless otherwise noted) (see Figure 2)

|                 |                                    |                           | DGK           | PACKAGE     |     | D PACKAGE              |         |      |  |
|-----------------|------------------------------------|---------------------------|---------------|-------------|-----|------------------------|---------|------|--|
| PARAMETER       |                                    | TEST CONDITIONS           | $T_J = T_A =$ | -40°C to 10 | 5°C | $T_J = T_A = -55$ °C t | o 125°C | UNIT |  |
|                 |                                    |                           | MIN           | TYP         | MAX | MIN                    | MAX     |      |  |
| t <sub>R</sub>  | Rise time (OUT)                    | C <sub>LOAD</sub> = 10 nF |               | 20          | 70  |                        | 77      | ns   |  |
| $t_{F}$         | Fall time (OUT)                    | C <sub>LOAD</sub> = 10 nF |               | 20          | 30  |                        | 35      | ns   |  |
| t <sub>D1</sub> | Delay time, IN rising (IN to OUT)  | C <sub>LOAD</sub> = 10 nF |               | 25          | 70  |                        | 75      | ns   |  |
| t <sub>D2</sub> | Delay time, IN falling (IN to OUT) | C <sub>LOAD</sub> = 10 nF |               | 35          | 70  |                        | 75      | ns   |  |





#### Notes:

- 1. See data sheet for absolute maximum and minimum recommended operating conditions.
- 2. Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).
- 3. Enhanced plastic product disclaimer applies.
- 4. Electromigration calculation is based on operating the part at 2.5 MHz at a 50% duty cycle.

Figure 1. UCC27322 Operating Life Derating Chart





A. The 20% and 80% thresholds depict the dynamics of the Bipolar output devices that dominate the power MOSFET transition through the Miller regions of operation.

Figure 2. Switching Waveforms for (a) Inverting Driver and (b) Noninverting Driver



A. The 20% and 80% thresholds depict the dynamics of the Bipolar output devices that dominate the power MOSFET transition through the Miller regions of operation.

Figure 3. Switching Waveforms for Enable to Output



## TYPICAL CHARACTERISTICS

Fall Time (ns)















Figure 9.









Figure 15.

Figure 14.







# OUTPUT BEHAVIOR vs VDD (NON-INVERTING)

## 

Figure 20.

# OUTPUT BEHAVIOR vs VDD (NON-INVERTING)



10 nF Between Output and GND 50  $\mu s/div$ 

Figure 21.



#### APPLICATION INFORMATION

#### **General Information**

The UCC27322 driver serves as an interface between low-power controllers and power MOSFETs. It can also be used as an interface between DSPs and power MOSFETs. High-frequency power supplies often require high-speed, high-current drivers such as the UCC27322. A leading application is the need to provide a high power buffer stage between the PWM output of the control device and the gates of the primary power MOSFET or IGBT switching devices. In other cases, the device drives the power device gates through a drive transformer. Synchronous rectification supplies also have the need to simultaneously drive multiple devices which can present an extremely large load to the control circuitry.

MOSFET gate drivers are generally used when it is not feasible to have the primary PWM regulator device directly drive the switching devices for one or more reasons. The PWM device may not have the brute drive capability required for the intended switching MOSFET, limiting the switching performance in the application. In other cases there may be a desire to minimize the effect of high frequency switching noise by placing the high current driver physically close to the load. Also, newer devices that target the highest operating frequencies may not incorporate onboard gate drivers at all. Their PWM outputs are only intended to drive the high impedance input to a driver such as the UCC27322. Finally, the control device may be under thermal stress due to power dissipation, and an external driver can help by moving the heat from the controller to an external package.

## **Input Stage**

The IN threshold has a 3.3-V logic sensitivity over the full range of  $V_{DD}$  voltages; yet, it is equally compatible with 0 V to  $V_{DD}$  signals. The inputs of UCC27322 driver is designed to withstand 500-mA reverse current without either damage to the device or logic upset. In addition, the input threshold turn-off of the UCC27322 has been slightly raised for improved noise immunity. The input stage of each driver should be driven by a signal with a short rise or fall time. This condition is satisfied in typical power supply applications, where the input signals are provided by a PWM controller or logic gates with fast transition times (<200 ns). The IN input of the driver functions as a digital gate, and it is not intended for applications where a slow changing input voltage is used to generate a switching output when the logic threshold of the input section is reached. While this may not be harmful to the driver, the output of the driver may switch repeatedly at a high frequency.

Users should not attempt to shape the input signals to the driver in an attempt to slow down (or delay) the signal at the output. If limiting the rise or fall times to the power device is desired, then an external resistance can be added between the output of the driver and the load device, which is generally a power MOSFET gate. The external resistor may also help remove power dissipation from the device package.

#### **Output Stage**

The TrueDrive output stage is capable of supplying ±9-A peak current pulses and swings to both VDD and GND and can encourage even the most stubborn MOSFETs to switch. The pull-up/pull-down circuits of the driver are constructed of bipolar and MOSFET transistors in parallel. The peak output current rating is the combined current from the bipolar and MOSFET transistors. The output resistance is the RDS(ON) of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor. Each output stage also provides a very low impedance to overshoot and undershoot due to the body diode of the internal MOSFET. This means that in many cases, external-schottky-clamp diodes are not required.

This unique Bipolar and MOSFET hybrid output architecture (TrueDrive) allows efficient current sourcing at low supply voltages. The UCC27322 delivers 9 A of gate drive where it is most needed during the MOSFET switching transition – at the Miller plateau region – providing improved efficiency gains.

#### Source/Sink Capabilities During Miller Plateau

Large power MOSFETs present a large load to the control circuitry. Proper drive is required for efficient, reliable operation. The UCC27322 driver has been optimized to provide maximum drive to a power MOSFET during the Miller plateau region of the switching transition. This interval occurs while the drain voltage is swinging between the voltage levels dictated by the power topology, requiring the charging/discharging of the drain-gate capacitance with current supplied or removed by the driver.



Two circuits are used to test the current capabilities of the UCC27322 driver. In each case, external circuitry is added to clamp the output near 5 V while the device is sinking or sourcing current. An input pulse of 250 ns is applied at a frequency of 1 kHz in the proper polarity for the respective test. In each test, there is a transient period when the current peaked up and then settled down to a steady-state value. The noted current measurements are made at a time of 200 ns after the input pulse is applied, after the initial transient.

The circuit in Figure 22 is used to verify the current sink capability when the output of the driver is clamped at approximately 5 V, a typical value of gate-source voltage during the Miller plateau region. The UCC27322 is found to sink 9 A at VDD = 15 V.



Figure 22. Sink Current Test Circuit

The circuit in Figure 23 is used to test the current source capability with the output clamped to approximately 5 V with a string of Zener diodes. The UCC27322 is found to source 9 A at VDD = 15 V.



Figure 23. Source Current Test Circuit

It should be noted that the current-sink capability is slightly stronger than the current source capability at lower VDD. This is due to the differences in the structure of the bipolar-MOSFET power output section, where the current source is a P-channel MOSFET and the current sink has an N-channel MOSFET.

In a large majority of applications, it is advantageous that the turn-off capability of a driver is stronger than the turn-on capability. This helps to ensure that the MOSFET is held off during common power-supply transients that may turn the device back on.



### **Operational Circuit Layout**

It can be a significant challenge to avoid the overshoot/undershoot and ringing issues that can arise from circuit layout. The low impedance of these drivers and their high di/dt can induce ringing between parasitic inductances and capacitances in the circuit. Utmost care must be used in the circuit layout.

In general, position the driver physically as close to its load as possible. Place a  $1-\mu F$  bypass capacitor as close to the output side of the driver as possible, connecting it to pins 1 and 8. Connect a single trace between the two VDD pins (pin 1 and pin 8); connect a single trace between PGND and AGND (pin 5 and pin 4). If a ground plane is used, it may be connected to AGND; do not extend the plane beneath the output side of the package (pins 5 - 8). Connect the load to both OUT pins (pins 7 and 6) with a single trace on the adjacent layer to the component layer; route the return current path for the output on the component side, directly over the output path.

Extreme conditions may require decoupling the input power and ground connections from the output power and ground connections. The UCC27322 has a feature that allows the user to take these extreme measures, if necessary. There is a small amount of internal impedance of about 15  $\Omega$  between the AGND and PGND pins; there is also a small amount of impedance (~30  $\Omega$ ) between the two VDD pins. In order to take advantage of this feature, connect a 1- $\mu$ F bypass capacitor between VDD and PGND (pins 5 and 8) and connect a 0.1- $\mu$ F bypass capacitor between VDD and AGND (pins 1 and 4). Further decoupling can be achieved by connecting between the two VDD pins with a jumper that passes through a 40-MHz ferrite bead and connect bias power only to pin 8. Even more decoupling can be achieved by connecting between AGND and PGND with a pair of anti-parallel diodes (anode connected to cathode and cathode connected to anode).

#### **VDD**

Although quiescent VDD current is very low, total supply current is higher, depending on OUT current and the programmed oscillator frequency. Total VDD current is the sum of quiescent VDD current and the average OUT current. Knowing the operating frequency and the MOSFET gate charge  $(Q_g)$ , average OUT current can be calculated from:

 $I_{OUT} = Q_g \times f$ Where f is frequency

For the best high-speed circuit performance, two VDD bypass capacitors are recommended to prevent noise problems. The use of surface-mount components is highly recommended. A 0.1-µF ceramic capacitor should be located closest to the VDD to ground connection. In addition, a larger capacitor (such as 1-µF) with relatively low ESR should be connected in parallel, to help deliver the high current peaks to the load. The parallel combination of capacitors should present a low-impedance characteristic for the expected current levels in the driver application.

#### **Drive Current and Power Requirements**

The UCC27322 is capable of delivering 9-A of current to a MOSFET gate for a period of several hundred nanoseconds. High peak current is required to turn an N-channel device ON quickly. Then, to turn the device OFF, the driver is required to sink a similar amount of current to ground. This repeats at the operating frequency of the power device. An N-channel MOSFET is used in this discussion because it is the most common type of switching device used in high frequency power conversion equipment.

References 1 and 2 contain detailed discussions of the drive current required to drive a power MOSFET and other capacitive-input switching devices. Much information is provided in tabular form to give a range of the current required for various devices at various frequencies. The information pertinent to calculating gate drive current requirements are summarized here; the original document is available from the TI web site (www.ti.com).

When a driver is tested with a discrete capacitive load, it is a fairly simple matter to calculate the power that is required from the bias supply. The energy that must be transferred from the bias supply to charge the capacitor is given by:

 $E = \frac{1}{2}CV^2$ 

Where C is the load capacitor and V is the bias voltage feeding the driver



There is an equal amount of energy transferred to ground when the capacitor is discharged. This leads to a power loss given by:

$$P = 2 \times \frac{1}{2}CV^{2}f$$

Where f is the switching frequency

This power is dissipated in the resistive elements of the circuit. Thus, with no external resistor between the driver and gate, this power is dissipated inside the driver. Half of the total power is dissipated when the capacitor is charged, and the other half is dissipated when the capacitor is discharged. An actual example using the conditions of the previous gate drive waveform should help clarify this.

With  $V_{DD}$  = 12 V,  $C_{LOAD}$  = 10 nF, and f = 300 kHz, the power loss can be calculated as:

$$P = 10 \text{ nF} \times (12)^2 \times (300 \text{ kHz}) = 0.432 \text{ W}$$

With a 12-V supply, this equates to a current of:

$$I = P / V = 0.432 W / 12 V = 0.036 A$$

The switching load presented by a power MOSFET can be converted to an equivalent capacitance by examining the gate charge required to switch the device. This gate charge includes the effects of the input capacitance plus the added charge needed to swing the drain of the device between the on and off states. Most manufacturers provide specifications that provide the typical and maximum gate charge, in nC, to switch the device under specified conditions. Using the gate charge  $Q_g$ , one can determine the power that must be dissipated when charging a capacitor. This is done by using the equivalence  $Q_g = \text{CeffV}$  to provide the following equation for power:

$$P = C \times V^2 \times f = Q_q \times V \times f$$

This equation allows a power designer to calculate the bias power required to drive a specific MOSFET gate at a specific bias voltage.

#### **ENABLE**

UCC27322 provides an Enable input for improved control of the driver operation. This input also incorporates logic compatible thresholds with hysteresis. It is internally pulled up to VDD with  $100-k\Omega$  resistor for active high operation. When ENBL is high, the device is enabled and when ENBL is low, the device is disabled. The default state of the ENBL pin is to enable the device and therefore can be left open for standard operation. The output state when the device is disabled is low regardless of the input state. See the truth table below for the operation using enable logic.

ENBL input is compatible with both logic signals and slow changing analog signals. It can be directly driven or a power-up delay can be programmed with a capacitor between ENBL and AGND.

|           | ENBL | IN | OUT |
|-----------|------|----|-----|
|           | 0    | 0  | 0   |
| 110007200 | 0    | 1  | 0   |
| UCC27322  | 1    | 0  | 0   |
|           | 1    | 1  | 1   |

Table 2. Input/Ouput Table

#### References

- Power Supply Seminar SEM-1400 Topic 2: Design And Application Guide For High Speed MOSFET Gate Drive Circuits, Laszlo Balogh (SLUP133)
- 2. Practical Considerations in High Performance MOSFET, IGBT and MCT Gate Drive Circuits, Bill Andreycak (SLUA105)
- 3. PowerPad Thermally Enhanced Package (SLMA002)
- 4. PowerPAD Made Easy (SLMA004)



## **Related Products**

## **Table 3. Related Products**

| PRODUCT          | DESCRIPTION                                           | PACKAGES                        |
|------------------|-------------------------------------------------------|---------------------------------|
| UCC37323/4/5     | Dual 4-A Low-Side Drivers                             | MSOP-8 PowerPAD, SOIC-8, PDIP-8 |
| UCC27423/4/5     | Dual 4-A Low-Side Drivers with Enable                 | MSOP-8 PowerPAD, SOIC-8, PDIP-8 |
| TPS2811/12/13    | Dual 2-A Low-Side Drivers with Internal Regulator     | TSSOP-8, SOIC-8, PDIP-8         |
| TPS2814/15       | Dual 2-A Low-Side Drivers with Two Inputs per Channel | TSSOP-8, SOIC-8, PDIP-8         |
| TPS2816/17/18/19 | Single 2-A Low-Side Driver with Internal Regulator    | 5-Pin SOT-23                    |
| TPS2828/29       | Single 2-A Low-Side Driver                            | 5-Pin SOT-23                    |

www.ti.com 30-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| UCC27322MDEP          | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 27322M       |
| UCC27322MDEP.A        | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 27322M       |
| UCC27322MDREP         | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 27322M       |
| UCC27322MDREP.A       | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 27322M       |
| UCC27322TDGKREP       | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | QTK          |
| UCC27322TDGKREP.A     | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | QTK          |
| V62/11601-01XE        | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 105   | QTK          |
| V62/11601-02YE        | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 27322M       |
| V62/11601-02YE-T      | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 27322M       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 30-Jun-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UCC27322-EP:

Automotive : UCC27322-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC27322MDREP   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UCC27322TDGKREP | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 23-Jul-2025



## \*All dimensions are nominal

| Device          | Device Package Type |     | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|---------------------|-----|----------|------|-------------|------------|-------------|--|
| UCC27322MDREP   | SOIC                | D   | 8        | 2500 | 353.0       | 353.0      | 32.0        |  |
| UCC27322TDGKREP | VSSOP               | DGK | 8        | 2500 | 350.0       | 350.0      | 43.0        |  |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jul-2025

## **TUBE**



#### \*All dimensions are nominal

| Device           | Package Name | Package Type Pins |   | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------------|--------------|-------------------|---|-----|--------|--------|--------|--------|
| UCC27322MDEP     | D            | SOIC              | 8 | 75  | 506.6  | 8      | 3940   | 4.32   |
| UCC27322MDEP.A   | D            | SOIC              | 8 | 75  | 506.6  | 8      | 3940   | 4.32   |
| V62/11601-02YE-T | D            | SOIC              | 8 | 75  | 506.6  | 8      | 3940   | 4.32   |



SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated