

## CD4066BC Quad Bilateral Switch

### General Description

The CD4066BC is a quad bilateral switch intended for the transmission or multiplexing of analog or digital signals. It is pin-for-pin compatible with CD4016BC, but has a much lower "ON" resistance, and "ON" resistance is relatively constant over the input-signal range.

### Features

- Wide supply voltage range 3V to 15V
- High noise immunity 0.45 V<sub>DD</sub> (typ.)
- Wide range of digital and  $\pm 7.5$  V<sub>PEAK</sub> analog switching
- "ON" resistance for 15V operation 80 $\Omega$
- Matched "ON" resistance  $\Delta R_{ON} = 5\Omega$  (typ.) over 15V signal input
- "ON" resistance flat over peak-to-peak signal range
- High "ON"/"OFF" 65 dB (typ.) output voltage ratio @  $f_{IS} = 10$  kHz,  $R_L = 10$  k $\Omega$
- Control Line Biasing:  
Switch(ag)–8.On(ag)–8.T<sub>W</sub><sub>ag</sub> fC  
Switch Off (Logic 0),  $V_C = V_{SS}$

- High degree linearity 0.1% distortion (typ.)  
High degree linearity @  $f_{IS} = 1$  kHz,  $V_{IS} = 5$  V<sub>p-p</sub>,  
High degree linearity  $V_{DD} - V_{SS} = 10$  V,  $R_L = 10$  k $\Omega$
- Extremely low "OFF" 0.1 nA (typ.) switch leakage: @  $V_{DD} - V_{SS} = 10$  V,  $T_A = 25^\circ\text{C}$
- Extremely high control input impedance  $10^{12}\Omega$  (typ.)
- Low crosstalk -50 dB (typ.) between switches @  $f_{IS} = 0.9$  MHz,  $R_L = 1$  k $\Omega$
- Frequency response, switch "ON" 40 MHz (typ.)

### Applications

- Analog signal switching/multiplexing
- Signal gating
- Squelch control
- Chopper
- Modulator/Demodulator
- Commutating switch
- Digital signal switching/multiplexing
- CMOS logic implementation
- Analog-to-digital/digital-to-analog conversion
- Digital control of frequency, impedance, phase, and analog-signal-gain

### Ordering Code:

| Order Number | Package Number | Package Description                                                          |
|--------------|----------------|------------------------------------------------------------------------------|
| CD4066BCM    | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |
| CD4066BCSJ   | M14D           | Pb-Free 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide        |
| CD4066BCN    | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide       |

Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

### Connection Diagram



### Schematic Diagram



**Absolute Maximum Ratings**(Note 1)  
(Note 2)

|                                     |                        |
|-------------------------------------|------------------------|
| Supply Voltage ( $V_{DD}$ )         | -0.5V to +18V          |
| Input Voltage ( $V_{IN}$ )          | -0.5V to $V_{CC}+0.5V$ |
| Storage Temperature Range ( $T_S$ ) | -65°C to +150°C        |
| Power Dissipation ( $P_D$ )         |                        |
| Dual-In-Line                        | 700 mW                 |
| Small Outline                       | 500 mW                 |
| Lead Temperature ( $T_L$ )          |                        |
| (Soldering, 10 seconds)             | 300°C                  |

**Recommended Operating Conditions** (Note 2)

|                                       |                 |
|---------------------------------------|-----------------|
| Supply Voltage ( $V_{DD}$ )           | 3V to 15V       |
| Input Voltage ( $V_{IN}$ )            | 0V to $V_{DD}$  |
| Operating Temperature Range ( $T_A$ ) | -55°C to +125°C |

**Note 1:** "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The tables of "Recommended Operating Conditions" and "Electrical Characteristics" provide conditions for actual device operation.

**Note 2:**  $V_{SS} = 0V$  unless otherwise specified.

**DC Electrical Characteristics** (Note 2)

| Symbol                           | Parameter                                    | Conditions                                                                                                                                      | -55°C              |                   | +25°C                |                                       |                    | +125°C             |                    | Units |
|----------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|----------------------|---------------------------------------|--------------------|--------------------|--------------------|-------|
|                                  |                                              |                                                                                                                                                 | Min                | Max               | Min                  | Typ                                   | Max                | Min                | Max                |       |
| $I_{DD}$                         | Quiescent Device Current                     | $V_{DD} = 5V$<br>$V_{DD} = 10V$<br>$V_{DD} = 15V$                                                                                               | 0.25<br>0.5<br>1.0 |                   | 0.01<br>0.01<br>0.01 | 0.25<br>0.5<br>1.0                    |                    | 7.5<br>15<br>30    |                    | μA    |
| <b>SIGNAL INPUTS AND OUTPUTS</b> |                                              |                                                                                                                                                 |                    |                   |                      |                                       |                    |                    |                    |       |
| $R_{ON}$                         | "ON" Resistance                              | $R_L = 10 k\Omega$ to $(V_{DD} - V_{SS}/2)$<br>$V_C = V_{DD}$ , $V_{SS}$ to $V_{DD}$<br>$V_{DD} = 5V$<br>$V_{DD} = 10V$<br>$V_{DD} = 15V$       |                    | 800<br>310<br>200 |                      | 270<br>120<br>80                      | 1050<br>400<br>240 |                    | 1300<br>550<br>320 | Ω     |
| $\Delta R_{ON}$                  | Δ"ON" Resistance Between Any 2 of 4 Switches | $R_L = 10 k\Omega$ to $(V_{DD} - V_{SS}/2)$<br>$V_{CC} = V_{DD}$ , $V_{IS} = V_{SS}$ to $V_{DD}$<br>$V_{DD} = 10V$<br>$V_{DD} = 15V$            |                    |                   |                      | 10<br>5                               |                    |                    |                    | Ω     |
| $I_{IS}$                         | Input or Output Leakage Switch "OFF"         | $V_C = 0$                                                                                                                                       |                    | ±50               |                      | ±0.1                                  | ±50                |                    | ±500               | nA    |
| <b>CONTROL INPUTS</b>            |                                              |                                                                                                                                                 |                    |                   |                      |                                       |                    |                    |                    |       |
| $V_{ILC}$                        | LOW Level Input Voltage                      | $V_{IS} = V_{SS}$ and $V_{DD}$<br>$V_{OS} = V_{DD}$ and $V_{SS}$<br>$I_{IS} = \pm 10\mu A$<br>$V_{DD} = 5V$<br>$V_{DD} = 10V$<br>$V_{DD} = 15V$ |                    | 1.5<br>3.0<br>4.0 |                      | 2.25<br>4.5<br>6.75                   | 1.5<br>3.0<br>4.0  |                    | 1.5<br>3.0<br>4.0  | V     |
| $V_{IHC}$                        | HIGH Level Input Voltage                     | $V_{DD} = 5V$<br>$V_{DD} = 10V$ (Note 7)<br>$V_{DD} = 15V$                                                                                      | 3.5<br>7.0<br>11.0 |                   | 3.5<br>7.0<br>11.0   | 2.75<br>5.5<br>8.25                   |                    | 3.5<br>7.0<br>11.0 |                    | V     |
| $I_{IN}$                         | Input Current                                | $V_{DD} - V_{SS} = 15V$<br>$V_{DD} \geq V_{IS} \geq V_{SS}$<br>$V_{DD} \geq V_C \geq V_{SS}$                                                    |                    | -0.1<br>0.1       |                      | -10 <sup>-5</sup><br>10 <sup>-5</sup> | -0.1<br>0.1        |                    | -0.1<br>0.1        | μA    |

### AC Electrical Characteristics (Note 3)

$T_A = 25^\circ\text{C}$ ,  $t_r = t_f = 20$  ns and  $V_{SS} = 0\text{V}$  unless otherwise noted

| Symbol             | Parameter                                                                                                  | Conditions                                                                                                                                                                                     | Min  | Typ | Max | Units                    |
|--------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|--------------------------|
| $t_{PHL}, t_{PLH}$ | Propagation Delay Time Signal Input to Signal Output                                                       | $V_C = V_{DD}, C_L = 50$ pF, (Figure 1)<br>$R_L = 200\text{k}$                                                                                                                                 |      |     |     |                          |
|                    |                                                                                                            | $V_{DD} = 5\text{V}$                                                                                                                                                                           | 25   | 55  | ns  |                          |
|                    |                                                                                                            | $V_{DD} = 10\text{V}$                                                                                                                                                                          | 15   | 35  | ns  |                          |
|                    |                                                                                                            | $V_{DD} = 15\text{V}$                                                                                                                                                                          | 10   | 25  | ns  |                          |
| $t_{PZH}, t_{PZL}$ | Propagation Delay Time Control Input to Signal Output High Impedance to Logical Level                      | $R_L = 1.0$ k $\Omega$ , $C_L = 50$ pF, (Figure 2, Figure 3)<br>$V_{DD} = 5\text{V}$<br>$V_{DD} = 10\text{V}$<br>$V_{DD} = 15\text{V}$                                                         |      |     |     |                          |
|                    |                                                                                                            | $R_L = 1.0$ k $\Omega$ , $C_L = 50$ pF, (Figure 2, Figure 3)                                                                                                                                   | 125  | ns  |     |                          |
|                    |                                                                                                            | $V_{DD} = 10\text{V}$                                                                                                                                                                          | 60   | ns  |     |                          |
|                    |                                                                                                            | $V_{DD} = 15\text{V}$                                                                                                                                                                          | 50   | ns  |     |                          |
| $t_{PHZ}, t_{PLZ}$ | Propagation Delay Time Control Input to Signal Output Logical Level to High Impedance Sine Wave Distortion | $R_L = 1.0$ k $\Omega$ , $C_L = 50$ pF, (Figure 2, Figure 3)<br>$V_{DD} = 5\text{V}$<br>$V_{DD} = 10\text{V}$<br>$V_{DD} = 15\text{V}$                                                         |      |     |     |                          |
|                    |                                                                                                            | $V_{DD} = 5\text{V}, V_{SS} = -5\text{V}$                                                                                                                                                      | 0.1  |     |     | %                        |
|                    |                                                                                                            | $R_L = 10$ k $\Omega$ , $V_{IS} = 5\text{V}_{\text{p-p}}$ , $f = 1$ kHz, (Figure 4)                                                                                                            |      |     |     |                          |
|                    | Frequency Response-Switch "ON" (Frequency at -3 dB)                                                        | $V_C = V_{DD} = 5\text{V}, V_{SS} = -5\text{V}$<br>$R_L = 1$ k $\Omega$ , $V_{IS} = 5\text{V}_{\text{p-p}}$<br>$20 \log_{10} V_{OS}/V_{IS} (1 \text{ kHz}) - \text{dB}$ , (Figure 4)           | 40   |     |     | MHz                      |
|                    | Feedthrough — Switch "OFF" (Frequency at -50 dB)                                                           | $V_{DD} = 5.0\text{V}, V_{CC} = V_{SS} = -5.0\text{V}$ ,<br>$R_L = 1$ k $\Omega$ , $V_{IS} = 5.0\text{V}_{\text{p-p}}$ , $20 \log_{10} V_{OS}/V_{IS} = -50$ dB, (Figure 4)                     | 1.25 |     |     |                          |
|                    | Crosstalk Between Any Two Switches (Frequency at -50 dB)                                                   | $V_{DD} = V_{C(A)} = 5.0\text{V}, V_{SS} = V_{C(B)} = 5.0\text{V}$ ,<br>$R_L = 1$ k $\Omega$ , $V_{IS(A)} = 5.0\text{V}_{\text{p-p}}$ , $20 \log_{10} V_{OS(B)}/V_{IS(A)} = -50$ dB (Figure 5) | 0.9  |     |     | MHz                      |
|                    | Crosstalk; Control Input to Signal Output                                                                  | $V_{DD} = 10\text{V}, R_L = 10$ k $\Omega$ , $R_{IN} = 1.0$ k $\Omega$ ,<br>$V_{CC} =$                                                                                                         | 150  |     |     | $\text{mV}_{\text{p-p}}$ |

**Note 3:** AC Parameters are guaranteed by DC correlated testing.

**Note 4:** These devices should not be connected to circuits with the power "ON".

**Note 5:** In all cases, there is approximately 5 pF of probe and jig capacitance in the output; however, this capacitance is included in  $C_L$  wherever it is specified.

**Note 6:**  $V_{IS}$  is the voltage at the in/out pin and  $V_{OS}$  is the voltage at the out/in pin.  $V_C$  is the voltage at the control input.

**Note 7:** Conditions for  $V_{IHC}$ : a)  $V_{IS} = V_{DD}$ ,  $I_{OS}$  = standard B series  $I_{OH}$     b)  $V_{IS} = 0\text{V}$ ,  $I_{OL}$  = standard B series  $I_{OL}$ .

## Typical Performance Characteristics



## Special Considerations

In applications where separate power sources are used to drive  $V_{DD}$  and the signal input, the  $V_{DD}$  current capability should exceed  $V_{DD}/R_L$  ( $R_L$  = effective external load of the 4 CD4066BC bilateral switches). This provision avoids any permanent current flow or clamp action of the  $V_{DD}$  supply when power is applied or removed from CD4066BC.

In certain applications, the external load-resistor current may include both  $V_{DD}$  and signal-line components. To

avoid drawing  $V_{DD}$  current when switch current flows into terminals 1, 4, 8 or 11, the voltage drop across the bidirectional switch must not exceed 0.6V at  $T_A \leq 25^\circ\text{C}$ , or 0.4V at  $T_A > 25^\circ\text{C}$  (calculated from  $R_{ON}$  values shown).

No  $V_{DD}$  current will flow through  $R_L$  if the switch current flows into terminals 2, 3, 9 or 10.

## AC Test Circuits and Switching Time Waveforms



FIGURE 1.  $t_{PLH}$ ,  $t_{PLH}$  Propagation Delay Time Signal Input to Signal Output



FIGURE 2.  $t_{PZH}$ ,  $t_{PHZ}$  Propagation Delay Time Control to Signal Output



FIGURE 3.  $t_{PZL}$ ,  $t_{PLZ}$  Propagation Delay Time Control to Signal Output



$V_C = V_{DD}$  for distortion and frequency response tests

$V_C = V_{SS}$  for feedthrough test

FIGURE 4. Sine Wave Distortion, Frequency Response and Feedthrough

## AC Test Circuits and Switching Time Waveforms (Continued)



FIGURE 5. Crosstalk Between Any Two Switches



FIGURE 6. Crosstalk: Control Input to Signal Output



FIGURE 7. Maximum Control Input Frequency

**Physical Dimensions** inches (millimeters) unless otherwise noted



14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow  
Package Number M14A

## **Physical Dimensions** inches (millimeters) unless otherwise noted (Continued)



#### LAND PATTERN RECOMMENDATION



**Pb-Free 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide  
Package Number M14D**

## Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide  
Package Number N14A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

[www.fairchildsemi.com](http://www.fairchildsemi.com)