

# TRSF3232E 3V TO 5.5V Two-Channel RS-232 1Mbit/s Line Driver and Receiver with ±15kV IEC ESD Protection in Small Package

#### 1 Features

- Operates with 3V to 5.5V V<sub>CC</sub> supply
- Operates up to 1Mbit/s
- Low supply current: 300µA typical
- External capacitors: 4 × 0.1µF
- Accept 5V logic input with 3.3V supply
- Latch-up performance exceeds 100mA Per JESD 78. class II
- ESD protection for RS-232 pins
  - ±15kV Human-Body Model (HBM)
  - ±15kV IEC 61000-4-2 air-gap discharge
  - ±8kV IEC 61000-4-2 contact discharge
- Available in near chip scale QFN (3mmx3mm) package (85% smaller than SOIC-16)

# 2 Applications

- **Industrial PCs**
- Wired networking
- Data center and enterprise computing
- Battery-powered systems
- **PDAs**
- **Notebooks**
- Palmtop PCs
- Hand-held equipment

# 3 Description

The TRSF3232E consists of two line drivers, two line receivers, and a dual charge-pump circuit with ±15kV ESD protection pin to pin (serial-port connection pins, including GND). This device provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 3V to 5.5V supply. The TRSF3232E operates at data signaling rates up to 1Mbit/s and a driver output slew rate of 14V/µs to 150V/µs.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2)  |
|-------------|------------------------|------------------|
|             | D (SOIC)               | 9.9mm x 6mm      |
|             | DB (SSOP)              | 6.2mm x 7.8mm    |
| TRSF3232E   | DW (SOIC)              | 10.3 mm x 10.3mm |
| TROF 5252L  | PW (TSSOP)             | 5mm x 6.4mm      |
|             | RGT (VQFN)             | 3mm x 3mm        |
|             | SOT-23-THN (DYY, 16)   | 4.2mm × 2mm      |

- For more information, see Section 11.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Logic Diagram (Positive Logic)



# **Table of Contents**

| 1 Features                                | 7.1 Overview                                        | 10 |
|-------------------------------------------|-----------------------------------------------------|----|
| 2 Applications1                           | 7.2 Functional Block Diagram                        | 10 |
| 3 Description1                            | 7.3 Feature Description                             | 10 |
| 4 Pin Configuration and Functions3        | 7.4 Device Functional Modes                         |    |
| 5 Specifications4                         | 8 Application and Implementation                    | 12 |
| 5.1 Absolute Maximum Ratings4             | 8.1 Application Information                         | 12 |
| 5.2 ESD Ratings                           | 8.2 Typical Application                             | 12 |
| 5.3 ESD Protection, Driver4               | 8.3 Power Supply Recommendations                    | 13 |
| 5.4 ESD Protection, Receiver4             | 8.4 Layout                                          | 13 |
| 5.5 Recommended Operating Conditions5     | 9 Device and Documentation Support                  | 15 |
| 5.6 Thermal Information5                  | 9.1 Receiving Notification of Documentation Updates | 15 |
| 5.7 Electrical Characteristics5           | 9.2 Support Resources                               | 15 |
| 5.8 Electrical Characteristics, Driver6   | 9.3 Trademarks                                      | 15 |
| 5.9 Electrical Characteristics, Receiver6 | 9.4 Electrostatic Discharge Caution                 | 15 |
| 5.10 Switching Characteristics, Driver    | 9.5 Glossary                                        | 15 |
| 5.11 Switching Characteristics, Reveiver7 | 10 Revision History                                 | 15 |
| 5.12 Typical Characteristics8             | 11 Mechanical, Packaging, and Orderable             |    |
| 6 Parameter Measurement Information9      | Information                                         | 16 |
| 7 Detailed Description10                  |                                                     |    |



# **4 Pin Configuration and Functions**



Figure 4-1. D, DB, DW, PW or DYY Package 16-Pin SSOP, TSSOP, or SOT-23-THN (Top View)



Figure 4-2. RGT, VQFN Package (Top View)

**Table 4-1. Pin Functions** 

|                 | PIN                     |             |                     |                                                                |
|-----------------|-------------------------|-------------|---------------------|----------------------------------------------------------------|
| NAME            | D, DB, DW, PW or<br>DYY | RGT         | TYPE <sup>(1)</sup> | DESCRIPTION                                                    |
| C1+             | 1                       | 16          | -                   | Positive lead of C1 capacitor                                  |
| V+              | 2                       | 15          | 0                   | Positive charge pump output for storage capacitor only         |
| C1-             | 3                       | 1           | -                   | Negative lead of C1 capacitor                                  |
| C2+             | 4                       | 2           | -                   | Positive lead of C2 capacitor                                  |
| C2-             | 5                       | 3           | -                   | Negative lead of C2 capacitor                                  |
| V-              | 6                       | 4           | 0                   | Negative charge pump output for storage capacitor only         |
| DOUT2           | 7                       | 5           | 0                   | RS232 line data output (to remote RS232 system)                |
| RIN2            | 8                       | 6           | ı                   | RS232 line data input (from remote RS232 system)               |
| ROUT2           | 9                       | 7           | 0                   | Logic data output (to UART)                                    |
| DIN2            | 10                      | 8           | I                   | Logic data input (from UART)                                   |
| DIN1            | 11                      | 9           | I                   | Logic data input (from UART)                                   |
| ROUT1           | 12                      | 10          | 0                   | Logic data output (to UART)                                    |
| RIN1            | 13                      | 11          | ı                   | RS232 line data input (from remote RS232 system)               |
| DOUT1           | 14                      | 12          | 0                   | RS232 line data output (to remote RS232 system)                |
| GRD             | 15                      | 13          | -                   | Ground                                                         |
| V <sub>CC</sub> | 16                      | 14          | -                   | Supply Voltage, Connect to external 3-V to 5.5-V power supply  |
| Thermal Pad     | -                       | Thermal Pad | -                   | Exposed thermal pad. Can be connected to GND or left floating. |

<sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output.



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) see note (1)

|                  |                                                     |                                                     |     | MIN   | MAX                   | UNIT |
|------------------|-----------------------------------------------------|-----------------------------------------------------|-----|-------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range <sup>(2)</sup>                 |                                                     |     | -0.3  | 6                     | V    |
| V+               | Positive-output supply voltage range <sup>(2)</sup> | Positive-output supply voltage range <sup>(2)</sup> |     | -0.3  | 7                     | V    |
| V-               | Negative-output supply voltage range <sup>(2)</sup> |                                                     | 0.3 | -7    | V                     |      |
| V+ – V–          | Supply voltage difference <sup>(2)</sup>            |                                                     |     | 13    | V                     |      |
| Vı               | Input voltage range                                 | Drivers                                             |     | -0.3  | 6                     | V    |
| "                |                                                     | Receivers                                           |     | -25   | 25                    | V    |
| V                | Output voltage range                                | Drivers                                             |     | -13.2 | 13.2                  | V    |
| Vo               | Output voltage range Receivers                      |                                                     |     | -0.3  | V <sub>CC</sub> + 0.3 | V    |
| TJ               | Operating virtual junction temperature              |                                                     |     | 150   | °C                    |      |
| T <sub>stg</sub> | Storage temperature range                           |                                                     |     | -65   | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 5.2 ESD Ratings

|         |                         |                                                                              | VALUE | UNIT     |
|---------|-------------------------|------------------------------------------------------------------------------|-------|----------|
| .,      |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>1</sup> .            | ±3000 | V        |
| V (ESD) | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>2</sup> | ±1500 | <b>v</b> |

# 5.3 ESD Protection, Driver

| PIN NAME                    | TEST CONDITIONS                                | TYP | UNIT |
|-----------------------------|------------------------------------------------|-----|------|
|                             | Human-body model (HBM)                         | ±15 |      |
| DOUT1, DOUT2 <sup>(2)</sup> | IEC 61000-4-2 Air-Gap Discharge <sup>(1)</sup> | ±15 | kV   |
|                             | IEC 61000-4-2 Contact Discharge <sup>(1)</sup> | ±8  |      |

<sup>(1)</sup> For RGT, D and PW packages only: A minimum of 1-μF capacitor is needed between V<sub>CC</sub> and GND to meet the specified IEC ESD level

#### 5.4 ESD Protection, Receiver

| PIN NAME                  | TEST CONDITIONS                     | TYP | UNIT |
|---------------------------|-------------------------------------|-----|------|
|                           | НВМ                                 | ±15 |      |
| RIN1, RIN2 <sup>(2)</sup> | IEC 61000-4-2 Air-Gap Discharge (1) | ±15 | kV   |
|                           | IEC 61000-4-2 Contact Discharge (1) | ±8  |      |

<sup>(1)</sup> For RGT, D and PW packages only: A minimum of 1-µF capacitor is needed between V<sub>CC</sub> and GND to meet the specified IEC ESD level.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

<sup>(2)</sup> All voltages are with respect to network GND.

<sup>(2)</sup> For optimized IEC ESD performance for DYY package, the recommendation is to have series resistor (≥ 50Ω), on all logic inputs directly connected to power or ground, to minimize the transient currents going into or out of the logic pins.

<sup>(2)</sup> For optimized IEC ESD performance for DYY package, the recommendation is to have series resistor (≥ 50Ω), on all logic inputs directly connected to power or ground, to minimize the transient currents going into or out of the logic pins.

# 5.5 Recommended Operating Conditions

See note (1)

|                 |                                     |  |                         | MIN | NOM | MAX             | UNIT |
|-----------------|-------------------------------------|--|-------------------------|-----|-----|-----------------|------|
|                 | Supply voltage                      |  | V <sub>CC</sub> = 3.3 V | 3   | 3.3 | 3.6             | V    |
|                 | Supply voltage                      |  | V <sub>CC</sub> = 5 V   | 4.5 | 5   | 5.5             | v    |
| \/              | Driver high-level input voltage DIN |  | V <sub>CC</sub> = 3.3 V | 2   |     |                 | V    |
| V <sub>IH</sub> |                                     |  | V <sub>CC</sub> = 5 V   | 2.4 |     |                 | v    |
| V <sub>IL</sub> | Driver low-level input voltage      |  | DIN                     |     |     | 8.0             | V    |
| .,              | Driver input voltage                |  | DIN                     | 0   |     | 5.5             | V    |
| VI              | Receiver input voltage              |  |                         | -25 |     | 3 3.6 5 5.5 0.8 | v    |
| _               | Operating free-air temperature      |  | TRSF3232EI              | -40 |     | 85              | °C   |
| T <sub>A</sub>  |                                     |  | TRSF3232EC              | 0   |     | 70              |      |

<sup>(1)</sup> Test conditions are C1–C4 = 0.1  $\mu$ F at  $V_{CC}$  = 3.3 V  $\pm$  0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at  $V_{CC}$  = 5 V  $\pm$  0.5 V (see Figure 8-1).

#### 5.6 Thermal Information

|                       |                                              |            |          | TRSF      | 3232E        |            |                     |      |
|-----------------------|----------------------------------------------|------------|----------|-----------|--------------|------------|---------------------|------|
| THERMAL METRIC(1)     |                                              | PW (TSSOP) | D (SOIC) | DW (SOIC) | DB<br>(SSOP) | RGT (VQFN) | DYY<br>(SOT-23-THN) | UNIT |
|                       |                                              | 16 Pins    | 16 Pins  | 16 Pins   | 16 Pins      | 16 Pins    | 16 Pins             |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 108.2      | 85.9     | 57        | 46           | 48.8       | 106.2               | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (bottom) thermal resistance | 39.0       | 43.1     | 33.5      | 36.2         | 55.8       | 47.4                | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 54.4       | 44.5     | 37.1      | 43.8         | 23.2       | 44.7                | °C/W |
| Ψ лт                  | Junction-to-top characterization parameter   | 3.3        | 10.1     | 7.5       | 4.2          | 1.7        | 1.7                 | °C/W |
| Ψ ЈВ                  | Junction-to-board characterization parameter | 53.8       | 44.1     | 37.1      | 42.9         | 23.2       | 43.7                | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A        | N/A      | N/A       | N/A          | 9.0        | N/A                 | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application

#### 5.7 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER      | TEST CONDITIONS <sup>(1)</sup> |                                | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|-----------------|----------------|--------------------------------|--------------------------------|-----|--------------------|-----|------|
| I <sub>CC</sub> | Supply current | No load,                       | V <sub>CC</sub> = 3.3 V or 5 V |     | 0.3                | 1   | mA   |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V  $\pm$  0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V  $\pm$  0.5 V (see Figure 8-1). All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C.



#### 5.8 Electrical Characteristics, Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                    | TEST CONDITION                                | S <sup>(1)</sup>          | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|-----------------|------------------------------|-----------------------------------------------|---------------------------|-----|--------------------|-----|------|
| V <sub>OH</sub> | High-level output voltage    | DOUT at $R_L = 3 \text{ k}\Omega$ to GND,     | DIN = GND                 | 5   | 5.5                |     | V    |
| V <sub>OL</sub> | Low-level output voltage     | DOUT at $R_L = 3 \text{ k}\Omega$ to GND,     | DIN = V <sub>CC</sub>     | -5  | -5.4               |     | V    |
| I <sub>IH</sub> | High-level input current     | V <sub>I</sub> = V <sub>CC</sub>              |                           |     | ±0.01              | ±1  | μA   |
| I <sub>IL</sub> | Low-level input current      | V <sub>I</sub> at GND                         |                           |     | ±0.01              | ±1  | μA   |
|                 |                              | V <sub>CC</sub> = 3.6 V, V <sub>O</sub> = 0 V |                           |     | ±35                | ±60 |      |
| I <sub>OS</sub> | Short-circuit output current |                                               | RGT package only          |     | ±35                | ±60 | mA   |
| (3)             | Short-circuit output current | $V_{CC} = 5.5 \text{ V}, V_{O} = 0 \text{ V}$ | D, DB, DW, PW<br>packages |     | ±35                | ±90 |      |
| r <sub>o</sub>  | Output resistance            | V <sub>CC</sub> , V+, and V– = 0 V,           | V <sub>O</sub> = ±2 V     | 300 | 10M                |     | Ω    |

- Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V (see Figure 8-1). (1)
- (2)
- All typical values are at  $V_{CC} = 3.3 \text{ V}$  or  $V_{CC} = 5 \text{ V}$ , and  $T_A = 25 ^{\circ}\text{C}$ . Short-circuit durations should be controlled to prevent exceeding the device absolute power dissipation ratings, and not more than one output should be shorted at a time.

#### 5.9 Electrical Characteristics, Receiver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                               | TEST CONDITIONS <sup>(1)</sup> | MIN                   | TYP <sup>(2)</sup>    | MAX | UNIT |
|------------------|---------------------------------------------------------|--------------------------------|-----------------------|-----------------------|-----|------|
| V <sub>OH</sub>  | High-level output voltage                               | I <sub>OH</sub> = -1 mA        | V <sub>CC</sub> – 0.6 | V <sub>CC</sub> – 0.1 |     | ٧    |
| V <sub>OL</sub>  | Low-level output voltage                                | I <sub>OL</sub> = 1.6 mA       |                       |                       | 0.4 | V    |
| \ <u>\</u>       | Positive-going input threshold voltage                  | V <sub>CC</sub> = 3.3 V        |                       | 1.5                   | 2.4 | V    |
| V <sub>IT+</sub> |                                                         | V <sub>CC</sub> = 5 V          |                       | 1.8                   | 2.4 | v    |
| \/               | Negative-going input threshold                          | V <sub>CC</sub> = 3.3 V        | 0.6                   | 1.2                   |     | V    |
| V <sub>IT</sub>  | voltage                                                 | V <sub>CC</sub> = 5 V          | 0.8                   | 1.5                   |     | V    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                |                       | 0.3                   |     | V    |
| rį               | Input resistance                                        | V <sub>I</sub> = ±3 V to ±25 V | 3                     | 5                     | 7   | kΩ   |

- Test conditions are C1–C4 = 0.1 μF at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047 μF, C2–C4 = 0.33 μF at V<sub>CC</sub> = 5 V ± 0.5 V (see Figure 8-1).
- All typical values are at  $V_{CC}$  = 3.3 V or  $V_{CC}$  = 5 V, and  $T_A$  = 25°C.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

# 5.10 Switching Characteristics, Driver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | 3 11 7                                              | TEST CON                                                                               | IDITIONS <sup>(1)</sup>                                   | MIN  | TYP <sup>(2)</sup> MAX | UNIT   |
|--------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------|------|------------------------|--------|
|                    | Maximum data rate                                   | $R_L = 3 k\Omega$                                                                      | $C_L = 250 \text{ pF,V}_{CC} = 3 \text{ V to}$ 4.5 V      |      |                        | kbit/s |
|                    | (see Figure 6-1)                                    | One DOUT switching                                                                     | C <sub>L</sub> = 1000 pF,V <sub>CC</sub> = 3.5 V to 5.5 V | 1000 |                        | KDIUS  |
| t <sub>sk(p)</sub> |                                                     | $C_L$ = 1000 pF, $R_L$ = 3 k $\Omega$ , $V_{cc}$ = 5 V (see Figure 6-2)                | RGT package only                                          | 70   |                        |        |
|                    | Pulse skew <sup>(3)</sup>                           | $C_L$ = 150 pF to 2500 pF,<br>$R_L$ = 3 k $\Omega$ to 7 k $\Omega$ (see<br>Figure 6-2) | D, DB, DW, PW packages                                    | 300  |                        | ns     |
| SR(tr)             | Slew rate,<br>transition region<br>(see Figure 6-1) | $R_L$ = 3 kΩ to 7 kΩ, $C_L$ = 15 V                                                     | 50 pF to 1000 pF, V <sub>CC</sub> = 3.3                   | 14   | 150                    | ) V/µs |

- Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V (see Figure 8-1). All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V, and T<sub>A</sub> = 25°C. Pulse skew is defined as  $|t_{PLH} t_{PHL}|$  of each channel of the same device.

#### 5.11 Switching Characteristics, Reveiver

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    |                                                   | TEST CON                | IDITIONS <sup>(1)</sup> | MIN TYP <sup>(2)</sup> MAX | UNIT |
|--------------------|---------------------------------------------------|-------------------------|-------------------------|----------------------------|------|
| t <sub>PLH</sub>   | Propagation delay time, low- to high-level output | C <sub>1</sub> = 150 pF | RGT package             | 85                         | ns   |
|                    |                                                   | С[ - 150 рі             | D, DB, DW, PW packages  | 300                        | 1115 |
|                    | Propagation delay time, high- to low-level output | C <sub>1</sub> = 150 pF | RGT package             | 110                        | ns   |
| T <sub>PHL</sub>   |                                                   | С_ = 130 рг             | D, DB, DW, PW packages  | 300                        | 115  |
| t                  | Pulse skew <sup>(3)</sup>                         | RGT package             |                         | 25                         | ns   |
| t <sub>sk(p)</sub> |                                                   | D, DB, DW, PW packages  |                         | 300                        | 113  |

- Test conditions are C1–C4 = 0.1  $\mu$ F at  $V_{CC}$  = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at  $V_{CC}$  = 5 V ± 0.5 V (see Figure 8-1).
- (2)
- All typical values are at  $V_{CC}$  = 3.3 V or  $V_{CC}$  = 5 V, and  $T_A$  = 25°C. Pulse skew is defined as  $|t_{PLH} t_{PHL}|$  of each channel of the same device.



## **5.12 Typical Characteristics**



# **6 Parameter Measurement Information**



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_f \le 10$  ns,  $t_f \le 10$  ns.

## Figure 6-1. Driver Slew Rate



NOTES: A.  $C_L$  includes probe and jig capacitance.

B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_O = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns,  $t_f \le 10$  ns.

## Figure 6-2. Driver Pulse Skew



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns,  $t_f \le 10$  ns.

Figure 6-3. Receiver Propagation Delay Times

# 7 Detailed Description

#### 7.1 Overview

The TRSF3232E device consists of two line drivers, two line receivers, and a dual charge-pump circuit with ±15kV IEC ESD protection between serial-port connection terminals and GND. The device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from one 3V to 5.5V supply. The device operates at data signaling rates up to 1Mbps and a maximum of 150V/µs driver output slew rate. Outputs are protected against shorts to ground.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Power

The power block increases, inverts, and regulates voltage at V+ and V- pins using a charge pump that requires four external capacitors.

#### 7.3.2 RS232 Driver

Two drivers interface the standard logic level to RS232 levels. Both DIN inputs must be valid high or low.

#### 7.3.3 RS232 Receiver

Two receivers interface RS232 levels to standard logic levels. An open input results in a high output on ROUT. Each RIN input includes an internal standard RS232 load.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated



#### 7.4 Device Functional Modes

Table 7-1. Each Driver

| INPUT DIN <sup>(1)</sup> | OUTPUT DOUT |
|--------------------------|-------------|
| L                        | Н           |
| Н                        | L           |

(1) H = high level, L = low level

Table 7-2. Each Receiver

| INPUT RIN <sup>(1)</sup> | OUTPUT ROUT |  |  |  |  |  |  |
|--------------------------|-------------|--|--|--|--|--|--|
| L                        | н           |  |  |  |  |  |  |
| Н                        | L           |  |  |  |  |  |  |
| Open                     | Н           |  |  |  |  |  |  |

(1) H = high level, L = low level,Open = input disconnected or connected driver off

# 7.4.1 V<sub>CC</sub> Powered by 3V to 5.5V

The device is in normal operation.

# 7.4.2 $V_{CC}$ Unpowered, $V_{CC} = 0V$

When the TRS3232 device is unpowered, it can be safely connected to an active remote RS232 device.



# 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# **8.1 Application Information**

The TRSF3232E device is designed to convert single-ended signals into RS232-compatible signals, and vice-versa. This device can be used in any application where an RS232 line driver or receiver is required.

ROUT and DIN connect to UART or general-purpose logic lines. RIN and DOUT lines connect to a RS232 connector or cable.

## 8.2 Typical Application



A. C3 can be connected to  $V_{CC}$  or GND.

Figure 8-1. Typical Operating Circuit and Capacitor Values

Table 8-1. VCC vs Capacitor Values

| V <sub>CC</sub> | C1      | C2, C3, C4 |  |  |  |
|-----------------|---------|------------|--|--|--|
| 3.3V ± 0.3V     | 0.1µF   | 0.1µF      |  |  |  |
| 5V ± 0.5V       | 0.047µF | 0.33µF     |  |  |  |
| 3V to 5.5V      | 0.1µF   | 0.47µF     |  |  |  |

Product Folder Links: TRSF3232E

#### 8.2.1 Design Requirements

- Recommended V<sub>CC</sub> is 3.3V or 5V
  - 3V to 5.5V is also possible
- Maximum recommended bit rate is 250kbites

#### 8.2.2 Detailed Design Procedure

All DIN inputs must be connected to valid low or high logic levels. Select capacitor values based on VCC level for best performance.

#### 8.2.3 Application Performance Plots

VCC must be between 3 V and 5.5 V. Charge pump capacitors must be chosen using Table 8-1



Figure 8-2. 1Mbps timing waveform from driver input to receiver output loopback. DOUT to RIN trace is in purple, DIN trace is in yellow and ROUT trace is in pink

## 8.3 Power Supply Recommendations

The supply voltage, V<sub>CC</sub>, should be between 3V and 5.5V. Select the charge-pump capacitors using Table 8-1.

# 8.4 Layout

#### 8.4.1 Layout Guidelines

Keep the external capacitor traces short, specifically on the C1 and C2 nodes that have the fastest rise and fall times.



# 8.4.2 Layout Example



Figure 8-3. Layout Diagram

# 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 9.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 9.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 9.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision B (June 2021) to Revision C (December 2024)

| _ |                                                                       | 9-   |
|---|-----------------------------------------------------------------------|------|
| • | Changed the Device Information table to the Package Information table | 1    |
| • | Added the SOT-23-THN (DYY) package to the data sheet                  | 1    |
|   | Added Note 2 to the ESD Protection, Driver                            |      |
|   | Added Note 2 to the ESD Protection, Receiver                          |      |
|   | <u> </u>                                                              |      |
|   |                                                                       |      |
| _ | hanges from Bevision A (December 2020) to Bevision B (June 2021)      | _    |
| r | hangaa tram Davialan A /Daaamhar 2020) ta Davialan D / luna 2021)     | Daga |

#### 

- Changed the table note in the ESD Protection, Driver table to make it applicable to D and PW packages......4
- Changed the table note in the ESD Protection, Reciever table to make it applicable to D and PW packages.. 4
- Changed the thermal parameter values for D and PW packages in the *Thermal Information* table......5

# Changes from Revision \* (August 2007) to Revision A (December 2020)

Added Device Information table, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section................1

Added Note to the ESD Protection, Driver ......4

Page

Page

#### TRSF3232E

SLLS825C - AUGUST 2007 - REVISED DECEMBER 2024



| • | Added Note to the ESD Protection, Receiver                                                                   | .4 |
|---|--------------------------------------------------------------------------------------------------------------|----|
|   | Added t <sub>sk(p)</sub> row for RGT package in the Switching Characteristics, Driver                        |    |
|   | Added t <sub>Pl H</sub> and t <sub>PHI</sub> rows for RGT package in the Switching Characteristics, Reveiver |    |
|   | Added t <sub>sk(p)</sub> row for RGT package in the Switching Characteristics, Reveiver                      |    |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

www.ti.com

7-Oct-2025

# **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins            | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|---------------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TRSF3232ECDBR         | Active     | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | RT32EC           |
| TRSF3232ECDBR.A       | Active     | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | RT32EC           |
| TRSF3232ECDR          | Active     | Production    | SOIC (D)   16             | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TRSF3232EC       |
| TRSF3232ECDR.A        | Active     | Production    | SOIC (D)   16             | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | TRSF3232EC       |
| TRSF3232ECDWR         | Obsolete   | Production    | SOIC (DW)   16            | -                     | -               | Call TI                       | Call TI                    | 0 to 70      | TRSF3232EC       |
| TRSF3232ECPWR         | Active     | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | 0 to 70      | RT32EC           |
| TRSF3232ECPWR.A       | Active     | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | RT32EC           |
| TRSF3232EID           | Obsolete   | Production    | SOIC (D)   16             | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | TRSF3232EI       |
| TRSF3232EIDBR         | Active     | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RT32EI           |
| TRSF3232EIDBR.A       | Active     | Production    | SSOP (DB)   16            | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RT32EI           |
| TRSF3232EIDR          | Active     | Production    | SOIC (D)   16             | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TRSF3232EI       |
| TRSF3232EIDR.A        | Active     | Production    | SOIC (D)   16             | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TRSF3232EI       |
| TRSF3232EIDRG4        | Active     | Production    | SOIC (D)   16             | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TRSF3232EI       |
| TRSF3232EIDRG4.A      | Active     | Production    | SOIC (D)   16             | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TRSF3232EI       |
| TRSF3232EIDW          | Active     | Production    | SOIC (DW)   16            | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TRSF3232EI       |
| TRSF3232EIDW.A        | Active     | Production    | SOIC (DW)   16            | 40   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TRSF3232EI       |
| TRSF3232EIDWR         | Active     | Production    | SOIC (DW)   16            | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TRSF3232EI       |
| TRSF3232EIDWR.A       | Active     | Production    | SOIC (DW)   16            | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | TRSF3232EI       |
| TRSF3232EIDYYR        | Active     | Production    | SOT-23-THIN<br>(DYY)   16 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RT32EI           |
| TRSF3232EIDYYR.A      | Active     | Production    | SOT-23-THIN<br>(DYY)   16 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RT32EI           |
| TRSF3232EIPWR         | Active     | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 85    | RT32EI           |
| TRSF3232EIPWR.A       | Active     | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RT32EI           |
| TRSF3232EIPWRG4       | Active     | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RT32EI           |
| TRSF3232EIPWRG4.A     | Active     | Production    | TSSOP (PW)   16           | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | RT32EI           |
| TRSF3232EIRGTR        | Active     | Production    | VQFN (RGT)   16           | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | F3232            |
| TRSF3232EIRGTR.A      | Active     | Production    | VQFN (RGT)   16           | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | F3232            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.



# PACKAGE OPTION ADDENDUM

www.ti.com 7-Oct-2025

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 11-Oct-2025

## TAPE AND REEL INFORMATION





| A( | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В( | Dimension designed to accommodate the component length    |
| K( | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P  | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TRSF3232ECDBR   | SSOP            | DB                 | 16   | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| TRSF3232ECDR    | SOIC            | D                  | 16   | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TRSF3232ECPWR   | TSSOP           | PW                 | 16   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TRSF3232EIDBR   | SSOP            | DB                 | 16   | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| TRSF3232EIDR    | SOIC            | D                  | 16   | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TRSF3232EIDRG4  | SOIC            | D                  | 16   | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TRSF3232EIDWR   | SOIC            | DW                 | 16   | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| TRSF3232EIDYYR  | SOT-23-<br>THIN | DYY                | 16   | 3000 | 330.0                    | 12.4                     | 4.8        | 3.6        | 1.6        | 8.0        | 12.0      | Q3               |
| TRSF3232EIPWR   | TSSOP           | PW                 | 16   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TRSF3232EIPWRG4 | TSSOP           | PW                 | 16   | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TRSF3232EIRGTR  | VQFN            | RGT                | 16   | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 11-Oct-2025



\*All dimensions are nominal

| 7 til dilliciolorio are nominal |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TRSF3232ECDBR                   | SSOP         | DB              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TRSF3232ECDR                    | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| TRSF3232ECPWR                   | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| TRSF3232EIDBR                   | SSOP         | DB              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TRSF3232EIDR                    | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| TRSF3232EIDRG4                  | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| TRSF3232EIDWR                   | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| TRSF3232EIDYYR                  | SOT-23-THIN  | DYY             | 16   | 3000 | 336.6       | 336.6      | 31.8        |
| TRSF3232EIPWR                   | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TRSF3232EIPWRG4                 | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| TRSF3232EIRGTR                  | VQFN         | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 11-Oct-2025

## **TUBE**



#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TRSF3232EIDW   | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |
| TRSF3232EIDW.A | DW           | SOIC         | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



PLASTIC SMALL OUTLINE



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Reference JEDEC Registration MO-345, Variation AA



PLASTIC SMALL OUTLINE



- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated