SGUS015 SEPTEMBER 1992

- 200-ns Instruction Cycle
- 256-Words of On-Chip Data RAM
- 4K-Words of On-Chip Program EPROM
- EPROM Code Protection for Copyright Security
- 4 K-Word Total External Memory at Full Speed (Microprocessor Mode)
- 32-Bit ALU/Accumulator
- 16 x 16-Bit Multiplier With 32-Bit Product
- 0 to 16-Bit Barrel Shifter
- Seven Input and Seven Output External Ports
- 16-Bit Bidirectional Data Bus With Greater Than 40-Mbps Transfer Rate
- Bit-Selectable I/O Port (16 Pins)
- Serial Port With Programmable Protocols
- Event Manager With Capture Inputs and Compare Outputs
- Four Independent Timers (Watchdog, General Purpose [2], Serial Port)
- Military Temperature Range
   ... 55°C to 125°C
- Packaging:
  - 68-Pin J-Leaded Ceramic Chip Carrier (FJ Suffix)
  - 68-Pin Ceramic Grid Array (GB Suffix)
- Single 5-V Supply
- 15 Internal/External Interrupts

## introduction

The SMJ320E14 is a 16/32-bit single-chip digital signal processor that is object-code compatible with the SMJ320C10. This allows hardware upgrading without the expense of software re-development. The highly parallel architecture

J-LEADED CERAMIC CHIP CARRIER PACKAGE
(FJ SUFFIX)†
(TOP VIEW)



# 68-PIN GRID ARRAY CERAMIC PACKAGE (GB SUFFIX)† (TOP VIEW)



<sup>†</sup> See Pin Description Tables (Pages 3 and 4) for location and description of all pins.

and efficient instruction set provide the speed and flexibility to execute more than 5 million instructions per second (MIPS). The SMJ320E14 device contains several on-chip peripherals that can reduce and even eliminate interface components and glue circuitry, allowing use in space-critical applications.

SGUS015 - SEPTEMBER 1992

The SMJ320E14 is a single-chip digital signal processing (DSP) microcontroller that combines the high performance of a DSP with on-chip peripherals. It is ideal for military command/control system applications and offers the advantages of high speed and closed loop accuracy. Control-specific on-chip peripherals include: An event manager with 6 channel PWM D/A, 6-bit I/O pins, an asynchronous serial port, four 16-bit timers, and internal/external interrupts.

The SMJ320E14 is provided with 4K-word on-chip EPROM which removes the need for external program memory. This results in a reduction of space and power requirements and makes the 'E14 excellent for custom applications. Furthermore, the SMJ320E14 is programmable with standard EPROM programmers.

The SMJ320E14 is offered in a 68-pin ceramic leaded chip carrier package (FJ suffix) and a ceramic 68-pin grid array carrier (GB suffix) rated for operation from 55°C to 125°C (M suffix).

Each device can execute programs from either internal (MC/MP=1) or external program memory (MC/MP=0)

For proprietary code security, the 'E14 incorporates an EPROM protect bit (RBIT). If this bit is programmed, the device's internal program memory cannot be accessed by any external means.

SGUSC15 SEPTEMBER 1992

## pin descriptions

| PIN                | I          |       | 1/0/Z <sup>†</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                       |
|--------------------|------------|-------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME               | GB         | FJ    | 1/0/21             | ADDRESS;DATA BUSES                                                                                                                                                                                                                                                                                                                                                |
| A11                | <b>A</b> 4 | 5     |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| A10                | B4         | 6     |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| A9                 | A2         | 9     |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| A8                 | C1         | 12    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| A7                 | C2         | 13    |                    | Program memory address bus A11 (MSB) through A0 (LSB) and port addresses PA2 (MS3) through PA0 (LSB). Addresses A11 through A0 are always active and never go to high                                                                                                                                                                                             |
| A6                 | D1         | 14    | O/Z                | impedance except during reset. During execution of the IN and OUT instructions, pins 26.                                                                                                                                                                                                                                                                          |
| A5                 | G1         | 20    | 0,2                | 27, and 28 carry the port addresses. Pins A3 through A11 are held high when port accesses                                                                                                                                                                                                                                                                         |
| A4                 | G2         | 21    |                    | are made on pins PA0 through PA2.                                                                                                                                                                                                                                                                                                                                 |
| A3                 | J2         | 25    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| A2/PA2             | K1         | 26    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| A1/PA1             | L2         | 27    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| A0/PA0             | K2         | 28    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D15 MSB            | 1.6        | 35    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D14                | K6         | 36    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D*3                | LB         | 39    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D.5                | K8         | 40    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D11                | L10        | 43    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D10                | J1°        | 46    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D9                 | H-0        | 49    |                    | Parallel data bus D15 (MSB) through D0 (LSB). The data bus is always in the                                                                                                                                                                                                                                                                                       |
| D8                 | G11        | 50    | 1/O/Z              | high impedance state except when WE is active (low). The data bus is also active when                                                                                                                                                                                                                                                                             |
| D7                 | D10        | 57    | .,                 | internal peripherals are written to                                                                                                                                                                                                                                                                                                                               |
|                    |            |       |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D6 C1 58 D5 C10 59 |            |       |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D4                 | B11        | 60    |                    | misma perprovide are written to                                                                                                                                                                                                                                                                                                                                   |
| D3                 | A10        | 61    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D2                 | B10        | 62    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D1                 | A9         | 63    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
| D0 LSB             | B9         | 64    |                    |                                                                                                                                                                                                                                                                                                                                                                   |
|                    |            |       | INT                | ERRUPT AND MISCELLANEOUS SIGNALS                                                                                                                                                                                                                                                                                                                                  |
| ĪNĪ                | F1         | 18    | ,                  | External interrupt input. The interrupt signal is generated by a high to low transition on this pin.                                                                                                                                                                                                                                                              |
| ÑMI/MC/MP          | H¹         | 22    |                    | Non-maskable interrupt. When this pin is brought low, the device is interrupted irrespective of the state of the INTM bit in status register ST.  Microcomputer/microprocessor select. This pin is also sampled when $\overline{\rm RS}$ is low. If high during reset internal program memory is selected. If low during reset, external memory will be selected. |
| WE                 | D2         | 15    | О                  | Write enable. When active low, WE indicates that device will output data on the bus.                                                                                                                                                                                                                                                                              |
| REN                | E1         | 16    | 0                  | Read enable. When active low, REN indicates that device will accept data from the bus.                                                                                                                                                                                                                                                                            |
| RS                 | E2         | 17    | i                  | Reset. When this pin is low, the device is reset and PC is set to zero                                                                                                                                                                                                                                                                                            |
|                    |            |       |                    | SUPPLY/OSCILLATOR SIGNALS                                                                                                                                                                                                                                                                                                                                         |
| CLKOUT             | F2         | 19    | 0                  | System clock output (one fourth CLKIN Frequency)                                                                                                                                                                                                                                                                                                                  |
| Voc.               | L5, B5     | 4, 33 | ı                  | 5-V supply pins.                                                                                                                                                                                                                                                                                                                                                  |
| Vss                | K5 A5      | 3, 34 | 1                  | Ground pins.                                                                                                                                                                                                                                                                                                                                                      |
| CLKIN              | J1         | 24    |                    | Master clock input from external clock source.                                                                                                                                                                                                                                                                                                                    |

Continued next page.

† Input:Output/High-Impedance state.

SGUS015 SEPTEMBER 1992

## pin descriptions (concluded)

| P         |     |       |                    | DESCRIPTION                                                                                      |
|-----------|-----|-------|--------------------|--------------------------------------------------------------------------------------------------|
| NAME      | GB  | FJ    | 1/O/Z <sup>†</sup> | ADDRESS/DATA BUSES                                                                               |
| RXD       | H11 | 48    | I                  | Asynchronous mode receive input                                                                  |
| TXD       | J10 | 47    | O/Z                | Asynchronous mode transmit output.                                                               |
| TCLK1     | В1  | 10    |                    | Timer 1 clock. If external clock is selected, it serves as clock input to Timer 1.               |
| TCLK2     | B2  | 11    | 1                  | Timer 2 clock. If external clock is selected, it serves as clock input to Timer 2,               |
| WDT       | H2  | 23    | 0                  | Watchdog timer output. An active low is generated on this pin when the watchdog timer times out. |
| IOP15 MSB | L 3 | 29    |                    |                                                                                                  |
| IOP14     | КЗ  | 30    |                    |                                                                                                  |
| IOP13     | L4  | L4 31 |                    |                                                                                                  |
| IOP12     | K4  | 32    |                    |                                                                                                  |
| IOP11     |     |       |                    |                                                                                                  |
| IOP10     | K7  | 38    |                    |                                                                                                  |
| 10P9      | L9  | 41    | i                  |                                                                                                  |
| IOP8      | K9  | 42    |                    | 16 bit I/O lines that can be individually configured as inputs or outputs and also individually  |
| IOP7      | K11 | 44    | I/O                | set or reset when configured as outputs.                                                         |
| IOP6      | K10 | 45    | 1                  |                                                                                                  |
| IOP5      | G10 | 51    |                    |                                                                                                  |
| IOP4      | F11 | 52    |                    |                                                                                                  |
| IOP3      | F10 | 53    |                    |                                                                                                  |
| IOP2      | E11 | 54    |                    |                                                                                                  |
| IOP1      | E10 | 55    |                    |                                                                                                  |
| IOP0 LSB  | D1' | 56    |                    |                                                                                                  |
|           |     |       |                    | COMPARE AND CAPTURE SIGNALS                                                                      |
| CMPO      | B3  | . 8   |                    |                                                                                                  |
| CMP1      | A3  | 7     |                    | Compare outputs. The states of these pins are determined by the combination of compare           |
| CMP2      | B6  | 2     | 0                  | and action registers.                                                                            |
| CMP3      | A6  | 1     |                    |                                                                                                  |
| CAP0      | 87  | 68    | ,                  | Capture inputs. A transition on these pins causes the timer register to be captured in FIFC      |
| CAP1      | A7  | 67    | '                  | stack.                                                                                           |
| CMP4/CAP2 | B8  | 66    | I/O                | This pin can be configured as compare output or capture input.                                   |
| CMP5/CAP3 | AB  | 65    | I/O                | This pin can be configured as compare output or capture input                                    |

<sup>†</sup> Input/Output/High-impedance state.

## functional block diagram



## architecture

The SMJ320E14 utilizes a modified Harvard architecture for speed and flexibility. In a strict Harvard architecture, program and data memory lie in two separate spaces, permitting a full overlap of instruction fetch and execution. This modification of a Harvard architecture allows transfers between program and data spaces, thereby increasing the flexibility of the device. This modification permits coefficients stored in program memory to be read into the RAM, eliminating the need for a separate coefficient ROM. It also makes available immediate instructions and subroutines based on computed values.

#### 32-bit ALU/accumulator

The SMJ320E14 contains a 32-bit ALU and accumulator for support of double-precision, twos-complement arithmetic. The ALU is a general-purpose arithmetic unit that operates on 16-bit words taken from the data RAM or derived from immediate instructions. In addition to the usual arithmetic instructions, the ALU can perform Boolean operations, providing the bit manipulation ability required of a high-speed controller.

SGUS015 - SEPTEMBER 1992

The accumulator stores the output from the ALU and is often an input to the ALU. It operates with a 32-bit wordlength. The accumulator is divided into a high-order word (bits 31 through 16) and a low-order word (bits 15 through 0). Instructions are provided for storing the high- and low-order accumulator words in memory.

#### shifters

Two shifters are available for manipulating data. The ALU barrel shifter performs a left-shift of 0 to 16 places on data memory words loaded into the ALU. This shifter extends the high-order bits of the data word and zero-fills the low-order bits for twos-complement arithmetic. The accumulator parallel shifter performs a left-shift of 0, 1, or 4 places on the entire accumulator and places the resulting high-order accumulator bits into data RAM. Both shifters are useful for scaling and bit extraction.

## 16 × 16-bit parallel multiplier

The multiplier performs a  $16 \times 16$ -bit twos-complement multiplication with a 32-bit result in a single instruction cycle. The multiplier consists of three units: the T register, P register, and the multiplier array. The 16-bit T register temporarily stores the multiplicand; the P register stores the 32-bit product. Multiplier values either come from the data memory or are derived immediately from the MPYK (multiply immediate) instruction word. The fast on-chip multiplier allows the device to perform fundamental operations such as convolution, correlation, and filtering.

#### data and program memory

Since the SMJ320E14 uses a Harvard architecture, data and program memory reside in two separate spaces. This device has 256 words of on-chip data RAM and 4K words of on-chip program EPROM. The EPROM cell utilizes standard PROM programmers and is programmed identically to a 64K-bit CMOS EPROM (TMS27C64).

#### program memory expansion

The 'C1x devices are capable of executing up to 4K words of external memory at full speed for those applications requiring external program memory space. This allows for external RAM-based systems to provide multiple functionality.

## microcomputer/microprocessor operating modes

The SMJ320E14 offers two modes of operation defined by the state of the NMI/MC/MP pin during reset; the microcomputer mode (NMI/MC/MP is high) or the microprocessor mode (NMI/MC/MP is low). In the microcomputer mode, the on-chip EPROM is mapped into the program memory space. In the microprocessor mode, all 4K words of memory are external.

#### interrupts and subroutines

The SMJ320E14 contains a four-level hardware stack for saving the contents of the program counter during interrupts and subroutine calls. Instructions are available for saving the complete context of the device. PUSH and POP instructions permit a level of nesting restricted only the the amount of available RAM. The SMJ320E14 has a total of 15 internal/external interrupts. Fourteen of these are maskable:  $\overline{\text{NMI}}$  is the fifteenth.

## input/output

The 16-bit parallel data bus can be utilized to access external peripherals. However, only the lower three address lines are active. The upper nine address lines are driven high.

#### bit I/O

The SMJ320E14 has 16 pins of bit I/O that can be individually configured as inputs or outputs. Each of the pins can be set or cleared without affecting the others. The input pins can also detect and match patterns and generate a maskable interrupt signal to the CPU.

## serial port

The SMJ320E14 includes an I/O-mapped asynchronous serial port.



SGUS015 -- SEPTEMBER 1992

#### event manager

An event manager is included that provides up to four capture inputs and up to six compare outputs. This peripheral operates with the timers to provide a form of programmable event logging/detection. The six compare outputs can also be configured to produce six channels of high precision PWM.

#### timers 1 and 2

Two identical 16-bit timers are provided for general purpose applications. Both timers include a 16-bit period register and buffer latch, and can generate a maskable interrupt.

## serial port timer

The serial port timer is a 16-bit timer primarily intended for baud rate generation for the serial port. Its architecture is the same as timers 1 and 2, therefore it can serve as a general purpose timer if not needed for serial communication.

#### watchdog timer

The SMJ320E14 contains a 16-bit watchdog timer that can produce a timeout (WDT) signal for various applications such as software development and event monitoring. The watchdog timer also generates, at the point of the timeout, a maskable interrupt signal to the CPU.

## instruction set

A comprehensive instruction set supports both numeric-intensive operations, such as signal processing, and general-purpose operations such as high-speed control. All of the first-generation devices are object-code compatible and use the same 60 instructions. The instruction set consists primarily of single-cycle single-word instructions, permitting execution rates of more than five million instructions per second. Only infrequently used branch and I/O instructions are multicycle. Instructions that shift data as part of an arithmetic operation execute in a single cycle and are useful for scaling data in parallel with other operations.

## NOTE

The BIO pin on other SMJ320C1x devices is not available for use in the SMJ320E14. An attempt to execute the BIOZ (branch on BIO low) instruction will result in a two cycle NOP action.

Three main addressing modes are available with the instruction set: direct, indirect, and immediate.

#### direct addressing

In direct addressing, seven bits of the instruction word are concatenated with the 1-bit data page pointer from the data memory address. This implements a paging scheme in which each page contains 128 words.

## indirect addressing

Indirect addressing forms the data memory address from the least-significant eight bits of one of the two auxiliary registers, AR0 and AR1. The Auxiliary Register Pointer (ARP) selects the current auxiliary register. The auxiliary registers can be automatically incremented or decremented and the ARP changed in parallel with the execution of any indirect instruction to permit single-cycle manipulation of data tables. Indirect addressing can be used with all instructions requiring data operands, except for the immediate operand instructions.

#### immediate addressing

Immediate instructions derive data from part of the instruction word rather than from part of the data RAM. Some useful immediate instructions are multiply immediate (MPYK), load accumulator immediate (LACK), and load auxiliary register immediate (LARK).

#### **EPROM** window covering

The EPROM window must be covered to ensure proper operation of the serial port parity bit and to prevent data voltage degradation from ambient light.



SGUS015\_SEPTEMBER 1992

## **ELECTRICAL SPECIFICATIONS**

This section contains all the electrical specifications for the SMJ320E14 device, including test parameter measurement information. Parameters with PP subscripts apply only to the 'E14 in the EPROM programming mode.

## absolute maximum ratings over specified temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> <sup>‡</sup> – 0.3 V to 7 V |
|-------------------------------------------------------------------|
| Supply voltage range, VPP † – 0.6 V to 14 V                       |
| Input voltage range                                               |
| Output voltage range – 0.3 V to 7 V                               |
| Continuous power dissipation 0.5 W                                |
| Minimum free air temperature – 55 °C                              |
| Maximum operating case temperature 125 °C                         |
| Storage temperature – 55 °C to 150 °C                             |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|          |                              |                                                        | MIN   | МОМ  | MAX   | UNIT |
|----------|------------------------------|--------------------------------------------------------|-------|------|-------|------|
| Vee      | Supplyweltage                | Operating voltage                                      | 4.5   | 5    | 5.5   | V    |
| VCC      | Supply voltage               | Fast programming                                       | 5.75  | 6    | 6.25  | V    |
| VPP      | Supply voltage for fast pro- | gramming (see Note 1)                                  | 12.25 | 12.5 | 12.75 | V    |
| Vss      | Supply voltage               |                                                        |       | 0    |       |      |
| <b>M</b> | High-level input voltage     | CLKIN, CAPO, CAP1, CMP4/CAP2, CMP5/CAP3, RS            | 3     |      |       |      |
|          |                              | 10P0 IOP15                                             | 2.4   |      |       |      |
| Viн      |                              | D0-D15. ÎNT, NMI/MC/MP, RXD, TXD TCLK1/CLK, TCLK2/CLKX | 2     |      |       | V    |
|          |                              | AT Inputs (except CAP0CAP5)                            |       |      | 0.8   |      |
| VIL      | Low-level input voltage      | CAP0-GAP5                                              | 1     |      | 0.6   | 1 ~  |
| 'ОН      | High level output current, a | al outputs                                             |       |      | - 300 | μΑ   |
| loL      | Low-level output current, a  | Low-level output current, all outputs                  |       |      | 2     | mA   |
| Тд       | Minimum free air operating   | temperature                                            | - 55  |      |       | -    |
| TC       | Maximum operating case to    | emperature                                             | ··-   |      | 125   | ^C   |

NOTE 1: Vepican be applied only to programming pins designed to accept Vepi as an input. During programming the total supply current is logi-Inco

<sup>&</sup>lt;sup>‡</sup> All voltage values are with respect to V<sub>SS</sub>.

SGUS015 - SEPTEMBER 1992

## electrical characteristics over specified temperature range (unless otherwise noted)

|                              | PARAMETER                     |                    | TE                                        | EST CONDTIONS                               | MIN    | TYP  | MAX | UNIT |  |
|------------------------------|-------------------------------|--------------------|-------------------------------------------|---------------------------------------------|--------|------|-----|------|--|
|                              | Link lavel and a value        |                    | I <sub>OH</sub> = MAX                     | I <sub>OH</sub> = MAX                       |        | 3    |     | ν    |  |
| ∨он                          | VOH High-level output voltage |                    | I <sub>OH</sub> = 20 <sub>II</sub> A (see | Note 2)                                     | Vcc ·· | 0.4‡ |     | V    |  |
| VOL                          | Low-level output voltag       | 0                  | I <sub>OL</sub> = MAX                     | I <sub>OL</sub> = MAX                       |        | 0.3  | 0.6 | V    |  |
|                              |                               |                    | V MAY                                     | V <sub>O</sub> = 2.4 V                      | ]      |      | 20  |      |  |
| IOZ Off-state output voltage |                               | VCC = MAX          | V <sub>O</sub> = 0.4 V                    |                                             |        | - 20 | μA  |      |  |
| l. Januaryana                | land aurost                   | V. VantaVan        | All other inputs except CLKIN             |                                             |        | ± 20 | 4   |      |  |
| ''                           | Input current                 |                    | VI = VSS to VCC                           | CLKIN                                       |        |      | ±50 | μA   |  |
| ICC§                         | Supply current                |                    | f = 20.5 MHz, V <sub>C</sub>              | C = 5.5 V, T <sub>A</sub> = - 55°C to 120°C |        | 70   | 90  | mA   |  |
| IPP1                         | Vpp supply current            |                    | VPP - VCC - 5.5                           | V                                           | 1      |      | 100 | uА   |  |
| IPP2                         | Vpp supply current (dur       | ing program pulse) | Vpp = 13 V                                |                                             |        | 30   | 50  | mA   |  |
| `                            | I                             | Data bus           | a bus                                     |                                             |        | 25‡  |     |      |  |
| Cl                           | Input capacitance             | All others         | ]<br>  f = 1 MHz, All oth                 | er pins 0 V                                 |        | 15‡  |     | pF   |  |
| C-                           | 0.44                          | Data bus           |                                           |                                             |        | 25‡  |     |      |  |
| C <sub>O</sub>               | Output capacitance            | All others         |                                           |                                             |        | 10‡  |     | рF   |  |

 $<sup>^{\</sup>dagger}$  All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.  $^{\dagger}$  Values derived from characterization data and not tested.

<sup>\$</sup> ICC characteristics are inversely proportional to temperature.

NOTE 2: This voltage specification is included for interface to HC logic. However, note that all of the other timing parameters defined in this data. sheet are specified for TTL logic levels and will differ for HC logic levels

SGUS015 - SEPTEMBER 1992

## **EXTERNAL CLOCK REQUIREMENTS**

The SMJ320E14 uses an external frequency source for a clock. This source is applied to the CLKIN pin, and must conform to the specifications in the table below.

|       | PARAMETER             | TEST CONDITION                   | MIN | NOM | MAX  | UNIT |
|-------|-----------------------|----------------------------------|-----|-----|------|------|
| CLKIN | Input clock frequency | T <sub>A</sub> = ~ 55°C to 125°C | 6.7 |     | 20.5 | MHz  |

SGUS015 - SEPTEMBER 1992

## **CLOCK TIMING**

## switching characteristics over recommended operating conditions

|         | PARAMETER                    | TEST CONDITIONS                                     | MIN | NOM | MAX | UNIT |
|---------|------------------------------|-----------------------------------------------------|-----|-----|-----|------|
| tc(C)   | CLKOUT cycle time ‡          |                                                     | 195 | 196 | 600 | ns   |
| -r(C)   | CLKOUT rise time             |                                                     |     | tot |     | ns   |
| *+(C)   | CLKOUT fail time             | P <sub>L</sub> = 825 Ω,<br>C <sub>L</sub> = 100 pF. |     | g†  |     | กร   |
| tw(CL)  | Pulse duration, CLKOUT low   | (see Figure 1)                                      | 89† |     | ns  |      |
| tw(CH)  | Purse duration: CLKOUT high  |                                                     | -   | 88† |     | ns   |
| ld(MCC) | Delay time CLKIN1 to CLKOUT↓ |                                                     |     | 45* | 60  | ns   |

 $<sup>\</sup>tilde{\tau}$  Values were derived from characterization data and not tested.

## timing requirements over recommended operating conditions

|         |                                            | MIN                    | NOM             | MAX                       | UNIT |
|---------|--------------------------------------------|------------------------|-----------------|---------------------------|------|
| tc(MC)  | Master clock cycle time :                  | 48.75                  | 49              | 150                       | ns   |
| tr(MC)  | Rise time, master clock input (see Note 3) |                        | 5†              |                           | ns   |
| †f(MC)  | Fall time, master clock input (see Note 3) |                        | 5†              |                           | ns   |
| ¹w(MCP) | Pulse duration, master clock               | 0.45 t <sub>C(MC</sub> | ,† ,            | 0.55 t <sub>c(MC)</sub> † | лѕ   |
| ¹w(MCL) | Pulse duration, master clock low           |                        | 15              | 82.5 <sup>†</sup>         | ns   |
| ¹w(MCH) | Pulse duration, master clock high          |                        | 15 <sup>†</sup> | 82.5 <sup>†</sup>         | ns   |

<sup>\*</sup> Values were derived from characterization data and not tested.

NOTE 3: Rise and fall times must be less than 10 ns.

 $<sup>^{\</sup>frac{1}{2}}$  (c) is the cycle time of CLKOUT, i.e.,  $^{4}$ (c(MC) (4 times CLKIN cycle time if an external oscillator is used).

 $<sup>^{\</sup>ddagger}$   $t_{C(C)}$  is the cycle time of CLKOUT, i.e.,  $4t_{C(MC)}$  (4 times CLKIN cycle time if an external oscillator is used).

## MEMORY READ AND INSTRUCTION TIMING

## switching characteristics over recommended operating conditions

|                       | PARAMETER                                        | TEST<br>CONDITIONS           | MIN NOM MAX                  | UNIT |
|-----------------------|--------------------------------------------------|------------------------------|------------------------------|------|
| I <sub>su(A)</sub> R  | Setup time, address bus valid before REN↓        |                              | 0.25 t <sub>C(C)</sub> - 45  | ns   |
| tsu(A)W               | Setup time, address bus valid before WE.         |                              | 0.50 t <sub>C(C)</sub> - 45  | ns   |
| th(A)                 | Hold time, address bus valid after REN1 or WE1   |                              | 5†                           | ns   |
| ten(D)W               | Enable time, data starts being driven before WE↓ |                              | 0.25 t <sub>c(C)</sub>       | t ns |
| t <sub>sti(D)</sub> W | Setup time idata valid prior to WE.              |                              | 0.25 t <sub>C</sub> (C) 45   | ns   |
| th/D)W                | Hold time, data valid after WE!                  | R <sub>L</sub> = 825 Ω,      | 0.25 t <sub>C</sub> (C) 10   | ns   |
| ¹ais(D)W              | Disable time, data in high impedance after WE*   | CL = 100 pF,<br>See Figure 1 | 0 25 t <sub>C</sub> (C) + 25 | ns   |
| tw(WEL)               | Pulse duration WE low                            | occ / gaic t                 | 0.50 t <sub>c(C)</sub> 20    | ns   |
| tw(RENL)              | Pulse duration, REN low                          |                              | 0.75 t <sub>C(C)</sub> - 20  | ns   |
| rec(WE)               | Write recovery time, time between WE† and REN↓   |                              | 0 25 t <sub>c(C)</sub> - 5   | rs   |
| rec(REN)              | Read recovery time, time between REN† and WE↓    |                              | 0.50 t <sub>C(C)</sub> - 10  | ns   |
| ¹d(WE-CLK)            | Delay time. WE1 to CLKOUT1                       |                              | 0.50 t <sub>c(C)</sub> 20    | ns   |

<sup>&</sup>lt;sup>†</sup> Values were derived from characterization data and not tested.

## timing requirements over recommended operating conditions

|                     |                                                           | TEST CONDITIONS                          | MIN | NOM M                    | ΑX   | UNIT |
|---------------------|-----------------------------------------------------------|------------------------------------------|-----|--------------------------|------|------|
| t <sub>su(D)R</sub> | Setup time, data prior to REN*                            |                                          | 52  |                          |      | ns   |
| th(D)R              | Hold time, data after REN*                                | D 905 O                                  | 0   |                          |      | ns   |
| ta(A)               | Access time for read cycle data valid after valid address | $R_L = 825 \Omega$ ,<br>$C_L = 100 pF$ , |     | t <sub>c(C)</sub> -      | - 90 | ns   |
| 'oe(REN)            | Access time for read cycle from REN.                      | See Figure 1                             |     | 0.75 t <sub>c(C)</sub> - | - 60 | ns   |
| *dis(D)Fl           | Disable time, data in high impedance after REN†           |                                          |     | 0.25 t <sub>c(</sub> (   | c)†  | ns   |

<sup>\*</sup> Values were derived from characterization data and not tested.

## RESET (RS) TIMING

## switching characteristics over recommended operating conditions

|                         | PARAMETER                                                    | TEST CONDITIONS         | MIN | NOM                                      | MAX                    | UNIT |
|-------------------------|--------------------------------------------------------------|-------------------------|-----|------------------------------------------|------------------------|------|
| td(RS-RW)               | Delay from RS↓ to REN† and WE*                               |                         |     | 0.75 t <sub>c(C)</sub> + 20 <sup>†</sup> |                        |      |
| <sup>t</sup> dis(RS-RW) | Delay from RS <sub>+</sub> to REN and WE into high impedance | R <sub>1</sub> ~ 825 Ω, |     |                                          | 2 tc(C) †              | ns   |
| tdis(RS-DB)             | Disable lime idata bus after RS.                             | C 100 pF                |     | 1.                                       | 25 t <sub>c(C)</sub> † | ns   |
| <sup>t</sup> dis(RS-AB) | Disabre time, address bus after HS↓                          | See Figure 1            |     |                                          | tc(C) †                | ns   |
| ler (RS, AB)            | Enable time, address bus after RS1                           |                         |     |                                          | ¹c(C) †                | ns   |

<sup>&</sup>lt;sup>1</sup> Values were derived from characterization data and not tested.

## timing requirements over recommended operating conditions

|         |                                            | TEST CONDITIONS                                    | MIN                | NOM MAX | UNIT |
|---------|--------------------------------------------|----------------------------------------------------|--------------------|---------|------|
| tsu(RS) | Setup time, RS before CLKOUT↓ (see Note 4) | R <sub>L</sub> = 825 Ω,<br>C <sub>L</sub> = 100 pF | 60                 |         | ns   |
| ¹w(RS)  | Pulse duration, RS                         | See Figure 1                                       | 5t <sub>C(C)</sub> |         | ns   |

NOTE 4: RS can occur anytime during the clock cycle. Time given is minimum to assure synchronous operation.



SGUS015 SEPTEMBER 1992

## MICROCOMPUTER/MICROPROCESSOR MODE (NMI/MC/MP)

## timing requirements over recommended operating conditions

|                                 |                                       | MIN   | NOM | MAX | UNIT | . : |
|---------------------------------|---------------------------------------|-------|-----|-----|------|-----|
| th(MC/MP) <sup>†</sup> Hold tim | · · · · · · · · · · · · · · · · · · · | tc(0) |     |     | ns   |     |

<sup>†</sup> Hold time to put device in microprocessor mode.

## INTERRUPT (INT)/NONMASKABLE INTERRUPT (NMI)

## timing requirements over recommended operating conditions

|                     |                                                | MIN NOM MA)        | UNIT |
|---------------------|------------------------------------------------|--------------------|------|
| <sup>‡</sup> f(INT) | Fall time, INT (see Note 5)                    | 5‡                 | ns   |
| tf(NMI)             | Fall time, NMI (see Note 5)                    | 5‡                 | ns   |
| tw(INT)             | Pulse duration, INT                            | *c(C)              | ns   |
| tw(NMI)             | Pulse duration, NMI                            | t <sub>C</sub> (C) | ns   |
| tsu(INT)            | Setup time INT before Ct KOUT low (see Note 6) | 60                 | ns   |
| tsu(NMI)            | Setup time, NMI before CLKOUT low (see Note 6) | GC                 |      |

<sup>‡</sup> Values were derived from characterization data and not tested.

## **BIT I/O TIMING**

## switching characteristics over recommended operating conditions

| PARAMETER                                | TEST CONDITIONS                                    | MIN | NOM    | MAX       | UNIT |
|------------------------------------------|----------------------------------------------------|-----|--------|-----------|------|
| ¹rfo(IOP) Rise and fall time outputs     | R <sub>L</sub> = 825 Ω<br>C <sub>L</sub> = 100 pF. |     |        | 20‡       | ns   |
| td(IOP) CLKOUT low to data valid outputs | See Figure 1                                       |     | 0.75 ( | c(C) + 80 | ns   |

<sup>‡</sup> Values were derived from characterization data and not tested.

## timing requirements over recommended operating conditions

|                                                          | TEST CONDITIONS          | MIN   | NOM | MAX | UNIT |
|----------------------------------------------------------|--------------------------|-------|-----|-----|------|
| t(IOP) Rise and fall time inputs (see Note 7)            | R <sub>1</sub> - 825 Ω,  |       | 5‡  |     | กร   |
| t <sub>Su(IOP)</sub> Setup time, data before CLKOUT time | C <sub>L</sub> = 100 pF. | 40    |     |     | ns   |
| tw(IOP) Input pulse duration                             | See Figure 1             | tc(C) |     |     | ns   |

Values were derived from characterization data and not tested.

## **GENERAL PURPOSE TIMERS**

## timing requirements over recommended operating conditions

|                       |                                      | TEST CONDITIONS         | MIN NOM                  | MAX | UNIT |
|-----------------------|--------------------------------------|-------------------------|--------------------------|-----|------|
| t <sub>r</sub> (TIM)  | Rise time, TCLK1, TCLK2 (see Note 7) |                         | 5‡                       |     | ns   |
| <sup>†</sup> f(TIM)   | Fall time, TCLK1, TCLK2 (see Note 7) | R <sub>L</sub> = 825 Ω, | 5 <sup>‡</sup>           |     | ns   |
| twl(TIM)              | Pulse duration, TCLK1, TCLK2 low     | C <sub>L</sub> = 100 pF | t <sub>c(C)</sub> + 20   | •   | ns   |
| <sup>†</sup> wh(TIM)  | Pulse duration, TCLK1. TCLK2 high    | See Figure 1            | t <sub>c(C)</sub> + 20   |     | ns   |
| <sup>t</sup> clk(T!M) | Input pulse duration                 |                         | 2 t <sub>C(C)</sub> + 40 |     | ns   |

<sup>‡</sup> Values were derived from characterization data and not tested

NOTE 7: Rise and fall tilmes must be less than 20 ns



NOTES, 5. Fall times must be less than 15 ns.

<sup>6.</sup> INT and NMI are synchronous inputs and can occur at any time during the cycle. NMI and IN\* are edge triggered only.

## WATCHDOG TIMER TIMING

## switching characteristics over recommended operating conditions

|                       | PARAMETER                       | TEST CONDITIONS | MIN                      | NOM  | MAX | UNIT |
|-----------------------|---------------------------------|-----------------|--------------------------|------|-----|------|
| In(WDT)               | all time, WDT                   | R + 825 Ω       |                          |      | 20† | ns   |
| Id(WDT) D             | Delay time, CLKOUT to WDT valid | CL = 100 pF.    | 0.25 t <sub>C(C)</sub> ( | - 30 |     | ns   |
| I <sub>WIWDT)</sub> P | Pulse duration, WDT output      | See Figure 1    | 7 tc(C)                  |      |     | ns   |

<sup>1</sup> Values were derived from characterization data and not tested

#### **EVENT MANAGER TIMER**

## timing requirements over recommended operating conditions

|                              | TEST CONDITIONS              | MIN | NOM | MAX | UNIT | ! |
|------------------------------|------------------------------|-----|-----|-----|------|---|
| In(CMP) For time, CMP0- CMP5 | ∃լ - 825 Ω.                  |     |     | 20† | 175  | ı |
| Ir(CMP) Rise time, CMP0-CMP5 | CL = 100 pF.<br>See Figure 1 |     |     | 20† | ns   |   |

## timing requirements over recommended operating conditions

| Ĺ |                                                     | TEST CONDITIONS                     | MIN I      | NOM MAX | UNIT |
|---|-----------------------------------------------------|-------------------------------------|------------|---------|------|
|   | w(CAP) Pulse duration, CMP0_CMP3 input              | R <sub>L</sub> 825 Ω.<br>Cr 100 pF. | tc(C) + 20 |         | ns   |
| i | su(CAP) Setuditme, capture input before CLKOUT high | Cը - 100 pF,<br>See Figure 1        | 20         |         | ns   |

 $<sup>^\</sup>dagger$  Values were derived from characterization data and not tested.

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Test Load Circuit

## PARAMETER MEASUREMENT INFORMATION

Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2 V, unless otherwise noted.



 $<sup>\</sup>dagger t_{d(MCC)}$  and  $t_{w(MCP)}$  are referenced to an intermediate level of 1.5 V on the CLKIN waveform.

Figure 2. Clock Timing



Figure 3. Memory Read Timing



## Legend:

- TBLR Instruction Prefetch
- Dummy Prefetch
- 3. Data Fetch
- 4. Next Instruction Prefetch
- 5 Address Bus Valid
- 6. Address Bus Valid
- Address Bus Valid
- Address Bus Valid
- Instruction Input Valid
- Instruction Input Valid
- 11. Data Input Valid
- 12. Instruction Input Valid

Figure 4. TBLR Instruction Timing



#### Legend:

- 1. TBLW Instruction Prefetch
- 2. Dummy Prefetch
- 3. Next Instruction Prefetch
- 4. Address Bus Valid
- 5 Address Bus Valid
- 6 Address Bus Varid
- † Data valid prior to WE !
- Address Bus Valid
- Instruction Input Valid
- Instruction Input Valid
- 10. Data Output Valid
- Instruction Input Valid

Figure 5. TBLW Instruction Timing





#### Legend:

- 1. IN Instruction Prefetch
- 2. Data Fetch
- 3. Next Instruction Prefetch
- 4. Address Bus Valid
- 5. Peripheral Address Valid
- 6. Address Bus Valid
- 7. Instruction input Valid
- 8. Data Input Valid
- 9. Instruction Input Valid

Figure 6. IN Instruction Timing



## Legend:

- 1. OUT Instruction Prefetch
- 2. Next instruction Prefetch
- 3. Address Bus Valid
- 4. Peripheral Address Valid
- 5. Address Bus Valid
- 6. Instruction Input Valid
- 7. Data Output Valid

Figure 7. OUT Instruction Timing



- NOTES: A.  $\overline{\rm HS}$  forces  $\overline{\rm HEN}$ , and  $\overline{\rm WE}$  high and then places data bus D0–D15.  $\overline{\rm HEN}$ .  $\overline{\rm WE}$ , and address bus A0–A11 in a high-impedance state. AB outputs (and program counter) are synchronously cleared to zero after the next complete CLK cycle from  $\overline{\rm HS}$ .
  - B. RS must be maintained for a minimum of five clock cycles.
  - C. Resumption of normal program will commence after one complete CLK cycle from  $\overline{\mbox{RS}}{}^{\star}$
  - D. Due to the synchronization action on RS, time to execute the function can vary dependent upon when RS† or RS, occur in the CLK cycle.
  - E. Diagram shown is for definition purpose only. WE and REN are mutually exclusive.

Figure 8. Reset Timing



Figure 9. Microcomputer/Microprocessor Mode Timing

## PARAMETER MEASUREMENT INFORMATION



Figure 10. Interrupt Timing



Figure 11. Bit I/O Timing



Figure 12. General Purpose Timers

## PARAMETER MEASUREMENT INFORMATION



Figure 13. Watchdog Timer



Figure 14. Event Manager

SGUS015 - SEPTEMBER 1902

## PROGRAMMING THE SMJ320E14 EPROM CELL

The 'E14 includes a 4K × 16-bit industry-standard EPROM cell for prototyping and low-volume production. An EPROM adapter socket, shown in Figure 15, is available to provide 68 lead PLCC to 28 lead DIP conversion (part #325-068-1221-028T) or 68 lead PGA to 28 lead DIP conversion (part # 328-068-1021-028T) for programming the SMJ320E14.

Key features of the EPROM cell include the normal programming operation as well as verification. The EPROM memory array also includes a protection feature that, once set, prevents additional reads or writes for code security.

The SMJ320E14 EPROM cells are programmed using the same family and device codes as the TMS27C64 8K × 8-bit EPROM. The TMS27C64 EPROM series are ultraviolet-light erasable, electrically programmable, read-only memories, fabricated using HVCMOS technology. They are pin compatible with existing 28-pin ROMs and EPROMs. These EPROMs operate from a 5-V supply in the read mode; however, a 12.5-V supply is needed for programming. All programming signals are TTL level. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random.



Figure 15. EPROM Adapter Socket

The SMJ320E14 device uses 13 address lines to address the 4K-word memory in byte format (8K-byte memory). In word format, the most-significant byte of each word is assigned an even address and the least-significant byte an odd address in the byte format. Programming information should be downloaded to EPROM programmer memory in a high-byte to low-byte order for proper programming of the devices (see Figure 16).

| Progra                                       | E14 On-Chip<br>am Memory<br>d Format) | SMJ320E1<br>Program<br>(Byte F                                                               | Memory                                               | EPR<br>Progra<br>Men<br>Byte Fori<br>Adapter                                                 | immer<br>nory<br>mat with                            |
|----------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------|
| 0(0000h)<br>1(000Ah)<br>2(0002h)<br>3(0003h) | 1234h<br>5678h<br>9ABCh<br>DEFOh      | 0(0000h)<br>1(0001h)<br>2(0002h)<br>3(0003h)<br>4(0004h)<br>5(0005h)<br>6(0006h)<br>7(0007h) | 34h<br>12h<br>78h<br>56h<br>BCh<br>9Ah<br>FOh<br>DEh | 0(0000h)<br>1(0001h)<br>2(0002h)<br>3(0003h)<br>4(0004h)<br>5(0005h)<br>6(0006h)<br>7(0007h) | 12h<br>34h<br>56h<br>78h<br>9Ah<br>BCh<br>DEh<br>FOh |

Figure 16. Programming Data Format

Figure 17 shows the wiring conversion to program the SMJ320E14 using the 28-pin pinout of the TMS27C64. Table 1 provides a description of the TMS27C64 and SMJ320E14 pins.

## CAUTION

The SMJ320E14 does not support the signature mode available with some EPROM programmers. The signature mode places high voltage (12.5 Vdc) on pin A9. The SMJ320E14 EPROM cell is not designed for this feature and will be damaged if subjected to it. A 3.9 k $\Omega$  resistor is standard on the TI programmer socket between pin A9 and programmer. This protects the device from unintentional use of the signature mode.



Figure 17. SMJ320E14 EPROM Programming Conversion to TMS27C64 EPROM Pinout

SGUS015 SEPTEMBER 1992

## **TERMINAL FUNCTIONS (SMJ320E14)**

| NAME             | 1/0  | DEFINITION                                                        |
|------------------|------|-------------------------------------------------------------------|
| A12(MSB) A0(LSB) | , ,  | On chip EPROM programming address lines                           |
| CLK'N            |      | Clock oscillator input                                            |
| <u> </u>         | 1    | EPROMichip enable                                                 |
| EPT              | 1    | EPROM test mode select                                            |
| Ğ                | 1    | EPROM output enable                                               |
| GND              | 1    | Ground                                                            |
| PGM              | 1    | EPROM write:program select                                        |
| Q8(MSB) Q1(LSB)  | l ro | Data lines for hyte-wide programming of ch-chip 8K bytes of EPROM |
| HS               | ı    | Reset for initializing the device                                 |
| Vcc              | į ,  | 5 V to 6.5-V power supply                                         |
| VPP              | 1    | 12.5-V to 13-V power supply                                       |

Table 1 shows the programming levels required for programming, verifying, reading, and protecting the EPROM cell.

Table 1. Programming Mode Levels

| SIGNAL<br>NAME <sup>†</sup> | SMJ320E14<br>PIN         | TMS27C64<br>PIN         | PROGRAM         | PROGRAM<br>VERIFY | READ            | EPROM<br>PROTECT | PROTECT<br>VERIFY     |
|-----------------------------|--------------------------|-------------------------|-----------------|-------------------|-----------------|------------------|-----------------------|
| Ē                           | 19                       | 20                      | VIL             | VIL               | V <sub>IL</sub> | VIH              | VIL                   |
| Ğ                           | 23                       | 22                      | ViH             | PULSE             | PULSE           | ViH              | VIL                   |
| PGM                         | 16                       | 27                      | PULSE           | VIH               | VIH             | VIH              | VIH                   |
| VPP                         | 18                       | 1                       | Vpp             | Vpp               | Vcc             | Vpp              | VCCP                  |
| Vac.                        | 4,33                     | 28                      | VCCP            | VCCP              | Vcc             | VCCP             | VCCP                  |
| Vss                         | 3,34                     | 14                      | V <sub>SS</sub> | Vss               | $V_{SS}$        | Vss              | Vss                   |
| CLKIN                       | 24                       | 14                      | V <sub>SS</sub> | Vss               | ٧ss             | Vss              | Vss                   |
| EPT                         | 17                       | 26                      | v <sub>ss</sub> | Vss               | Vss             | Vpp              | Vpp                   |
| Q1-Q8                       | 42, 41, 38, 37,<br>32–29 | 11-13 15-19,            | Data In         | Data Out          | Data Out        | Q8 - PULSE       | Q <sub>8</sub> = RBIT |
| A12-A7                      | 15, 11, 10, 8, 7, 2      | 2, 23, 21, 24,<br>25, 3 | ADDR            | RCDA              | ADDR            | ×                | ×                     |
| A6                          | 1                        | 4                       | ADDR            | ADDR              | ADDR            | ×                | $\vee_{IL}$           |
| A5                          | 68                       | 5                       | ADDR            | ADDR              | ADDR            | ×                | X                     |
| A4                          | 67                       | 6                       | ADDR            | ADDR              | ADDR            | VIH              | ×                     |
| A3-A0                       | 66, 65, 56, 55           | 7–10                    | ADDR            | ADDR              | ADDR            | Х                | Х                     |

 $<sup>^\</sup>dagger$  Signal names shown for SMJ320E14 EPROM programming mode only.

## Legend:

 $V_{IH} = \sqrt{11} L$  high level;  $V_{IL} = TTL$  low level; ADDR = byte address bit;  $V_{PP} = 12.5 \ V \pm 0.25 \ V$  (FAST).

 $V_{CC} = 5 \text{ V} \pm 0.25 \text{ V}$  X = don't care; PULSE = low-going TTL pulse

 $\Omega_{IN}=\pm$  byte to be programmed at ADDR,  $\Omega_{OUT}$  = byte stored at ADDR., RBIT = ROM protect bit

 $V_{CCP} = 6 V \pm 0.25 V (FAST)$ 

## programming

Since every memory in the cell is at a logic high, the programming operation reprograms selected bits to low. Once the '320E14 is programmed, these bits can only be erased using ultraviolet light. The correct byte is placed on the data bus with VPP set to the 12.5 level. The PGM pin is then pulsed low to program in the zeros.



SGUS015 - SEPTEMBER 1992

#### erasure

Before programming, the 'E14 must be erased by exposing it to ultraviolet light, the recommended minimum exposure dose (UV-intensity × exposure-time) is 15-W• s/cm². A typical 12-mW• s/cm², filterless UV lamp will erase the device in 21 minutes. The lamp should be located about 2.5 cm above the chip during erasure. After exposure, all bits are in the high state.

#### verify/read

To verify correct programming, the EPROM cell can be read using either the verify or read line definitions shown to Table 1, assuming the inhibit bit (RBIT) has not been programmed.

## program inhibit

Programming may be inhibited by maintaining a high level input on the  $\overline{E}$  pin or  $\overline{PGM}$  pin.

#### standard programming procedure

Before programming the 'E14 must first be completely erased. The device can then be programmed with the correct code. It is advisable to program unused sections with zeros as a further security measure. After the programming is complete, the code programmed into the cell should be verified. If the cell passes verification, the next step is to program the ROM protect bit (RBIT). Once the RBIT programming is verified, an opaque label should be placed over the window to protect the EPROM cell from inadvertent erasure by ambient light. At this point, the programming is complete, and the device is ready to be placed into its destination circuit.

Refer to other appendices of the TMS320C1x User's Guide for additional information on EPROM programming.

## recommended timing requirements for programming: $V_{CC} = 6 \text{ V}$ and $V_{PP} = 12.5 \text{ V}$ (FAST) $T_A = 25^{\circ}\text{C}$ (see Note 8)

|                    |                               |                                         | MIN  | MOM | MAX   | UNIT |
|--------------------|-------------------------------|-----------------------------------------|------|-----|-------|------|
| tw(PGM)            | Inital program pulse duration | Fast programming algorithm              | 0.95 | 1   | 1.05  | ms   |
| tw(FPGM)           | Final pulse duration          | Fast programming                        | 2.85 |     | 78.75 | ms   |
| t <sub>su(A)</sub> | Address setup time            |                                         | 2    |     |       | μS   |
| t <sub>su(E)</sub> | Ē setup time                  |                                         | 2    |     |       | μs   |
| tsu(G)             | G setup time                  |                                         | 2    |     |       | μS   |
| su(D)              | Data setup time               |                                         | 2    |     |       | μS   |
| ¹su(VPP)           | Vpp setup time                |                                         | 2    |     |       | μs   |
| ¹su(VCC)           | V <sub>CC</sub> setup time    | •                                       | 2    |     |       | μS   |
| th(A)              | Address hold time             | *************************************** | 0    |     |       | us   |
| lh(D)              | Data hold time                |                                         | 2    |     |       | jis  |

NOTE 8: For all switching characteristics and timing measurements, input pulse levels are 0.4 V to 2.4 V and Vpp = 12.5 V ± 0.5 V during programming.

SGUS015 - SEPTEMBER 1992



 $<sup>^{\</sup>dagger}$   $t_{dis(G)}$  and  $t_{en(G)}$  are characteristics of the device but must be accommodated by the programmer.

Figure 18. Program Cycle Timing

## **MECHANICAL DATA**

## 68-pin J-leaded chip carrier package (FJ suffix)



#### **MECHANICAL DATA**

## 68-pin grid array ceramic package (GB suffix)



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1996, Texas Instruments Incorporated

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated