- **Member of the Texas Instruments** Widebus™ Family
- Low-Power Advanced CMOS Technology
- Load and Unload Clocks Can Be Asynchronous or Coincident
- 1024 Words × 18 Bits
- **Programmable Almost-Full/Almost-Empty** Flag
- **Empty, Full, and Half-Full Flags**

- Fast Access Times of 30 ns With a 50-pF Load
- Fall-Through Time Is 20 ns Typical
- Data Rates up to 40 MHz
- **High-Output Drive for Direct Bus Interface**
- 3-State Outputs
- Package Options Include 68-Pin (FN) and 80-Pin Thin Quad Flat (PN) Packages

#### **FN PACKAGE** (TOP VIEW)



NC - No internal connection



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments Incorporated





NC - No internal connection

#### description

A FIFO memory is a storage device that allows data to be written into and read from its array at independent data rates. The SN74ACT7802 is a 1024-word by 18-bit FIFO for high-speed applications. It processes data in a bit-parallel format at rates up to 40 MHz and access times of 30 ns.

Data is written into the FIFO memory on a low-to-high transition on the load-clock (LDCK) input and is read out on a low-to-high transition on the unload-clock (UNCK) input. The memory is full when the number of words clocked in exceeds by 1024 the number of words clocked out. When the memory is full, LDCK has no effect on the data in the memory; when the memory is empty, UNCK has no effect.

A low level on the reset (RESET) input resets the FIFO internal clock stack pointers and sets full (FULL) high, almost full/almost empty (AF/AE) high, half full (HF) low, and empty (EMPTY) low. The Q outputs are not reset to any specific logic level. The FIFO must be reset upon power up. The Q outputs are noninverting and are in the high-impedance state when the output-enable (OE) input is low.

When writing to the FIFO after a reset pulse or when the FIFO is empty, the first active transition on LDCK drives EMPTY high and causes the first word written to the FIFO to appear on the Q outputs. An active transition on UNCK is not required to read the first word written to the FIFO. Each subsequent read from the FIFO requires an active transition on UNCK.

The SN74ACT7802 can be cascaded in the word-width direction but not in the word-depth direction.

The SN74ACT7802 is characterized for operation from 0°C to 70°C.



# logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the FN package.

### functional block diagram



#### **Terminal Functions**

| TERMINAL |                                                                            | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                      |  |  |  |  |
|----------|----------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME     | NAME NO.†                                                                  |     | DESCRIPTION                                                                                                                                                                                                                                                                      |  |  |  |  |
| AF/AE    | 33                                                                         | 0   | Almost-full/almost-empty flag. Depth-offset values can be programmed for AF/AE, or the default value of 256 can be used for the almost-empty almost-full offset (X). AF/AE is high when memory contains X or fewer words or (1024 – X) or more words. AF/AE is high after reset. |  |  |  |  |
| DAF      | 27                                                                         | _   | Define almost-full flag. The high-to-low transition of $\overline{DAF}$ stores the binary value of data inputs as the AF/AE offset value (X). With DAF held low, a low pulse on RESET defines AF/AE using X.                                                                     |  |  |  |  |
| D0-D17   | 7–15, 17,<br>19–26                                                         | I   | 18-bit data input port                                                                                                                                                                                                                                                           |  |  |  |  |
| EMPTY    | 66                                                                         | 0   | Empty flag. EMPTY is low when the FIFO is empty. A FIFO reset also causes EMPTY to go low.                                                                                                                                                                                       |  |  |  |  |
| FULL     | 35                                                                         | 0   | Full flag. FULL is low when the FIFO is full. A FIFO reset causes FULL to go high.                                                                                                                                                                                               |  |  |  |  |
| HF       | 36                                                                         | 0   | Half-full flag. HF is high when the FIFO memory contains 512 or more words. HF is low after reset.                                                                                                                                                                               |  |  |  |  |
| LDCK     | 29                                                                         | 1   | Load clock. Data is written to the FIFO on the rising edge of LDCK when FULL is high.                                                                                                                                                                                            |  |  |  |  |
| OE       | 2                                                                          | I   | Output enable. When OE is low, the data outputs are in the high-impedance state.                                                                                                                                                                                                 |  |  |  |  |
| Q0-Q17   | 38–39, 41–42,<br>44, 46–47,<br>49–50, 52–53,<br>55–56, 58–59,<br>61, 63–64 | 0   | 18-bit data-output port                                                                                                                                                                                                                                                          |  |  |  |  |
| RESET    | 1                                                                          | I   | Reset. A low level on RESET resets the FIFO and drives AF/AE and FULL high and HF and EMPTY low.                                                                                                                                                                                 |  |  |  |  |
| UNCK     | 5                                                                          | I   | Unload clock. Data is read from the FIFO on the rising edge of UNCK when EMPTY is high.                                                                                                                                                                                          |  |  |  |  |

<sup>†</sup> Terminal numbers listed are for the FN package.



#### offset value values for AF/AE

The FIFO memory status is monitored by the FULL, EMPTY, HF, and AF/AE flags. The FULL output is low when the memory is full; the EMPTY output is low when the memory is empty. The HF output is high when the memory contains 512 or more words and low when it contains fewer than 512 words. The level of the AF/AE flag is determined by both the number of words in the FIFO and a user-definable offset X. AF/AE is high when the FIFO is almost full or almost empty, i.e., when it contains X or fewer words or (1024 – X) or more words. The AF/AE offset value is either user-defined or the default value of 256; it is programmed during each reset cycle as follows:

#### user-defined X:

Take DAF from high to low.

If RESET is not already low, take RESET low.

With DAF held low, take RESET high. This defines the AF/AE flag using X.

#### default X:

To redefine the AF/AE flag using the default value of X = 256, hold  $\overline{DAF}$  high during the reset cycle.





Figure 1. Write, Read, and Flag Timing Reference

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                               | 0.5   | $\mbox{V}$ to 7 $\mbox{V}$ |
|---------------------------------------------------------------------|-------|----------------------------|
| Input voltage range, V <sub>I</sub>                                 | 0.5   | $\mbox{V}$ to 7 $\mbox{V}$ |
| Voltage range applied to a disabled 3-state output                  | 0.5 V | to 5.5 V                   |
| Package thermal impedance, θ <sub>JA</sub> (see Note 1): FN package |       | 39°C/W                     |
| PN package                                                          |       | 62°C/W                     |
| Storage temperature range. Teta                                     | -65°C | to 150°C                   |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The package thermal impedance is calculated in accordance with JESD 51.

#### recommended operating conditions

|     |                                | 'ACT7802-25 |     | 'ACT78 | ACT7802-40 |     | 'ACT7802-60 |      |
|-----|--------------------------------|-------------|-----|--------|------------|-----|-------------|------|
|     |                                | MIN         | MAX | MIN    | MAX        | MIN | MAX         | UNIT |
| Vcc | Supply voltage                 | 4.5         | 5.5 | 4.5    | 5.5        | 4.5 | 5.5         | V    |
| VIH | High-level input voltage       | 2           |     | 2      |            | 2   |             | V    |
| VIL | Low-level input voltage        |             | 0.8 |        | 0.8        |     | 0.8         | V    |
| loh | High-level output current      |             | -8  |        | -8         |     | -8          | mA   |
| loL | Low-level output current       |             | 16  |        | 16         |     | 16          | mA   |
| TA  | Operating free-air temperature | 0           | 70  | 0      | 70         | 0   | 70          | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER      |                                      | TEST CONDITIONS                                            | MIN | TYP‡ | MAX | UNIT |
|----------------|--------------------------------------|------------------------------------------------------------|-----|------|-----|------|
| Voн            | $V_{CC} = 4.5 \text{ V},$            | $I_{OH} = -8 \text{ mA}$                                   | 2.4 |      |     | V    |
| VOL            | $V_{CC} = 4.5 \text{ V},$            | $I_{OL} = 16 \text{ mA}$                                   |     |      | 0.5 | V    |
| lį             | $V_{CC} = 5.5 \text{ V},$            | $V_I = V_{CC}$ or 0                                        |     |      | ±5  | μΑ   |
| loz            | $V_{CC} = 5.5 \text{ V},$            | VO = VCC or 0                                              |     |      | ±5  | μΑ   |
| ICC§           | $V_I = V_{CC} - 0.2 \text{ V or } 0$ |                                                            |     |      | 400 | μΑ   |
| ΔlCC§          | $V_{CC} = 5.5 \text{ V},$            | One input at 3.4 V, Other inputs at V <sub>CC</sub> or GND |     |      | 1   | mA   |
| C <sub>i</sub> | $V_{I} = 0,$                         | f = 1 MHz                                                  |     | 4    |     | pF   |
| Co             | $V_0 = 0$ ,                          | f = 1 MHz                                                  |     | 8    |     | pF   |

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.



<sup>§</sup> ICC tested with outputs open

### timing requirements over recommended operating conditions (see Figures 1 and 2)

|                 |                 |                                                | 'ACT78 | 'ACT7802-25 |     | 302-40 | 'ACT7802-60 |      | UNIT |
|-----------------|-----------------|------------------------------------------------|--------|-------------|-----|--------|-------------|------|------|
|                 |                 |                                                | MIN    | MAX         | MIN | MAX    | MIN         | MAX  | UNIT |
| fclock          | Clock frequency |                                                |        | 40          |     | 25     |             | 16.7 | MHz  |
|                 |                 | LDCK high or low                               | 10     |             | 14  |        | 20          |      |      |
| ١.              | Pulse duration  | UNCK high or low                               | 10     |             | 14  |        | 20          |      |      |
| t <sub>W</sub>  | Pulse duration  | DAF high                                       | 10     |             | 10  |        | 10          |      | ns   |
|                 |                 | RESET low                                      | 20     |             | 25  |        | 25          |      |      |
|                 | Setup time      | D0-D7 before LDCK↑                             | 4      |             | 5   |        | 5           |      | ns   |
|                 |                 | RESET inactive (high) before LDCK↑             | 5      |             | 5   |        | 5           |      |      |
| t <sub>su</sub> |                 | Define AF/AE: D0–D8 before DAF↓                | 5      |             | 5   |        | 5           |      |      |
|                 |                 | Define AF/AE: DAF↓ before RESET↑               | 7      |             | 7   |        | 7           |      |      |
|                 |                 | Define AF/AE (default): DAF high before RESET↑ | 5      |             | 5   |        | 5           |      |      |
|                 |                 | D0-D7 after LDCK↑                              | 1      |             | 2   |        | 2           |      |      |
| ١.              | I lold time     | Define AF/AE: D0–D8 after DAF↓                 | 0      |             | 0   |        | 0           |      |      |
| t <sub>h</sub>  | Hold time       | Define AF/AE: DAF low after RESET↑             | 0      |             | 0   |        | 0           |      | ns   |
|                 |                 | Define AF/AE (default): DAF high after RESET↑  | 0      |             | 0   |        | 0           |      |      |

# switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (see Figures 1 and 2)

| PARAMETER         | FROM              | то            | 'ACT7802-25 |      |     | 'ACT78 | 302-40 | 'ACT7802-60 |     | UNIT |
|-------------------|-------------------|---------------|-------------|------|-----|--------|--------|-------------|-----|------|
| PARAMETER         | (INPUT)           | (OUTPUT)      | MIN         | TYP† | MAX | MIN    | MAX    | MIN         | MAX | UNII |
| f <sub>max</sub>  | LDCK or UNCK      |               | 40          |      |     | 25     |        | 16.7        |     | MHz  |
| + .               | LDCK <sup>↑</sup> | Any Q         | 8           | 20   | 30  | 8      | 35     | 8           | 45  | ns   |
| <sup>t</sup> pd   | UNCK↑             | Ally Q        | 12          |      | 30  | 12     | 35     | 12          | 45  |      |
| t <sub>pd</sub> ‡ | UNCK↑             | Any Q         |             | 21   |     |        |        |             |     | ns   |
| tPLH              | LDCK↑             | EMPTY         | 4           |      | 18  | 4      | 20     | 4           | 22  | ns   |
|                   | UNCK↑             | EMPTY         | 2           |      | 18  | 2      | 20     | 2           | 22  | ns   |
| tPHL              | RESET↓            |               | 2           |      | 18  | 2      | 20     | 2           | 22  |      |
|                   | LDCK <sup>↑</sup> | FULL          | 4           |      | 18  | 4      | 20     | 4           | 22  |      |
| 4                 | UNCK↑             | FULL          | 4           |      | 17  | 4      | 19     | 4           | 21  | ns   |
| <sup>t</sup> PLH  | RESET↓            |               | 2           |      | 17  | 2      | 19     | 2           | 21  |      |
|                   | LDCK↑             | AF/AE         | 2           |      | 20  | 2      | 22     | 2           | 24  |      |
| <sup>t</sup> pd   | UNCK1             | AF/AE         | 2           |      | 20  | 2      | 22     | 2           | 24  | ns   |
| <b>4</b>          | RESET↓            | AF/AE         | 2           |      | 17  | 2      | 19     | 2           | 21  |      |
| <sup>t</sup> PLH  | LDCK↑             | HF            | 2           |      | 18  | 2      | 20     | 2           | 22  | ns   |
| t <sub>PHL</sub>  | UNCK1             | ш             | 2           |      | 18  | 2      | 20     | 2           | 22  |      |
|                   | RESET↓            | <b>-</b>   HF | 2           |      | 17  | 2      | 19     | 2           | 21  | ns   |
| t <sub>en</sub>   | OE                | Any Q         | 2           |      | 12  | 2      | 14     | 2           | 16  | ns   |
| <sup>t</sup> dis  | OE                | Any Q         | 2           |      | 14  | 2      | 16     | 2           | 18  | ns   |

# operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER       |                                           | TEST COI               | TYP       | UNIT |    |
|-----------------|-------------------------------------------|------------------------|-----------|------|----|
| C <sub>pd</sub> | Power dissipation capacitance per channel | $C_L = 50 \text{ pF},$ | f = 5 MHz | 65   | pF |



<sup>†</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C. ‡ This parameter is measured with  $C_L$  = 30 pF (see Figure 3).

#### PARAMETER MEASUREMENT INFORMATION



NOTE A: C<sub>L</sub> includes probe and jig capacitance.

Figure 2. Load Circuit and Voltage Waveforms

#### TYPICAL CHARACTERISTICS



#### **APPLICATION INFORMATION**



Figure 5. Word-Width Expansion: 1024 × 36 Bit

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated