

#### ICS840304I

### GENERAL DESCRIPTION



ICS840304I is an optimized PCI-X and PCI-e clock generator and a member of the HiperClocks Mamily of high performance clock solutions from IDT. The ICS840304I uses a 25MHz parallel crystal to generate 33.33MHz to 133.33MHz clock signals,

replacing solutions requiring multiple oscillator and fanout buffer solutions. The device supports 1% downspread spread spectrum clocking. The ICS840304l has excellent phase jitter (<1ps rms) over integration range of 1.5MHz - 22MHz. Designed for Backplane, networking and industrial applications, the ICS840304l can also drive the high-speed PCI-X and PCI-e SerDes clock inputs of communication processors, DSPs, switches and bridges.

#### **FEATURES**

- Four LVCMOS/LVTTL outputs, 20Ω typical output impedance
   One REF\_OUT\_LVCMOS/LVTTL clock output
- Selectable crystal oscillator interface, 25MHz, 18pF parallel resonant crystal or LVCMOS/LVTTL single-ended clock input
- Support the following output frequencies: 33.33MHz, 66.67MHz, 100MHz or 133.33MHz
- VCO: 400MHz
- PLL and N divider bypass and output enable
- RMS phase jitter @100MHz, using a 25MHz crystal, (1.5MHz - 22MHz): 0.46ps (typical) @ 3.3V
- Supports SSC, 1% downspread
- Full 3.3V and 2.5V supply modes
- -40°C to 85°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages

## **BLOCK DIAGRAM**



## PIN ASSIGNMENT



#### ICS840304I

24-Lead, 173-MIL TSSOP 4.4mm x 7.8mm x 0.92mm body package G Package

Top View

The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.

1

TABLE 1. PIN DESCRIPTIONS

| Number            | Name                              | Ту     | ре       | Description                                                                                                                              |
|-------------------|-----------------------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 11             | $V_{_{\mathrm{DD}}}$              | Power  |          | Core supply pins.                                                                                                                        |
| 2,<br>3           | XTAL_IN,<br>XTAL_OUT              | Input  |          | Crystal oscillator interface. XTAL_OUT is the output. XTAL_IN is the input.                                                              |
| 4                 | GND                               | Power  |          | Power supply ground.                                                                                                                     |
| 5                 | REF_SEL                           | Input  | Pulldown | Reference select pin. When HIGH selects REF_IN. When LOW, selects crystal. LVCMOS/LVTTL interface levels.                                |
| 6                 | REF_IN                            | Input  | Pulldown | Reference clock input. LVCMOS/LVTTL interface levels.                                                                                    |
| 7                 | BYPASS                            | Input  | Pulldown | When HIGH bypasses PLL. When LOW, selects N divider. LVCMOS/LVTTL interface levels.                                                      |
| 8                 | nc                                | Unused |          | No connect.                                                                                                                              |
| 9                 | $V_{\scriptscriptstyle DDA}$      | Power  |          | Analog supply pin.                                                                                                                       |
| 10,<br>12         | F_SEL0,<br>F_SEL1                 | Input  | Pulldown | Frequency select pins. LVCMOS/LVTTL interface levels. See Table 3A.                                                                      |
| 13                | SSC                               | Input  | Pulldown | SSC control pin. LVCMOS/LVTTL interface levels. See Table 3B.                                                                            |
| 14                | nREF_OE                           | Input  | Pullup   | Reference output enable pin. LVCMOS/LVTTL interface levels.                                                                              |
| 15                | $V_{DDO_Q}$                       | Power  |          | Output supply pin for Q0:Q3 outputs.                                                                                                     |
| 16, 17,<br>19, 20 | Q3, Q2,<br>Q1, Q0                 | Output |          | Single-ended clock outputs. LVCMOS/LVTTL interface levels. 20Ω typical output impedence.                                                 |
| 18                | GND_Q                             | Power  |          | Power supply ground for Q0:Q3 outputs.                                                                                                   |
| 21                | nOE                               | Input  | Pulldown | Active LOW output enable. When logic HIGH, the outputs are Hi-Z. When logic LOW, the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 22                | GND_REF                           | Power  |          | Power supply ground for REF_OUT.                                                                                                         |
| 23                | REF_OUT                           | Output |          | Reference clock output.                                                                                                                  |
| 24                | $V_{\scriptscriptstyle DDO\_REF}$ | Power  |          | Output power supply for REF_OUT.                                                                                                         |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter                     | Test Conditions    | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------------|--------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance             |                    |         | 4       |         | pF    |
| C <sub>PD</sub>       | Power Dissipation Capacitance | $V_{DDO} = 3.465V$ |         | TBD     |         | pF    |
|                       |                               | $V_{DDO} = 2.625V$ |         | TBD     |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor         |                    |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor       |                    |         | 51      |         | kΩ    |
| R <sub>OUT</sub>      | Output Impedance              |                    |         | 20      |         | Ω     |

TABLE 3A. FREQUENCY SELECT FUNCTION TABLE

|        | l:     | Output Frequency   |                    |        |
|--------|--------|--------------------|--------------------|--------|
| F_SEL1 | F_SEL0 | M Divider<br>Value | N Divider<br>Value | (MHz)  |
| 0      | 0      | 16                 | 12                 | 33.33  |
| 1      | 0      | 16                 | 6                  | 66.67  |
| 0      | 1      | 16                 | 4                  | 100    |
| 1      | 1      | 16                 | 3                  | 133.33 |

TABLE 3B. SSC FUNCTION TABLE

| Input       | Mode          |  |
|-------------|---------------|--|
| SSC         | ] Wode        |  |
| 0 (default) | SSC Off       |  |
| 1           | 1% Downspread |  |

#### **ABSOLUTE MAXIMUM RATINGS**

Supply Voltage, V<sub>DD</sub> 4.6V

Inputs,  $V_i$  -0.5V to  $V_{DD}$  + 0.5 V

Outputs,  $V_{O}$  -0.5V to  $V_{DDO}$  + 0.5V

Package Thermal Impedance,  $\theta_{JA}$  70°C/W (0 mps)

Storage Temperature, T<sub>STG</sub> -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDA} = V_{DDO Q} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol             | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|--------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| V <sub>DD</sub>    | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>DDA</sub>   | Analog Supply Voltage |                 | V <sub>DD</sub> - 0.24 | 3.3     | V <sub>DD</sub> | V     |
| $V_{DDO_Q}$        | Output Supply Voltage |                 | 3.135                  | 3.3     | 3.465           | V     |
| I <sub>DD</sub>    | Power Supply Current  |                 |                        | 141     |                 | mA    |
| I <sub>DDA</sub>   | Analog Supply Current |                 |                        | 24      |                 | mA    |
| I <sub>DDO Q</sub> | Output Supply Current |                 |                        | 18      |                 | mA    |

Table 4B. Power Supply DC Characteristics,  $V_{DD} = V_{DDA} = V_{DDO Q} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol             | Parameter             | Test Conditions | Minimum         | Typical | Maximum         | Units |
|--------------------|-----------------------|-----------------|-----------------|---------|-----------------|-------|
| V <sub>DD</sub>    | Core Supply Voltage   |                 | 2.375           | 2.5     | 2.625           | V     |
| $V_{DDA}$          | Analog Supply Voltage |                 | $V_{DD} - 0.24$ | 2.5     | V <sub>DD</sub> | V     |
| V <sub>DDO Q</sub> | Output Supply Voltage |                 | 2.375           | 2.5     | 2.625           | V     |
| I <sub>DD</sub>    | Power Supply Current  |                 |                 | 132     |                 | mA    |
| I <sub>DDA</sub>   | Analog Supply Current |                 |                 | 24      |                 | mA    |
| I <sub>DDO Q</sub> | Output Supply Current |                 |                 | 18      |                 | mA    |

TABLE 4C. LVCMOS/LVTTL DC CHARACTERISTICS, TA = -40°C TO 85°C

| Symbol                | Parameter                   |                                                         | Test Conditions                                            | Minimum | Typical | Maximum               | Units |
|-----------------------|-----------------------------|---------------------------------------------------------|------------------------------------------------------------|---------|---------|-----------------------|-------|
| V                     | Logo de Liighe Valda as     |                                                         | $V_{DD} = 3.3V \pm 5\%$                                    | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IH</sub>       | Input High Voltage          |                                                         | $V_{DD} = 2.5V \pm 5\%$                                    | 1.7     |         | $V_{DD} + 0.3$        | V     |
| \ \ \                 | Input Low Voltage           |                                                         | $V_{DD} = 3.3V \pm 5\%$                                    | -0.3    |         | 0.8                   | V     |
| V <sub>IL</sub>       | Input Low Voltage           |                                                         | $V_{DD} = 2.5V \pm 5\%$                                    | -0.3    |         | 0.7                   | V     |
| <br>  I <sub>IH</sub> | Input High Current          | REF_IN, REF_SEL,<br>BYPASS, nOE, SSC,<br>F_SEL0, F_SEL1 | $V_{DD} = V_{IN} = 3.465V$<br>or 2.625V                    |         |         | 150                   | μΑ    |
| IH                    | ,parring.                   | nREF_OE                                                 | $V_{DD} = V_{IN} = 3.465V$ or 2.625V                       |         |         | 5                     | μΑ    |
|                       | Input Low Current           | REF_IN, REF_SEL,<br>BYPASS, nOE, SSC,<br>F_SEL0, F_SEL1 | V <sub>DD</sub> = 3.465V<br>or 2.625, V <sub>IN</sub> = 0V | -5      |         |                       | μΑ    |
| I I <sub>IL</sub>     |                             | nREF_OE                                                 | $V_{DD} = 3.465V$<br>or 2.625, $V_{IN} = 0V$               | -150    |         |                       | μΑ    |
|                       | Output High Voltage; NOTE 1 |                                                         | $V_{DDO_Q} = 3.3V \pm 5\%$                                 | 2.6     |         |                       | V     |
| V <sub>OH</sub>       |                             |                                                         | $V_{DDO_Q} = 2.5V \pm 5\%$                                 | 1.8     |         |                       | V     |
| V <sub>OL</sub>       | Output Low Voltage          | : NOTE 1                                                | $V_{DDO_Q} = 3.3V \pm 5\%$<br>or 2.5V \pm 5%               |         |         | 0.5                   | ٧     |

NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>DDO Q</sub>/2. See Parameter Measurement section, "Load Test Circuit" diagrams.

TABLE 5. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units |
|------------------------------------|-----------------|-------------|---------|---------|-------|
| Mode of Oscillation                |                 | Fundamental |         |         |       |
| Frequency                          |                 | 19.44       |         | 26.5625 | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |         | 50      | Ω     |
| Shunt Capacitance                  |                 |             |         | 7       | pF    |
| Drive Level                        |                 |             |         | 1       | mW    |

NOTE: Characterized using an 18pF parallel resonant crystal.

Table 6A. AC Characteristics,  $V_{DD} = V_{DDA} = V_{DDO\_Q} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol                          | Parameter                           | Test Conditions                                             | Minimum | Typical | Maximum | Units |
|---------------------------------|-------------------------------------|-------------------------------------------------------------|---------|---------|---------|-------|
|                                 |                                     |                                                             |         | 33.33   |         | MHz   |
| f                               | Output Frequency                    |                                                             |         | 66.67   |         | MHz   |
| f <sub>out</sub>                | Output Frequency                    |                                                             |         | 100     |         | MHz   |
|                                 |                                     |                                                             |         | 133.33  |         | MHz   |
|                                 |                                     | 33.33MHz<br>(Integration Range: 1.5MHz to 10MHz)            |         | 0.49    |         | ps    |
| <i>t</i> jit(Ø)                 | RMS Phase Jitter,                   | 66.67MHz<br>(Integration Range: 1.5MHz to 10MHz)            |         | 0.43    |         | ps    |
| ן ווועט)                        | (Random); NOTE 1, 2                 | 100MHz<br>(Integration Range: 1.5MHz to 22MHz)              |         | 0.46    |         | ps    |
|                                 |                                     | 133.33MHz<br>(Integration Range: 1.5MHz to 22MHz)           |         | 0.47    |         | ps    |
| tjit(per)                       | Period Jitter; NOTE 3               |                                                             |         | 30      |         | ps    |
| tsk(o)                          | Output Skew; NOTE 4, 5              |                                                             |         | 50      |         | ps    |
| F <sub>M</sub>                  | SSC Modulation Frequency;<br>NOTE 6 | F <sub>OUT</sub> = 33.33MHz, 66.67MHz,<br>100MHz, 133.33MHz | 29      |         | 33.33   | kHz   |
| F <sub>MF</sub>                 | SSC Modulation Factor;<br>NOTE 6    | F <sub>OUT</sub> = 33.33MHz, 66.67MHz,<br>100MHz, 133.33MHz |         | 1.25    |         | %     |
| SSC <sub>red</sub>              | Spectral Reduction; NOTE 4          | F <sub>OUT</sub> = 33.33MHz, 66.67MHz,<br>100MHz, 133.33MHz | 7       | 10      |         | dB    |
| t_                              | PLL Lock Time                       |                                                             |         |         | 1       | ms    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time               | 20% to 80%                                                  |         | 1.3     |         | ns    |
| odc                             | Output Duty Cycle                   |                                                             |         | 50      |         | %     |

NOTE 1: Please refer to the Phase Noise Plot.

NOTE 2: Spread Spectrum clocking disabled.

NOTE 3: Jitter performance using crystal inputs.

NOTE 4: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at  $V_{\text{DDO}\_Q}/2$ . NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 6: Spread Spectrum clocking enabled.

Table 6B. AC Characteristics,  $V_{DD} = V_{DDA} = V_{DDO\_Q} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C

| Symbol                          | Parameter                           | Test Conditions                                             | Minimum | Typical | Maximum | Units |
|---------------------------------|-------------------------------------|-------------------------------------------------------------|---------|---------|---------|-------|
|                                 |                                     |                                                             |         | 33.33   |         | MHz   |
| ,                               | Output Frequency                    |                                                             |         | 66.67   |         | MHz   |
| f <sub>out</sub>                | Output Frequency                    |                                                             |         | 100     |         | MHz   |
|                                 |                                     |                                                             |         | 133.33  |         | MHz   |
|                                 |                                     | 33.33MHz<br>(Integration Range: 1.5MHz to 10MHz)            |         | 0.50    |         | ps    |
| <i>t</i> jit(Ø)                 | RMS Phase Jitter,                   | 66.67MHz<br>(Integration Range: 1.5MHz to 10MHz)            |         | 0.45    |         | ps    |
| ן ווועט)                        | (Random); NOTE 1, 2                 | 100MHz<br>(Integration Range: 1.5MHz to 22MHz)              |         | 0.54    |         | ps    |
|                                 |                                     | 133.33MHz<br>(Integration Range: 1.5MHz to 22MHz)           |         | 0.58    |         | ps    |
| <i>t</i> jit(per)               | Period Jitter; NOTE 3               |                                                             |         | 35      |         | ps    |
| tsk(o)                          | Output Skew; NOTE 4, 5              |                                                             |         | 50      |         | ps    |
| F <sub>M</sub>                  | SSC Modulation Frequency;<br>NOTE 6 | F <sub>OUT</sub> = 33.33MHz, 66.67MHz,<br>100MHz, 133.33MHz | 29      |         | 33.33   | kHz   |
| F <sub>MF</sub>                 | SSC Modulation Factor;<br>NOTE 6    | F <sub>OUT</sub> = 33.33MHz, 66.67MHz,<br>100MHz, 133.33MHz |         | 1.25    |         | %     |
| SSC <sub>red</sub>              | Spectral Reduction; NOTE 4          | F <sub>OUT</sub> = 33.33MHz, 66.67MHz,<br>100MHz, 133.33MHz | 7       | 10      |         | dB    |
| t_                              | PLL Lock Time                       |                                                             |         |         | 1       | ms    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time               | 20% to 80%                                                  |         | 1.3     |         | ns    |
| odc                             | Output Duty Cycle                   |                                                             |         | 50      |         | %     |

NOTE 1: Please refer to the Phase Noise Plot.

NOTE 2: Spread Spectrum clocking disabled.

NOTE 3: Jitter performance using crystal inputs.

NOTE 4: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at  $V_{\text{DDO}\_Q}/2$ . NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 6: Spread Spectrum clocking enabled.



## PARAMETER MEASUREMENT INFORMATION





#### 3.3V Core/3.3V OUTPUT LOAD AC TEST CIRCUIT

2.5V Core/2.5V OUTPUT LOAD AC TEST CIRCUIT





#### **RMS PHASE JITTER**

PERIOD JITTER





#### **OUTPUT SKEW**

### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



#### **OUTPUT RISE/FALL TIME**

## **APPLICATION INFORMATION**

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS840304I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\rm DD},\,V_{\rm DDA},\,$  and  $V_{\rm DDO,\,\Omega}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a  $10\Omega$  resistor along with a  $10\mu F$  and a  $.01\mu F$  bypass capacitor should be connected to each  $V_{\rm DDA}$ .



FIGURE 1. POWER SUPPLY FILTERING

#### **CRYSTAL INPUT INTERFACE**

The ICS840304I has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 2* below

were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error.



FIGURE 2. CRYSTAL INPUT INTERFACE

#### LVCMOS TO XTAL INTERFACE

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC couple capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output

impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and making R2  $50\Omega$ .



FIGURE 3. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE

#### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

#### INPUTS:

#### **CRYSTAL INPUT:**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1 k\Omega$  resistor can be tied from XTAL\_IN to ground.

#### **REF\_IN INPUT:**

For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the REF\_IN to ground.

#### LVCMOS CONTROL PINS:

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

## OUTPUTS:

#### LVCMOS OUTPUT:

All unused LVCMOS output can be left floating. We recommend that there is no trace attached.

#### SPREAD SPECTRUM

Spread-spectrum clocking is a frequency modulation technique for EMI reduction. When spread-spectrum is enabled, a 32kHz triangle waveform is used with 1% down-spread (+0.0% / 1%) from the nominal clock frequency. An example of a triangle frequency modulation profile is shown in *Figure 4A* below.

The ICS840304l triangle modulation frequency deviation will not exceed TBD down-spread from the nominal clock frequency (+0.0% / 1%). An example of the amount of down spread rela-



FIGURE 4A. TRIANGLE FREQUENCY MODULATION

tive to the nominal clock frequency can be seen in the frequency domain, as shown in *Figure 4B*. The ratio of this width to the fundamental frequency is typically 1%, and will not exceed TBD. The resulting spectral reduction will be greater than 7dB, as shown in Figure 4B. It is important to note the ICS840304I 7dB minimum spectral reduction is the component-specific EMI reduction, and will not necessarily be the same as the system EMI reduction.



FIGURE 4B. CLOCK OUTPUT IN FREQUENCY DOMAIN

- (A) SPREAD-SPECTRUM OFF
- (B) SPREAD-SPECTRUM ON

# RELIABILITY INFORMATION

Table 7.  $\theta_{_{\mathrm{JA}}}$ vs. Air Flow Table for 24 Lead TSSOP

 $\theta_{_{JA}}$  by Velocity (Meters per Second)

012.5Multi-Layer PCB, JEDEC Standard Test Boards70°C/W65°C/W62°C/W

#### **TRANSISTOR COUNT**

The transistor count for ICS840304I is: 4465

#### PACKAGE OUTLINE - G SUFFIX FOR 24 LEAD TSSOP



TABLE 8. PACKAGE DIMENSIONS

| CVMDOL | Millin  | neters  |
|--------|---------|---------|
| SYMBOL | Minimum | Maximum |
| N      | 2       | 4       |
| А      |         | 1.20    |
| A1     | 0.05    | 0.15    |
| A2     | 0.80    | 1.05    |
| b      | 0.19    | 0.30    |
| С      | 0.09    | 0.20    |
| D      | 7.70    | 7.90    |
| Е      | 6.40 E  | BASIC   |
| E1     | 4.30    | 4.50    |
| е      | 0.65 E  | BASIC   |
| L      | 0.45    | 0.75    |
| α      | 0°      | 8°      |
| aaa    |         | 0.10    |

REFERENCE DOCUMENT: JEDEC Publication 95, MO-153

TABLE 9. ORDERING INFORMATION

| Part/Order Number | Marking       | Package                   | Shipping Packaging | Temperature   |
|-------------------|---------------|---------------------------|--------------------|---------------|
| ICS840304BGI      | ICS840304BGI  | 24 Lead TSSOP             | tube               | -40°C to 85°C |
| ICS840304BGIT     | ICS840304BGI  | 24 Lead TSSOP             | 2500 tape & reel   | -40°C to 85°C |
| ICS840304BGILF    | ICS840304BGIL | 24 Lead "Lead-Free" TSSOP | tube               | -40°C to 85°C |
| ICS840304BGILFT   | ICS840304BGIL | 24 Lead "Lead-Free" TSSOP | 2500 tape & reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

# Innovate with IDT and accelerate your future networks. Contact:

# www.IDT.com

#### **For Sales**

800-345-7015 408-284-8200 Fax: 408-284-2775

#### For Tech Support

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

#### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

#### Europe

IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851

