

**12A, 100V, 0.200 Ohm, Logic Level,  
N-Channel Power MOSFET**

These are N-Channel enhancement mode silicon gate power field effect transistors specifically designed for use with logic level (5V) driving sources in applications such as programmable controllers, automotive switching and solenoid drivers. This performance is accomplished through a special gate oxide design which provides full rated conduction at gate biases in the 3V to 5V range, thereby facilitating true on-off power control directly from logic circuit supply voltages.

Formerly developmental type TA09526.

**Ordering Information**

| PART NUMBER | PACKAGE  | BRAND   |
|-------------|----------|---------|
| RFP12N10L   | TO-220AB | F12N10L |

NOTE: When ordering, include the entire part number.

**Features**

- 12A, 100V
- $r_{DS(ON)} = 0.200\Omega$
- Design Optimized for 5V Gate Drives
- Can be Driven Directly from QMOS, NMOS, TTL Circuits
- Compatible with Automotive Drive Requirements
- SOA is Power-Dissipation Limited
- Nanosecond Switching Speeds
- Linear Transfer Characteristics
- High Input Impedance
- Majority Carrier Device
- Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards

**Symbol**



**Packaging**



## Absolute Maximum Ratings $T_C = 25^\circ\text{C}$ , Unless Otherwise Specified

|                                                                         |                | RFP12N10L  | UNITS                     |
|-------------------------------------------------------------------------|----------------|------------|---------------------------|
| Drain to Source Voltage (Note 1) . . . . .                              | $V_{DS}$       | 100        | V                         |
| Drain to Gate Voltage ( $R_{GS} = 1\text{M}\Omega$ ) (Note 1) . . . . . | $V_{DGR}$      | 100        | V                         |
| Continuous Drain Current . . . . .                                      | $I_D$          | 12         | A                         |
| Pulsed Drain Current (Note 3) . . . . .                                 | $I_{DM}$       | 30         | A                         |
| Gate to Source Voltage . . . . .                                        | $V_{GS}$       | $\pm 10$   | V                         |
| Maximum Power Dissipation . . . . .                                     | $P_D$          | 60         | W                         |
| Above $T_C = 25^\circ\text{C}$ , Derate Linearly . . . . .              |                | 0.48       | $\text{W}/^\circ\text{C}$ |
| Operating and Storage Temperature . . . . .                             | $T_J, T_{STG}$ | -55 to 150 | $^\circ\text{C}$          |
| Maximum Temperature for Soldering                                       |                |            |                           |
| Leads at 0.063in (1.6mm) from Case for 10s. . . . .                     | $T_L$          | 300        | $^\circ\text{C}$          |
| Package Body for 10s, See Techbrief 334 . . . . .                       | $T_{pkg}$      | 260        | $^\circ\text{C}$          |

*CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.*

### NOTE:

1.  $T_J = 25^\circ\text{C}$  to  $125^\circ\text{C}$ .

## Electrical Specifications $T_C = 25^\circ\text{C}$ , Unless Otherwise Specified

| PARAMETER                              | SYMBOL                | TEST CONDITIONS                                                                                  | MIN | TYP | MAX   | UNITS                     |
|----------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------|-----|-----|-------|---------------------------|
| Drain to Source Breakdown Voltage      | $BV_{DSS}$            | $I_D = 250\text{mA}, V_{GS} = 0\text{V}$                                                         | 100 | -   | -     | V                         |
| Gate to Threshold Voltage              | $V_{GS(\text{TH})}$   | $V_{GS} = V_{DS}, I_D = 250\text{mA}$ (Figure 7)                                                 | 1   | -   | 2     | V                         |
| Zero Gate Voltage Drain Current        | $I_{DSS}$             | $V_{DS} = 65\text{V}, V_{GS} = 0\text{V}$                                                        | -   | -   | 1     | $\mu\text{A}$             |
|                                        |                       | $V_{DS} = 65\text{V}, V_{GS} = 0\text{V}$ $T_C = 125^\circ\text{C}$                              | -   | -   | 50    | $\mu\text{A}$             |
| Gate to Source Leakage Current         | $I_{GSS}$             | $V_{GS} = 10\text{V}, V_{DS} = 0\text{V}$                                                        | -   | -   | 100   | $\mu\text{A}$             |
| Drain to Source On Resistance (Note 2) | $r_{DS(\text{ON})}$   | $I_D = 12\text{A}, V_{GS} = 5\text{V}$ (Figures 5, 6)                                            | -   | -   | 0.2   | $\Omega$                  |
| Input Capacitance                      | $C_{ISS}$             | $V_{GS} = 0\text{V}, V_{DS} = 25\text{V}, f = 1\text{MHz}$ (Figure 8)                            | -   | -   | 900   | $\text{pF}$               |
| Output Capacitance                     | $C_{OSS}$             |                                                                                                  | -   | -   | 325   | $\text{pF}$               |
| Reverse-Transfer Capacitance           | $C_{RSS}$             |                                                                                                  | -   | -   | 170   | $\text{pF}$               |
| Turn-On Delay Time                     | $t_{d(\text{ON})}$    | $I_D = 6\text{A}, V_{DD} = 50\text{V}, R_G = 6.25\Omega, V_{GS} = 5\text{V}$ (Figures 9, 10, 11) | -   | 15  | 50    | ns                        |
| Rise Time                              | $t_r$                 |                                                                                                  | -   | 70  | 150   | ns                        |
| Turn-Off Delay Time                    | $t_{d(\text{OFF})}$   |                                                                                                  | -   | 100 | 130   | ns                        |
| Fall Time                              | $t_f$                 |                                                                                                  | -   | 80  | 150   | ns                        |
| Thermal Resistance Junction to Case    | $R_{\theta\text{JC}}$ | RFP12N10L                                                                                        |     |     | 2.083 | $^\circ\text{C}/\text{W}$ |

## Source to Drain Diode Specifications

| PARAMETER                              | SYMBOL   | TEST CONDITIONS                                           | MIN | TYP | MAX | UNITS |
|----------------------------------------|----------|-----------------------------------------------------------|-----|-----|-----|-------|
| Source to Drain Diode Voltage (Note 2) | $V_{SD}$ | $I_{SD} = 6\text{A}$                                      | -   | -   | 1.4 | V     |
| Diode Reverse Recovery Time            | $t_{rr}$ | $I_{SD} = 4\text{A}, dI_{SD}/dt = 50\text{A}/\mu\text{s}$ | -   | 150 | -   | ns    |

### NOTES:

2. Pulsed: pulse duration =  $80\mu\text{s}$  max, duty cycle = 2%.
3. Repetitive rating: pulse width limited by maximum junction temperature.

## Typical Performance Curves

Unless Otherwise Specified



FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE



FIGURE 2. FORWARD BIAS OPERATING AREA



FIGURE 3. SATURATION CHARACTERISTICS



FIGURE 4. TRANSFER CHARACTERISTICS



FIGURE 5. DRAIN TO SOURCE ON RESISTANCE vs DRAIN CURRENT



FIGURE 6. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE

**Typical Performance Curves** Unless Otherwise Specified (Continued)



FIGURE 7. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE



FIGURE 8. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



NOTE: Refer to Fairchild Applications Notes AN7254 and AN7260

FIGURE 9. NORMALIZED SWITCHING WAVEFORMS FOR CONSTANT GATE CURRENT

**Test Circuits and Waveforms**



FIGURE 10. SWITCHING TIME TEST CIRCUIT



FIGURE 11. RESISTIVE SWITCHING WAVEFORMS

**Test Circuits and Waveforms (Continued)**



FIGURE 12. GATE CHARGE TEST CIRCUIT



FIGURE 13. GATE CHARGE WAVEFORMS

## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

|                                   |                                  |                                  |                              |                   |
|-----------------------------------|----------------------------------|----------------------------------|------------------------------|-------------------|
| ACE <sup>TM</sup>                 | FAST <sup>®</sup>                | OPTOLOGIC <sup>TM</sup>          | SMART START <sup>TM</sup>    | VCX <sup>TM</sup> |
| Bottomless <sup>TM</sup>          | FASTR <sup>TM</sup>              | OPTOPLANAR <sup>TM</sup>         | STAR*POWER <sup>TM</sup>     |                   |
| CoolFET <sup>TM</sup>             | FRFET <sup>TM</sup>              | PACMAN <sup>TM</sup>             | Stealth <sup>TM</sup>        |                   |
| CROSSVOLT <sup>TM</sup>           | GlobalOptoisolator <sup>TM</sup> | POP <sup>TM</sup>                | SuperSOT <sup>TM</sup> -3    |                   |
| DenseTrench <sup>TM</sup>         | GTOT <sup>TM</sup>               | Power247 <sup>TM</sup>           | SuperSOT <sup>TM</sup> -6    |                   |
| DOME <sup>TM</sup>                | HiSeC <sup>TM</sup>              | PowerTrench <sup>®</sup>         | SuperSOT <sup>TM</sup> -8    |                   |
| EcoSPARK <sup>TM</sup>            | ISOPLANAR <sup>TM</sup>          | QFET <sup>TM</sup>               | SyncFET <sup>TM</sup>        |                   |
| E <sup>2</sup> CMOS <sup>TM</sup> | LittleFET <sup>TM</sup>          | QS <sup>TM</sup>                 | TinyLogic <sup>TM</sup>      |                   |
| EnSigna <sup>TM</sup>             | MicroFET <sup>TM</sup>           | QT Optoelectronics <sup>TM</sup> | TruTranslation <sup>TM</sup> |                   |
| FACT <sup>TM</sup>                | MicroPak <sup>TM</sup>           | Quiet Series <sup>TM</sup>       | UHC <sup>TM</sup>            |                   |
| FACT Quiet Series <sup>TM</sup>   | MICROWIRE <sup>TM</sup>          | SILENT SWITCHER <sup>®</sup>     | UltraFET <sup>®</sup>        |                   |

STAR\*POWER is used under license

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

### Definition of Terms

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                                            |
|--------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production       | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |