

# DS1705/DS1706 3.3 and 5.0 Volt MicroMonitor

#### www.dalsemi.com

#### **FEATURES**

- Halts and restarts an out-of-control microprocessor
- Holds microprocessor in check during power transients
- Automatically restarts microprocessor after power failure
- Monitors pushbutton for external override
- Accurate 5%, 10% or 20% resets for 3.3V systems and 5% or 10% resets for 5.0V systems
- Eliminates the need for discrete components
- 3.3V 20% tolerance for use with 3.0V systems
- Pin-compatible with the MAXIM MAX705/MAX706 in 8-pin DIP, 8-pin SOIC, and μ-SOP
- 8-pin DIP, 8-pin SOIC and 8-pin μ-SOP packages
- Industrial temperature range -40°C to +85°C

#### **PIN ASSIGNMENT**







8-Pin  $\mu$ -SOP (118-mil) See Mech. Drawings Section

DS1705 and DS1706\_R/S/T (\*DS1706L and DS1706P)

#### PIN DESCRIPTION

| PBRST    | <ul> <li>Pushbutton Reset Input</li> </ul> |
|----------|--------------------------------------------|
| $V_{CC}$ | - Power Supply                             |
| GND      | - Ground                                   |
| IN       | - Input                                    |
| NMI      | - Non-maskable Interrupt                   |
| ST       | - Strobe Input                             |
| RST      | - Active Low Reset Output                  |
| *RST     | - Active High Reset Output                 |
|          | (DS1706P and DS1706L only)                 |
| WDS      | - Watchdog Status Output                   |

#### DESCRIPTION

The DS1705/DS1706 3.3- or 5.0-Volt MicroMonitor monitors three vital conditions for a microprocessor: power supply, software execution, and external override. A precision temperature compensated reference and comparator circuit monitor the status of  $V_{\rm CC}$  at the device and at an upstream point for maximum protection. When the sense input detects an out-of-tolerance condition a non-maskable interrupt is generated. As the voltage at the device degrades, an internal power fail signal is generated which forces

1 of 10 071700

the reset to an active state. When  $V_{CC}$  returns to an in-tolerance condition, the reset signal is kept in the active state for a minimum of 130 ms to allow the power supply and processor to stabilize.

The second function the DS1705/DS1706 performs is pushbutton reset control. The DS1705/DS1706 debounces the pushbutton input and guarantees an active reset pulse width of 130 ms minimum.

The third function is a watchdog timer. The DS1705/DS1706 has an internal timer that forces the WDO signal to the active state if the strobe input is not driven low prior to time-out.

#### **OPERATION**

#### **Power Monitor**

The DS1705/DS1706 detects out-of-tolerance power supply conditions and warns a processor-based system of impending power failure. When  $V_{CC}$  falls below the minimum  $V_{CC}$  tolerance, a comparator outputs the  $\overline{RST}$  (or RST) signal.  $\overline{RST}$  (or RST) is an excellent control signal for a microprocessor, as processing is stopped at the last possible moment of valid  $V_{CC}$ . On power-up,  $\overline{RST}$  (or RST) are kept active for a minimum of 130 ms to allow the power supply and processor to stabilize.

#### **Pushbutton Reset**

The DS1705/DS1706 provides an input pin for direct connection to a pushbutton reset (see Figure 2). The pushbutton reset input requires an active low signal. Internally, this input is debounced and timed such that a RST (or RST) signal of at least 130 ms minimum will be generated. The 130 ms delay commences as the pushbutton reset input is released from the low level. The pushbutton can be initiated by connecting the WDS or NMI outputs to the PBRST input as shown in Figure 3.

### Non-Maskable Interrupt

The DS1705/DS1706 generates a non-maskable interrupt (NMI) for early warning of a power failure. A precision comparator monitors the voltage level at the IN pin relative to an on-chip reference generated by an internal band gap. The IN pin is a high impedance input allowing for a user-defined sense point. An external resistor voltage divider network (Figure 5) is used to interface with high voltage signals. This sense point may be derived from a regulated supply or from a higher DC voltage level closer to the main system power input. Since the IN trip point  $V_{TP}$  is 1.25 volts, the proper values for R1 and R2 can be determined by the equation as shown in Figure 5. Proper operation of the DS1705/DS1706 requires that the voltage at the IN pin be limited to  $V_{CC}$ . Therefore, the maximum allowable voltage at the supply being monitored ( $V_{MAX}$ ) can also be derived as shown in Figure 5. A simple approach to solving the equation is to select a value for R2 high enough to keep power consumption low, and solve for R1. The flexibility of the IN input pin allows for detection of power loss at the earliest point in a power supply system, maximizing the amount of time for system shutdown between  $\overline{NMI}$  and  $\overline{RST}$  (or RST).

When the supply being monitored decays to the voltage sense point, the DS1705/DS1706 pulses the  $\overline{\text{NMI}}$  output to the active state for a minimum 200  $\mu$ s. The  $\overline{\text{NMI}}$  power-fail detection circuitry also has built-in hysteresis of 100  $\mu$ V. The supply must be below the voltage sense point for approximately 5  $\mu$ s before a low  $\overline{\text{NMI}}$  will be generated. In this way, power supply noise is removed from the monitoring function, preventing false interrupts. During a power-up, any detected IN pin levels below  $V_{TP}$  by the comparator are disabled from generating an interrupt until  $V_{CC}$  rises to  $V_{CCTP}$ . As a result, any potential  $\overline{\text{NMI}}$  pulse will not be initiated until  $V_{CC}$  reaches  $V_{CCTP}$ .

Connecting NMI to PBRST would allow non-maskable interrupt to generate an automatic reset when an out-of-tolerance condition occurred in a monitored supply. An example is shown in Figure 3.

### **Watchdog Timer**

The watchdog timer function forces WDS signals active when the ST input is not clocked within the 1 second time-out period. Time-out of the watchdog starts when RST (or RST) becomes inactive. If a high-to-low transition occurs on the ST input pin prior to time-out, the watchdog timer is reset and begins to time out again. If the watchdog timer is allowed to time out, the WDS signal is driven active (low) for a minimum of 130 ms. The ST input can be derived from many microprocessor outputs. The typical signals used are the microprocessors address signals, data signals, or control signals. When the microprocessor functions normally, these signals would, as a matter of routine, cause the watchdog to be reset prior to time-out. To guarantee that the watchdog timer does not time out, a high-to-low transition must occur at or less than the minimum watchdog time-out of 1 second. A typical circuit example is shown in Figure 6.

### **MICROMONITOR BLOCK DIAGRAM** Figure 1



### **PUSH-BUTTON RESET** Figure 2



# PUSH-BUTTON RESET CONTROLLED BY NMI AND WDS Figure 3



## TIMING DIAGRAM: PUSHBUTTON RESET Figure 4



# NON-MASKABLE INTERRUPT CIRCUIT EXAMPLE Figure 5



$$V_{SENSE} = \frac{R1 + R2}{R2} \ X \ 1.25 \qquad \qquad V_{MAX} = \frac{V_{SENSE}}{V_{TP}} \ X \ V_{CC}$$

Example:  $V_{SENSE} = 4.50V$  at the trip point  $V_{CC} = 3.3V$   $10 \text{ k}\Omega = R2$ 

Therefore:  $\frac{4.50}{1.25}$  X 3.3 = 12.4V maximum

$$4.5 = \frac{R1 + 10k}{10k} X 1.25 \qquad R1 = 26 k\Omega$$

# **WATCHDOG TIMER** Figure 6



# **TIMING DIAGRAM: STROBE INPUT** Figure 7



### TIMING DIAGRAM: NON-MASKABLE INTERRUPT Figure 8



# TIMING DIAGRAM: POWER-DOWN Figure 9



# TIMING DIAGRAM: POWER-UP Figure 10



### **ABSOLUTE MAXIMUM RATINGS\***

### RECOMMENDED DC OPERATING CONDITIONS

(-40°C to +85°C)

| PARAMETER                     | SYMBOL   | MIN           | TYP | MAX                  | UNITS | NOTES |
|-------------------------------|----------|---------------|-----|----------------------|-------|-------|
| Supply Voltage                | $V_{CC}$ | 1.2           |     | 5.5                  | V     | 1     |
| ST and PBRST Input High Level | $V_{IH}$ | 2.0           |     | V <sub>CC</sub> +0.3 | V     | 1, 3  |
|                               |          | $V_{CC}$ -0.5 |     |                      |       | 1, 4  |
| ST and PBRST Input Low Level  | $V_{IL}$ | -0.03         |     | +0.5                 | V     | 1     |

### **DC ELECTRICAL CHARACTERISTICS** (-40°C to +85°C; $V_{CC}$ =1.2V to 5.5V)

| PARAMETER                                 | SYMBOL     | MIN                   | TYP                  | MAX  | UNITS | NOTES |
|-------------------------------------------|------------|-----------------------|----------------------|------|-------|-------|
| V <sub>CC</sub> Trip Point DS1705/DS1706L | $V_{CCTP}$ | 4.50                  | 4.65                 | 4.75 | V     | 1     |
| V <sub>CC</sub> Trip Point DS1706         | $V_{CCTP}$ | 4.25                  | 4.40                 | 4.50 | V     | 1     |
| V <sub>CC</sub> Trip Point DS1706T        | $V_{CCTP}$ | 3.00                  | 3.08                 | 3.15 | V     | 1     |
| V <sub>CC</sub> Trip Point DS1706S        | $V_{CCTP}$ | 2.85                  | 2.93                 | 3.00 | V     | 1     |
| V <sub>CC</sub> Trip Point DS1706P or R   | $V_{CCTP}$ | 2.55                  | 2.63                 | 2.70 | V     | 1     |
| Input Leakage                             | $I_{IL}$   | -1.0                  |                      | +1.0 | μΑ    | 2     |
| Output Current @ 2.4V                     | $I_{OH}$   |                       | 350                  |      | μΑ    | 3     |
| Output Current @ 0.4V                     | $I_{OL}$   | 10                    |                      |      | mA    | 3     |
| Output Voltage @ -500 μA                  | $V_{OH}$   | V <sub>CC</sub> +-0.3 | V <sub>CC</sub> -0.1 |      | V     | 3     |
| Operating Current                         | $I_{CC}$   |                       |                      | 60   | μΑ    | 5     |
| @ V <sub>CC</sub> < 5.5V                  |            |                       |                      |      |       |       |
| Operating Current                         | $I_{CC}$   |                       |                      | 50   | μΑ    | 5     |
| @ V <sub>CC</sub> < 3.6V                  |            | _                     |                      |      |       |       |
| IN Input Trip Point                       | $V_{TP}$   | 1.20                  | 1.25                 | 1.30 | V     | 1     |

### CAPACITANCE

 $(t_A = 25^{\circ}C)$ 

| PARAMETER          | SYMBOL    | MIN | TYP | MAX | UNITS | NOTES |
|--------------------|-----------|-----|-----|-----|-------|-------|
| Input Capacitance  | $C_{IN}$  |     |     | 5   | pF    |       |
| Output Capacitance | $C_{OUT}$ |     |     | 7   | pF    |       |

<sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

<sup>\*\*</sup> The voltage input on IN, ST, and PBRST can be exceeded if the input current is less than 10 mA.

# **AC ELECTRICAL CHARACTERISTICS** (-40°C to +85°C; V<sub>CC</sub>=1.2V to 5.5V)

| PARAMETER                                                               | SYMBOL            | MIN | TYP | MAX | UNITS | NOTES |
|-------------------------------------------------------------------------|-------------------|-----|-----|-----|-------|-------|
| $\overline{PBRST} = V_{IL}$                                             | $t_{PB}$          | 150 |     |     | ns    |       |
| Reset Active Time                                                       | t <sub>RST</sub>  | 130 | 205 | 285 | ms    |       |
| ST Pulse Width                                                          | t <sub>ST</sub>   | 10  |     |     | ns    | 6     |
| V <sub>CC</sub> Detect to RST and RST                                   | t <sub>RPD</sub>  |     | 5   | 8   | μs    | 9     |
| V <sub>CC</sub> Slew Rate                                               | $t_{\mathrm{F}}$  | 20  |     |     | μs    |       |
| V <sub>CC</sub> Detect to RST and RST                                   | $t_{ m RPU}$      | 130 | 205 | 285 | ms    | 7     |
| V <sub>CC</sub> Slew Rate                                               | $t_R$             | 0   |     |     | ns    |       |
| $\overline{\text{PBRST}}$ Stable Low to RST and $\overline{\text{RST}}$ | t <sub>PDLY</sub> |     |     | 250 | ns    |       |
| Watchdog Timeout                                                        | $t_{\mathrm{TD}}$ | 1.0 | 1.6 | 2.2 | S     | 8     |
| VIN Detect to NMI                                                       | t <sub>IPD</sub>  |     | 5   | 8   | μs    | 9     |

#### **NOTES:**

- 1. All voltages are referenced to ground.
- 2. PBRST is internally pulled up to  $V_{CC}$  with an internal impedance of  $40 \text{ k}\Omega$  typical and the  $\overline{\text{ST}}$  input is internally pulled up to  $V_{CC}$  with an internal impedance of  $180 \text{ k}\Omega$  typical.
- 3. V<sub>CC</sub> 2.4V.
- 4.  $V_{CC} < 2.4V$ .
- 5. Measured with outputs open and all inputs at  $V_{CC}$  or ground.
- 6. Must not exceed t<sub>TD</sub> minimum.
- 7.  $t_R = 5 \mu s$ .
- 8. Minimum watchdog time-out tested at 2.7V for the 3.3V devices and 4.5V for the 5.0V devices.
- 9. Noise immunity pulses  $< 2 \mu s$  at  $V_{CCTP}$  minimum will not cause a reset.

## **PART MARKING CODES**



A, B, C and D represents the device type and tolerance.

| ABCD |   |         |
|------|---|---------|
| 705_ | - | DS1705  |
| 706_ | - | DS1706  |
| 706L | - | DS1706L |
| 706P | - | DS1706P |
| 706R | - | DS1706R |
| 706S | - | DS1706S |
| 706T | - | DS1706T |

WWY represents the device manufacturing  $\underline{W}$  ork  $\underline{W}$  eek,  $\underline{Y}$  ear.