

- Meet or Exceed Standards TIA/EIA-422-B and TIA/EIA-485-A
- Designed for Multipoint Bus Transmission on Long Bus Lines in Noisy Environments
- Low Supply-Current Requirement 50 mA Max
- Driver Positive- and Negative-Current Limiting
- Driver Common-Mode Output Voltage Range of -7 V to 12 V
- Thermal Shutdown Protection
- Driver 3-State Outputs Active-High Enable
- Receiver Common-Mode Input Voltage Range of -12 V to 12 V
- Receiver Input Sensitivity . . .  $\pm 200$  mV
- Receiver Hysteresis . . . 50 mV Typ
- Receiver High Input Impedance . . . 12 k $\Omega$  Min
- Receiver 3-State Outputs Active-Low Enable for SN75ALS1177 Only
- Operate From Single 5-V Supply

SN75ALS1177 . . . N OR NS PACKAGE  
(TOP VIEW)



SN75ALS1178 . . . N OR NS PACKAGE  
(TOP VIEW)



## description

The SN75ALS1177 and SN75ALS1178 dual differential drivers and receivers are integrated circuits designed for bidirectional data communication on multipoint bus transmission lines. They are designed for balanced transmission lines and meet standards TIA/EIA-422-B and TIA/EIA-485-A.

The SN75ALS1177 combines dual 3-state differential line drivers and dual 3-state differential input line receivers, both of which operate from a single 5-V power supply. The drivers and receivers have active-high and active-low enables, respectively, which can be externally connected together to function as direction control. The SN75ALS1178 drivers each have an individual active-high enable. Fail-safe design ensures that when the receiver inputs are open, the receiver outputs are always high.

The SN75ALS1177 and SN75ALS1178 are characterized for operation from 0°C to 70°C.

## AVAILABLE OPTIONS

| TA          | PACKAGED DEVICES             |                                  |
|-------------|------------------------------|----------------------------------|
|             | PLASTIC<br>DIP<br>(N)        | PLASTIC<br>SMALL OUTLINE<br>(NS) |
| 0°C to 70°C | SN75ALS1177N<br>SN75ALS1178N | SN75ALS1177NSR<br>SN75ALS1178NSR |

The NS package is only available taped and reeled. Add the suffix R to the device type (e.g., SN75ALS1177NSR).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SN75ALS1177, SN75ALS1178 DUAL DIFFERENTIAL DRIVERS AND RECEIVERS

SLLS154B – MARCH 1993 – REVISED FEBRUARY 2001

## Function Tables

SN75ALS1177, SN75ALS1178  
(each driver)

| INPUT<br>D | ENABLE<br>DE | OUTPUTS |   |
|------------|--------------|---------|---|
|            |              | Y       | Z |
| H          | H            | H       | L |
| L          | H            | L       | H |
| X          | L            | Z       | Z |

SN75ALS1177  
(each receiver)

| DIFFERENTIAL<br>A-B                       | ENABLE<br>RE | OUTPUT<br>Y |
|-------------------------------------------|--------------|-------------|
| $V_{ID} \geq 0.2 \text{ V}$               | L            | H           |
| $-0.2 \text{ V} < V_{ID} < 0.2 \text{ V}$ | L            | ?           |
| $V_{ID} \leq -0.2 \text{ V}$              | L            | L           |
| X                                         | H            | Z           |
| Open                                      | L            | H           |

SN75ALS1178  
(each receiver)

| DIFFERENTIAL<br>A-B                       | OUTPUT<br>Y |
|-------------------------------------------|-------------|
| $V_{ID} \geq 0.2 \text{ V}$               | H           |
| $-0.2 \text{ V} < V_{ID} < 0.2 \text{ V}$ | ?           |
| $V_{ID} \leq -0.2 \text{ V}$              | L           |
| Open                                      | H           |

H = High level, L = Low level,  
? = Indeterminate, X = Irrelevant,  
Z = High impedance (off)

## logic symbol†



† These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

logic diagram (positive logic)



equivalent schematics



# SN75ALS1177, SN75ALS1178 DUAL DIFFERENTIAL DRIVERS AND RECEIVERS

SLLS154B – MARCH 1993 – REVISED FEBRUARY 2001

## schematics of outputs



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

|                                                                        |                |
|------------------------------------------------------------------------|----------------|
| Supply voltage, $V_{CC}$ (see Note 1) .....                            | 7 V            |
| Input voltage, $V_I$ (DE, $\overline{RE}$ , and D inputs) .....        | 7 V            |
| Output voltage range, $V_O$ (driver) .....                             | -9 V to 14 V   |
| Input voltage range, receiver .....                                    | -14 V to 14 V  |
| Receiver differential-input voltage range (see Note 2) .....           | -14 V to 14 V  |
| Receiver low-level output current .....                                | 50 mA          |
| Package thermal impedance, $\theta_{JA}$ (see Note 3): N package ..... | 67°C/W         |
| NS package .....                                                       | 64°C/W         |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds .....     | 260°C          |
| Storage temperature range, $T_{STG}$ .....                             | -65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential input voltage, are with respect to the network ground terminal.  
2. Differential input voltage is measured at the noninverting terminal with respect to the inverting terminal.  
3. The package thermal impedance is calculated in accordance with JESD 51-7.

**recommended operating conditions**

|          |                                |                   | MIN  | NOM  | MAX      | UNIT        |
|----------|--------------------------------|-------------------|------|------|----------|-------------|
| $V_{CC}$ | Supply voltage                 |                   | 4.75 | 5    | 5.25     | V           |
| $V_{ID}$ | Differential input voltage     | Receiver          |      |      | $\pm 12$ | V           |
| $V_{OC}$ | Common-mode output voltage     | Driver            | -7†  |      | 12       | V           |
| $V_{IC}$ | Common-mode input voltage      | Receiver          |      |      | $\pm 12$ | V           |
| $V_{IH}$ | High-level input voltage       | DE, <u>RE</u> , D | 2    |      |          | V           |
| $V_{IL}$ | Low-level input voltage        | DE, <u>RE</u> , D |      | 0.8  |          | V           |
| $I_{OH}$ | High-level output current      | Driver            |      | -60  |          | mA          |
|          |                                | Receiver          |      | -400 |          | $\mu A$     |
| $I_{OL}$ | Low-level output current       | Driver            |      | 60   |          | mA          |
|          |                                | Receiver          |      | 8    |          |             |
| $T_A$    | Operating free-air temperature |                   | 0    | 70   |          | $^{\circ}C$ |

† The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage level only.

# SN75ALS1177, SN75ALS1178

## DUAL DIFFERENTIAL DRIVERS AND RECEIVERS

SLLS154B – MARCH 1993 – REVISED FEBRUARY 2001

### DRIVER SECTION

**electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)**

| PARAMETER         | TEST CONDITIONS                                                               |                  |  | MIN                                              | TYP† | MAX       | UNIT          |
|-------------------|-------------------------------------------------------------------------------|------------------|--|--------------------------------------------------|------|-----------|---------------|
| $V_{IK}$          | $I_I = -18 \text{ mA}$                                                        |                  |  |                                                  |      | -1.5      | V             |
| $V_{OH}$          | $V_{IH} = 2 \text{ V}$ , $V_{IL} = 0.8 \text{ V}$ , $I_{OH} = -33 \text{ mA}$ |                  |  |                                                  |      | 3.3       | V             |
| $V_{OL}$          | $V_{IH} = 2 \text{ V}$ , $V_{IL} = 0.8 \text{ V}$ , $I_{OL} = 33 \text{ mA}$  |                  |  |                                                  |      | 1.1       | V             |
| $ V_{OD1} $       | $I_O = 0$                                                                     |                  |  |                                                  | 1.5  | 6         | V             |
| $ V_{OD2} $       | $V_{CC} = 5 \text{ V}$ , $R_L = 100 \Omega$ , See Figure 1                    |                  |  | $1/2 V_{OD1}$ or $2\ddagger$                     |      |           | V             |
|                   | $R_L = 54 \Omega$ , See Figure 1                                              |                  |  | 1.5                                              | 2.5  | 5         |               |
| $ V_{OD3} $       | See Note 4                                                                    |                  |  |                                                  | 1.5  | 5         | V             |
| $\Delta V_{OD} $  | Change in magnitude of differential output voltage (see Note 5)               |                  |  | $R_L = 54 \Omega$ or $100 \Omega$ , See Figure 1 |      |           | $\pm 0.2$ V   |
| $V_{OC}$          | Common-mode output voltage                                                    |                  |  | $R_L = 54 \Omega$ or $100 \Omega$ , See Figure 1 |      |           | -1§ 3 V       |
| $\Delta V_{OC} $  | Change in magnitude of common-mode output voltage (see Note 5)                |                  |  | $R_L = 54 \Omega$ or $100 \Omega$ , See Figure 1 |      |           | $\pm 0.2$ V   |
| $I_O(\text{OFF})$ | $V_{CC} = 0$ , $V_O = -7 \text{ V}$ to $12 \text{ V}$                         |                  |  |                                                  |      | $\pm 100$ | $\mu\text{A}$ |
| $I_{OZ}$          | $V_O = -7 \text{ V}$ to $12 \text{ V}$                                        |                  |  |                                                  |      | $\pm 100$ | $\mu\text{A}$ |
| $I_{IH}$          | $V_{IH} = 2.7 \text{ V}$                                                      |                  |  |                                                  |      | 100       | $\mu\text{A}$ |
| $I_{IL}$          | $V_{IL} = 0.4 \text{ V}$                                                      |                  |  |                                                  |      | -100      | $\mu\text{A}$ |
| $I_{OS}$          | $V_O = -7 \text{ V}$                                                          |                  |  |                                                  |      | -250      | mA            |
|                   | $V_O = V_{CC}$                                                                |                  |  |                                                  |      | 250       |               |
|                   | $V_O = 12 \text{ V}$                                                          |                  |  |                                                  |      | 250       |               |
|                   | $V_O = 0 \text{ V}$                                                           |                  |  |                                                  |      | 150       |               |
| $I_{CC}$          | No load                                                                       | Outputs enabled  |  |                                                  | 35   | 50        | mA            |
|                   |                                                                               | Outputs disabled |  |                                                  | 20   | 50        |               |

† All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^\circ\text{C}$ .

‡ The minimum  $V_{OD2}$  with a  $100\Omega$  load is either  $1/2 V_{OD1}$  or  $2 \text{ V}$ , whichever is greater.

§ The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage levels only.

NOTES: 4. See TIA/EIA-485-A Figure 3.5, test termination measurement 2.

5.  $\Delta|V_{OD}|$  and  $\Delta|V_{OC}|$  are the changes in magnitude of  $V_{OD}$  and  $V_{OC}$ , respectively, that occur when the input is changed from a high level to a low level.

### switching characteristics at $V_{CC} = 5 \text{ V}$ , $T_A = 25^\circ\text{C}$ (unless otherwise noted)

| PARAMETER | TEST CONDITIONS                                                                                                            |  |  | MIN | TYP | MAX | UNIT |
|-----------|----------------------------------------------------------------------------------------------------------------------------|--|--|-----|-----|-----|------|
| $t_{PLH}$ | Propagation delay time, high- to low-level output<br>$R_L = 60 \Omega$ , $C_{L1} = C_{L2} = 100 \text{ pF}$ , See Figure 3 |  |  | 9   | 15  | 22  | ns   |
| $t_{PHL}$ | Propagation delay time, low- to high-level output<br>$R_L = 60 \Omega$ , $C_{L1} = C_{L2} = 100 \text{ pF}$ , See Figure 3 |  |  | 9   | 15  | 22  | ns   |
| $t_{sk}$  | Output-to-output skew<br>$R_L = 60 \Omega$ , $C_{L1} = C_{L2} = 100 \text{ pF}$ , See Figure 3                             |  |  | 0   | 2   | 8   | ns   |
| $t_{PZH}$ | Output enable time to high level<br>$C_L = 100 \text{ pF}$ , See Figure 4                                                  |  |  | 30  | 35  | 50  | ns   |
| $t_{PZL}$ | Output enable time to low level<br>$C_L = 100 \text{ pF}$ , See Figure 5                                                   |  |  | 5   | 15  | 25  | ns   |
| $t_{PHZ}$ | Output disable time from high level<br>$C_L = 15 \text{ pF}$ , See Figure 4                                                |  |  | 7   | 15  | 30  | ns   |
| $t_{PLZ}$ | Output disable time from low level<br>$C_L = 15 \text{ pF}$ , See Figure 5                                                 |  |  | 7   | 15  | 30  | ns   |

## RECEIVER SECTION

**electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature (unless otherwise noted)**

| PARAMETER |                                                  | TEST CONDITIONS                                                           | MIN                  | TYP <sup>†</sup> | MAX  | UNIT             |
|-----------|--------------------------------------------------|---------------------------------------------------------------------------|----------------------|------------------|------|------------------|
| $V_{IT+}$ | Positive-going input threshold voltage           | $V_O = 2.7 \text{ V}$ , $I_O = -0.4 \text{ mA}$                           |                      | 0.2              |      | V                |
| $V_{IT-}$ | Negative-going input threshold voltage           | $V_O = 0.5 \text{ V}$ , $I_O = 8 \text{ mA}$                              | -0.2‡                |                  |      | V                |
| $V_{hys}$ | Input hysteresis voltage ( $V_{IT+} - V_{IT-}$ ) |                                                                           |                      | 50               |      | mV               |
| $V_{IK}$  | Enable input clamp voltage                       | $I_I = -18 \text{ mA}$                                                    |                      | -1.5             |      | V                |
| $V_{OH}$  | High-level output voltage                        | $V_{ID} = 200 \text{ mV}$ , $I_{OH} = -400 \mu\text{A}$ ,<br>See Figure 2 |                      | 2.7              |      | V                |
| $V_{OL}$  | Low-level output voltage                         | $V_{ID} = 200 \text{ mV}$ , $I_{OL} = 8 \text{ mA}$ ,<br>See Figure 2     |                      | 0.45             |      | V                |
| $I_{OZ}$  | High-impedance-state output current              | $V_O = 0.4 \text{ V}$ to $2.4 \text{ V}$                                  |                      | ±20              |      | $\mu\text{A}$    |
| $I_I$     | Line input current (see Note 6)                  | Other input at 0 V                                                        | $V_I = 12 \text{ V}$ |                  | 1    | mA               |
|           |                                                  |                                                                           | $V_I = -7 \text{ V}$ |                  | -0.8 |                  |
| $I_{IH}$  | High-level input current, $\overline{RE}$        | $V_{IH} = 2.7 \text{ V}$                                                  |                      | 20               |      | $\mu\text{A}$    |
| $I_{IL}$  | Low-level input current, $\overline{RE}$         | $V_{IL} = 0.4 \text{ V}$                                                  |                      | -100             |      | $\mu\text{A}$    |
| $r_I$     | Input resistance                                 |                                                                           |                      | 12               |      | $\text{k}\Omega$ |
| $I_{OS}$  | Short-circuit output current                     | $V_O = 0 \text{ V}$ ,<br>See Note 7                                       | -15                  | -85              |      | mA               |
| $I_{CC}$  | Supply current (total package)                   | No load,<br>Outputs enabled                                               | 35                   | 50               |      | mA               |

† All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^\circ\text{C}$ .

‡ The algebraic convention, where the less positive (more negative) limit is designated as minimum, is used in this data sheet for common-mode output and threshold voltage levels only.

NOTES: 6. Refer to TIA/EIA-422-B, TIA/EIA-423-A, and TIA/EIA-485-A for exact conditions.  
7. Not more than one output should be shorted at a time.

### switching characteristics at $V_{CC} = 5 \text{ V}$ , $T_A = 25^\circ\text{C}$ (unless otherwise noted)

| PARAMETER |                                                   | TEST CONDITIONS                                          | MIN | TYP | MAX | UNIT |
|-----------|---------------------------------------------------|----------------------------------------------------------|-----|-----|-----|------|
| $t_{PLH}$ | Propagation delay time, low- to high-level output | $C_L = 15 \text{ pF}$ ,<br>See Figure 6                  | 15  | 25  | 37  | ns   |
| $t_{PHL}$ | Propagation delay time, high- to low-level output | $C_L = 15 \text{ pF}$ ,<br>See Figure 6                  | 15  | 25  | 37  | ns   |
| $t_{PZH}$ | Output enable time to high level                  | $SN75ALS1177$ , $C_L = 100 \text{ pF}$ ,<br>See Figure 7 | 10  | 20  | 30  | ns   |
| $t_{PZL}$ | Output enable time to low level                   | $SN75ALS1177$ , $C_L = 100 \text{ pF}$ ,<br>See Figure 7 | 10  | 20  | 30  | ns   |
| $t_{PHZ}$ | Output disable time from high level               | $SN75ALS1177$ , $C_L = 15 \text{ pF}$ ,<br>See Figure 7  | 3.5 | 12  | 16  | ns   |
| $t_{PLZ}$ | Output disable time from low level                | $SN75ALS1177$ , $C_L = 15 \text{ pF}$ ,<br>See Figure 7  | 5   | 12  | 16  | ns   |

# SN75ALS1177, SN75ALS1178 DUAL DIFFERENTIAL DRIVERS AND RECEIVERS

SLLS154B – MARCH 1993 – REVISED FEBRUARY 2001

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Test Circuit,  $V_{OD}$  and  $V_{OC}$



Figure 2. Receiver Test Circuit,  $V_{OH}$  and  $V_{OL}$



DRIVER TEST CIRCUIT



Figure 3. Driver Propagation Delay Times



DRIVER TEST CIRCUIT



Figure 4. Driver Enable and Disable Times

NOTES: A.  $C_L$  includes probe and jig capacitance.  
B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq 10$  ns,  $t_f \leq 10$  ns.

PARAMETER MEASUREMENT INFORMATION



DRIVER TEST CIRCUIT



DRIVER VOLTAGE WAVEFORMS

NOTES: A.  $C_L$  includes probe and jig capacitance.  
B. The pulse generator has the following characteristics: PRR  $\leq 1$  MHz, 50% duty cycle,  $t_r \leq 10$  ns,  $t_f \leq 10$  ns.

Figure 5. Driver Enable and Disable Times



RECEIVER TEST CIRCUIT



DRIVER VOLTAGE WAVEFORMS

NOTES: A.  $C_L$  includes probe and jig capacitance.  
B. The pulse generator has the following characteristics: PRR  $\leq 1$  MHz, 50% duty cycle,  $t_r \leq 10$  ns,  $t_f \leq 10$  ns.

Figure 6. Receiver Propagation Delay Times

# SN75ALS1177, SN75ALS1178 DUAL DIFFERENTIAL DRIVERS AND RECEIVERS

SLLS154B – MARCH 1993 – REVISED FEBRUARY 2001

## PARAMETER MEASUREMENT INFORMATION



RECEIVER TEST CIRCUIT



RECEIVER VOLTAGE WAVEFORMS

NOTES: A.  $C_L$  includes probe and jig capacitance.  
B. The pulse generator has the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq 10$  ns,  $t_f \leq 10$  ns.

Figure 7. Receiver Output Enable and Disable Times

**PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|--------------|-----------------|------|-------------|-------------------------|------------------|------------------------------|
| SN75ALS1177N     | ACTIVE                | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS1177NE4   | ACTIVE                | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS1177NSLE  | OBsolete              | SO           | NS              | 16   |             | TBD                     | Call TI          | Call TI                      |
| SN75ALS1177NSR   | ACTIVE                | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS1177NSRE4 | ACTIVE                | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS1178N     | ACTIVE                | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS1178NE4   | ACTIVE                | PDIP         | N               | 16   | 25          | Pb-Free (RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS1178NSLE  | OBsolete              | SO           | NS              | 16   |             | TBD                     | Call TI          | Call TI                      |
| SN75ALS1178NSR   | ACTIVE                | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS1178NSRG4 | ACTIVE                | SO           | NS              | 16   | 2000        | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBsolete:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.

△ Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

△ The 20 pin end lead shoulder width is a vendor option, either half or full width.

## MECHANICAL DATA

**NS (R-PDSO-G\*\*)**

## PLASTIC SMALL-OUTLINE PACKAGE

**14-PINS SHOWN**



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| <b>Products</b>  |                        | <b>Applications</b> |                                                                          |
|------------------|------------------------|---------------------|--------------------------------------------------------------------------|
| Amplifiers       | amplifier.ti.com       | Audio               | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                   |
| Data Converters  | dataconverter.ti.com   | Automotive          | <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>         |
| DSP              | dsp.ti.com             | Broadband           | <a href="http://www.ti.com/broadband">www.ti.com/broadband</a>           |
| Interface        | interface.ti.com       | Digital Control     | <a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a> |
| Logic            | logic.ti.com           | Military            | <a href="http://www.ti.com/military">www.ti.com/military</a>             |
| Power Mgmt       | power.ti.com           | Optical Networking  | <a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a> |
| Microcontrollers | microcontroller.ti.com | Security            | <a href="http://www.ti.com/security">www.ti.com/security</a>             |
|                  |                        | Telephony           | <a href="http://www.ti.com/telephony">www.ti.com/telephony</a>           |
|                  |                        | Video & Imaging     | <a href="http://www.ti.com/video">www.ti.com/video</a>                   |
|                  |                        | Wireless            | <a href="http://www.ti.com/wireless">www.ti.com/wireless</a>             |

Mailing Address: Texas Instruments  
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated