# **TDA8037**

# Low power 3V smart card interface Rev. 1.2 — 30 June 2016

**Product data sheet** 

#### **General description** 1.

The TDA8037 is the cost efficient successor of the established integrated contact smart card reader IC TDA8035. It offers a high level of security for the card performing current limitation, short circuit detection, ESD protection as well as supply supervision. Operating in 3 V supply domain, the current consumption during the shutdown mode of the contact reader is very low. It is therefore the ideal component for a power efficient contact reader.

#### **Features and benefits** 2.

#### 2.1 Protection of the contact smart card

- Thermal and short-circuit protection on all card contacts
- V<sub>CC</sub> regulation:
  - ◆ 3 V ± 5 % on 2 × 220 nF multilayer ceramic capacitors with low ESR
  - Current spikes of 40 nA up to 20 MHz, with controlled rise and fall times, filtered overload detection approximately 120 mA
- Automatic activation and deactivation sequences initiated by software or by hardware in the event of a short-circuit, card take-off, overheating, V<sub>DDhost</sub>, VREG and V<sub>DD</sub> dropping
- Enhanced card-side ElectroStatic Discharge (ESD) protection of (> 8 kV)
- Supply supervisor for killing spikes during power on and off:
  - threshold internally fixed
  - externally by a resistor bridge (with SO28 package only)

#### 2.2 Easy integration into your contact reader

- SW compatible to TDA8024, TDA8034 and TDA8035
- 3 V smart card supply
- Three protected half-duplex bidirectional buffered I/O lines (C4, C7 and C8)
- External clock input up to 20 MHz
- Card clock generation up to 20 MHz using pin CLKDIV with synchronous frequency changes of f<sub>CLKIN</sub>, f<sub>CLKIN</sub>/2 (with SO28 package only)
- Non-inverted control of pin RST using pin RSTIN
- Built-in debouncing on card presence contact
- Multiplexed status signal using pin OFFN
- Chip Select digital input for parallel operation of several TDA8037 ICs (with SO28) package only)



## Low power 3V smart card interface

#### 2.2.1 Other

- TSSOP16 and SO28 package
- SO28 version is footprint compatible with TDA8024T
- Compliant with ISO 7816, Cisco technology and EMV 4.3 payment systems

# 3. Applications

- Pay TV
- Electronic payment
- Identification
- IC card readers for banking

# 4. Quick reference data

Table 1. Quick reference data

 $V_{DDP} = 3.3 \text{ V; } V_{DD(INTF)} = 3.3 \text{ V; } f_{Xtal} = 10 \text{ MHz; GND} = 0 \text{ V; } T_{amb} = 25 \text{ °C; unless otherwise specified}$ 

| Symbol                   | Parameter                              | Conditions                                                          | Min  | Тур | Max  | Unit |  |
|--------------------------|----------------------------------------|---------------------------------------------------------------------|------|-----|------|------|--|
| Supply                   |                                        |                                                                     |      |     |      |      |  |
| $V_{DD}$                 | supply voltage                         |                                                                     | 3    | 3.3 | 3.6  | V    |  |
| I <sub>DD</sub>          | supply current                         | Shutdown mode;                                                      | -    | 250 | 400  | μΑ   |  |
|                          |                                        | f <sub>CLKIN</sub> = stopped                                        |      |     |      |      |  |
|                          |                                        | active mode; CLK = CLKIN; no-load                                   | -    | -   | 5    | mA   |  |
|                          |                                        | active mode; CLK = CLKIN;<br>I <sub>CC</sub> = 65 mA                | -    | -   | 70   | mA   |  |
| Supply volt              | tage for the card: pin V <sub>CC</sub> |                                                                     |      | 1   | 1    |      |  |
| V <sub>CC</sub>          | supply voltage                         | DC I <sub>CC</sub> < 65 mA                                          | 2.85 | -   | 3.15 | V    |  |
|                          |                                        | AC current spikes of 40 nA                                          | 2.76 | -   | 3.24 | V    |  |
| V <sub>ripple(p-p)</sub> | peak-to-peak ripple voltage            | from 20 kHz to 200 MHz                                              | -    | -   | 150  | mV   |  |
| I <sub>CC</sub>          | supply current                         |                                                                     | -    | -   | 65   | mA   |  |
| General                  |                                        |                                                                     | ·    | ·   | ·    |      |  |
| t <sub>deact</sub>       | deactivation time                      | total sequence                                                      | 35   | 90  | 250  | μS   |  |
| P <sub>tot</sub>         | total power dissipation                | $T_{amb} = -25  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ | -    | -   | 0.1  | W    |  |
| T <sub>amb</sub>         | ambient temperature                    |                                                                     | -25  | -   | +85  | °C   |  |

# 5. Ordering information

Table 2. Ordering information

| Type number   | Package | Package                                                                |          |  |  |  |  |  |  |  |
|---------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|
|               | Name    | Description                                                            | Version  |  |  |  |  |  |  |  |
| TDA8037TT     | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 |  |  |  |  |  |  |  |
| TDA8037T SO28 |         | plastic small outline package; 28 leads; body width 7.5 mm             | SOT136-1 |  |  |  |  |  |  |  |

#### Low power 3V smart card interface

# 6. Block diagram



Low power 3V smart card interface

# 7. Pinning information

## 7.1 Pinning



# 7.2 Pinning



# Low power 3V smart card interface

# 7.3 Pin description

Table 3. Pin description

| Symbol          | Pin<br>SO28 | Pin<br>TSSOP16 | Supply          | Туре   | Description                                                                                                                                           |
|-----------------|-------------|----------------|-----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| AUX1UC          | 27          | 1              | $V_{DD}$        | I/O    | auxiliary data line to/from the host (internal 10 k pull-up resistor to $V_{\text{DD}}$ )                                                             |
| AUX2UC          | 28          | 2              | $V_{DD}$        | I/O    | auxiliary data line to/from the host (internal 10 k pull-up resistor to $V_{\text{DD}}$ )                                                             |
| $V_{DD}$        | 6           | 3              | $V_{DD}$        | supply | supply voltage                                                                                                                                        |
| PRESN           | 9           | 4              | V <sub>DD</sub> | I      | card presence contact input (active LOW); if PRESN is true, then the card is considered as present. A debouncing feature of 4.05 ms typ. is built in. |
| I/O             | 11          | 5              | V <sub>CC</sub> | I/O    | data line to/from the card (C7)(internal 10 k pull up resistor to $V_{\text{CC}})$                                                                    |
| AUX2            | 12          | 6              | V <sub>CC</sub> | I/O    | auxiliary data line to/from the card (C8) (internal 10 k pull up resistor to $V_{\text{CC}}$ )                                                        |
| AUX1            | 13          | 7              | V <sub>CC</sub> | I/O    | auxiliary data line to/from the card (C4) (internal 10 k pull up resistor to $V_{\text{CC}}$ )                                                        |
| GND             | 14          | 8              | -               | supply | ground                                                                                                                                                |
| CLK             | 15          | 9              | V <sub>CC</sub> | 0      | clock to the card (C3)                                                                                                                                |
| RST             | 16          | 10             | V <sub>CC</sub> | 0      | card reset (C2)                                                                                                                                       |
| V <sub>CC</sub> | 17          | 11             | V <sub>CC</sub> | 0      | supply for the card (C1) (decouple to GND with 2x 220 nF capacitors with ESR<100 m $\Omega$ ).                                                        |
| CMDVCCN         | 19          | 12             | $V_{DD}$        | I      | start activation sequence input from the host (active LOW)                                                                                            |
| RSTIN           | 20          | 13             | $V_{DD}$        | I      | card reset input from the host (active HIGH)                                                                                                          |
| OFFN            | 23          | 14             | $V_{DD}$        | 0      | NMOS interrupt to the host (active LOW) with 10 k internal pull-up resistor to V <sub>DD</sub> (see fault detection)                                  |
| CLKIN           | 24          | 15             | $V_{DD}$        | I      | external clock                                                                                                                                        |
| I/OUC           | 26          | 16             | $V_{DD}$        | I/O    | host data I/O line (internal 10k pull-up resistor to V <sub>DD</sub> )                                                                                |
| CLKDIV          | 1           | nc             | $V_{DD}$        | I      | control for choosing CLK frequency                                                                                                                    |
| TEST            | 4           | nc             | $V_{DD}$        | I      | test mode                                                                                                                                             |
| PORADJ          | 18          | nc             | $V_{DD}$        | I      | input for $V_{\text{DDhost}}$ supervisor. PORADJ threshold can be changed with an external R bridge.                                                  |
| CS              | 21          | nc             | $V_{DD}$        | I      | chip select input from the host (active High)                                                                                                         |

#### Low power 3V smart card interface

# 8. Functional description

**Remark:** The ISO 7816 terminology convention has been adhered to throughout this document, and it is assumed that the reader is familiar with this convention.

# 8.1 Power supply

Power supply voltage V<sub>DD</sub> is from 3 V to 3.6 V.

All interface signals with the system controller are referenced to  $V_{DD}$ . All card contacts remain inactive during powering up or powering down.

Internal regulator V<sub>REG</sub> is 1.8 V.

After powering the device, OFFN remains low until CMDVCCN is set high and PRESN is low.

During power off, OFFN falls low when V<sub>DD</sub> is below the threshold voltage falling.

The frequency of the internal oscillator (f<sub>osc(int)</sub>) used for the activation sequences is put in low frequency mode. It is to save power consumption while CMDVCCN is kept at high level (card not activated).

#### 8.2 Voltage supervisor



The voltage supervisor is used as a power-on reset, and also as supply drop detection during a card session. The threshold of the voltage supervisor is set internally in the IC for  $V_{DD}$  and  $V_{REG}$ . The threshold can be adjusted externally for  $V_{DDhost}$  using the PORADJ pin. As long as  $V_{DD}$  is less than  $V_{th}(V_{DD}) + V_{hys}(V_{DD})$ , the IC remains inactive whatever the levels on the command lines are. It lasts during  $t_w$  after  $V_{DD}$  has reached a level higher than  $V_{th}(V_{DD}) + V_{hys}(V_{DD})$ . The outputs of the  $V_{DD}$ ,  $V_{REG}$  and  $V_{DDhost}$  supervisors, are combined and sent to a digital controller in order to reset the TDA8037. The defined reset

TDA8037

#### Low power 3V smart card interface

pulse of approximately 5.7 ms ( $t_w = 2048 \times 1/(f_{osc(int)\_Low})$ , is used internally for maintaining the IC in an inactive mode during the supply voltage power-on (see <u>Figure 5</u>, <u>Figure 6</u>, <u>Figure 7</u>, <u>Figure 8</u> and <u>Figure 9</u>). When  $V_{DD}$  falls below  $V_{th}(V_{DD})$ ,  $V_{th}(V_{REG})$  or  $V_{DDhost}$  falls below  $V_{th}(V_{DDhost})$ , a deactivation sequence is performed.



## 8.3 Clock circuitry

To generate the card clock CLK, the TDA8037 uses an external clock provided on CLKIN pin. Apply the external clock to CLKIN before CMDVCCN falling edge signal.

The frequency is chosen as f<sub>CLKIN</sub>, f<sub>CLKIN/2</sub> via the pins CLKDIV.

The frequency change is synchronous, which means that during transition, no pulse is shorter than 45 % of the smallest period. It ensures that the first and last clock pulse around the change has the correct width. When changing the frequency dynamically, the change is effective for only 10 periods of CLKIN after the command.

The duty cycle on pin CLK shall be between 45 % and 55 %.

Table 4. Clock configuration (SO28 only)

| CLKDIV | CLK                   |
|--------|-----------------------|
| 0      | fclkin                |
| 1      | f <sub>CLKIN</sub> /2 |

#### 8.4 I/O circuitry

The three data lines I/O, AUX1 and AUX2 are identical.

By pulling both lines (I/O and I/OUC) HIGH via a 10 k $\Omega$  resistor (I/O to V<sub>CC</sub> and I/OUC to V<sub>DD</sub>), the idle state is realized.

I/O is referenced to  $V_{CC}$ , and I/OUC to  $V_{DD}$ , thus allowing operation with  $V_{CC} \neq V_{DD}$ .

TDA8037

#### Low power 3V smart card interface

The first side on which a falling edge occurs becomes the master. An anti-latch circuit disables the detection of falling edges on the other line, which becomes a slave.

After a time delay t<sub>d(edge)</sub>, the logic 0 on the master side is transmitted to the slave side.

When the master side returns to logic 1, the slave side transmits the logic 1 during the time delay  $t_{\text{pu}}$ . After which, both sides return to their Idle states.

This active pull-up feature ensures fast Low to High transitions. It is able to deliver more than 1 mA up to an output voltage of 0.9  $V_{CC}$  on an 80 pF load. At the end of the active pull-up pulse, the output voltage only depends on the internal pull-up resistor, and on the load current.

The current to/from the cards I/O lines, is internally limited to 15 mA.

The maximum frequency on these lines is 1.5 MHz.

#### 8.5 CS control

The CS (Chip Select) input allows multiple devices to operate in parallel. When CS is

high, the system interface signals operate as described. When CS is low, the signals CMDVCCN, RSTIN and CLKDIV are latched. I/OUC, AUX1UC and AUX2UC are set to high impedance pull-up mode and data is no longer passed to or from the smart card. The OFFN output is a 3-state output.

#### 8.6 Shutdown mode

After power-on reset, the circuit enters the Shutdown mode if CMDVCCN input pin is set to a logic high. A minimum number of circuits are active while waiting for the microcontroller to start a session.

- 1. All card contacts are inactive (approximately 200  $\Omega$  to GND).
- 2. I/OUC, AUX1UC and AUX2UC are high impedance (10  $k\Omega$  pull-up resistor connected to  $V_{DD}$ ).
- 3. Voltage generators are stopped.
- 4. Voltage supervisor is active.
- 5. The internal oscillator runs at its low frequency.

## Low power 3V smart card interface

## 8.7 Activation sequence

The following sequence then occurs with external clock (see Figure 6):

 $T = 64 \times T_{oscint}$  (freq high)

- 1. CMDVCCN is pulled Low (t0)
- 2. The internal oscillator changes to its high frequency ( $t1 = t0+\sim$ )
- 3.  $V_{CC}$  rises from 0 to selected  $V_{CC}$  value (3 V) with a controlled slope (( $t_2 = t_1 + 3T/2$ )
- 4. I/O, AUX1 and AUX2 are enabled ( $t_3 = t_1 + 10T$ ); they were pulled LOW until this moment
- 5. CLK is applied to the C3 contact  $(t_4 = t_3 + x)$  with 200 ns < x <  $10 \times 1/f_{CLKIN}$
- 6. RST is enabled  $(t_5 = t_1 + 13T)$ .



#### Low power 3V smart card interface

## 8.8 Deactivation sequence

When a session is completed, the microcontroller sets the CMDVCCN line to the HIGH state. The circuit then executes an automatic deactivation sequence by counting the sequencer back and ends in the inactive state (see Figure 7):

Note: CMDVCCN line should not be set to High state until activation sequence has not completed. Else, this deactivation command is not taken into account.

- 1. RST goes LOW  $(t_{11} = t_{10} + 3T/64)$
- 2. CLK is stopped LOW  $(t_{12} = t_{11} + T/2)$
- 3. I/O, AUX1 and AUX2 are pulled LOW  $(t_{13} = t_{11} + T)$
- 4.  $V_{CC}$  falls to zero ( $t_{14} = t_{11} + 3T/2$ ). The deactivation sequence is completed when  $V_{CC}$  reaches its inactive state
- 5.  $V_{CC} < 0.4 \text{ V}$  (t<sub>de</sub> = t<sub>11</sub> + 3T/2 + V<sub>CC</sub> fall time)
- 6. All card contacts become low-impedance to GND. I/OUC, AUX1UC and AUX2UC remain pulled up to  $V_{DD}$  via a 10 k $\Omega$  resistor.
- 7. The internal oscillator reverts to its lower frequency.



## 8.9 V<sub>CC</sub> regulator

 $V_{CC}$  buffer is able to deliver up to 65 mA continuously at  $V_{CC} = 3$  V.

It has an internal overload detection at approximately 125 mA.

This detection is internally filtered, allowing the card to draw spurious current pulses up to 200 mA for some ms, without causing a deactivation. The average current value must stay below maximum.

#### Low power 3V smart card interface

#### 8.10 Fault detection

The circuit monitors the following fault conditions:

- short-circuit or high current on V<sub>CC</sub>
- · Card removal during transaction
- V<sub>DD</sub>, V<sub>REG</sub> or V<sub>DDhost</sub> dropping
- overheating.

There are two different cases (see Figure 8 on page 12):

- CMDVCCN High: (outside a card session) then, if the card is not in the reader, OFFN is Low. It is High when the card is in the reader. The supply supervisor detects a supply voltage drop on V<sub>DD</sub>. It generates an internal power-on reset pulse, but does not act upon OFFN. The card is not powered-up, so no short-circuit or overheating is detected.
- 2. CMDVCCN Low: (within a card session) then, OFFN falls Low in any of the aforementioned cases. As soon as the fault is detected, an emergency deactivation is automatically performed. When the system controller sets CMDVCCN back to High, it may sense OFFN again after complete deactivation sequence. It does it to distinguish between a hardware problem or a card extraction. If the card is still present, OFFN then returns High.

A bounce may occur on PRESN signal during card insertion or withdrawal. It depends on the type of card presence switch within the connector (normally close or normally open), and on the mechanical characteristics of the switch. To counter the bounce, a debounce feature of approximately 4.05 ms ( $t_{deb} = 1280 \times 1/(f_{osc(int)})_{Low}$ ) is integrated in the device.

When the card is inserted, OFFN goes High only at the end of the debounce time (see Figure 9 on page 12).

When the card is extracted, an automatic deactivation sequence of the card is performed on the first True/False transition on PRESN, and OFFN goes Low.

# Low power 3V smart card interface





#### Low power 3V smart card interface

# 9. Limiting values

All card contacts are protected against a short-circuit with any other card contact.

Stress beyond the limiting values can damage the device permanently. The values are stress ratings only and functional operation of the device under these conditions is not implied.

**Table 5.** Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                       | Conditions                                                                                                                 | Min  | Max  | Unit |
|------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|------|------|
| $V_{DD}$         | supply voltage                  |                                                                                                                            | -0.3 | +4.5 | V    |
| V <sub>IH</sub>  | HIGH-level input voltage        | · · · · · · · · · · · · · · · · · · ·                                                                                      |      | +4.5 | V    |
|                  |                                 | I/O, RST, AUX1, AUX2 and CLK                                                                                               | -0.3 | +4.5 | V    |
| T <sub>amb</sub> | ambient temperature             |                                                                                                                            | -25  | +85  | °C   |
| T <sub>stg</sub> | storage temperature             |                                                                                                                            | -55  | +150 | °C   |
| Tj               | junction temperature            |                                                                                                                            | -    | 125  | °C   |
| P <sub>tot</sub> | total power dissipation         | $T_{amb}$ = -25 °C to +85 °C                                                                                               | -    | 0.1  | W    |
| V <sub>ESD</sub> | electrostatic discharge voltage | Human Body Model (HBM)<br>on card pins I/O, RST, V <sub>CC</sub> ,<br>AUX1, CLK, AUX2, PRESN<br>within typical application | -8   | +8   | kV   |
|                  |                                 | Human Body Model (HBM) on all other pins                                                                                   | -2   | +2   | kV   |
|                  |                                 | Machine Model (MM) on all pins                                                                                             | -200 | +200 | V    |
|                  |                                 | Field Charged Device<br>Model (FCDM) on all pins                                                                           | -500 | +500 | V    |

# 10. Thermal characteristics

Table 6. Thermal characteristics

| Symbol               | Package name | Parameter                                   | Conditions  | Тур | Unit |
|----------------------|--------------|---------------------------------------------|-------------|-----|------|
| R <sub>th(j-a)</sub> | TSSOP16      | thermal resistance from junction to ambient | in free air | 160 | °C/W |
| R <sub>th(j-a)</sub> | SO28         | thermal resistance from junction to ambient | in free air | 69  | °C/W |

# Low power 3V smart card interface

# 11. Characteristics

Table 7. Characteristics of IC

 $V_{DD} = 3.3 \text{ V}$ ; Clock in = 10 MHz; GND = 0 V;  $T_{amb} = 25 \text{ °C}$ ; unless otherwise specified

| Symbol                   | Parameter                                 | Conditions                                                                        | Min   | Тур   | Max                | Unit |
|--------------------------|-------------------------------------------|-----------------------------------------------------------------------------------|-------|-------|--------------------|------|
| Supply voltage           | е                                         |                                                                                   |       | ,     |                    |      |
| $V_{DD}$                 | supply voltage                            |                                                                                   | 3     | 3.3   | 3.6                | V    |
| I <sub>DD</sub>          | supply current                            | Shutdown mode;                                                                    | -     | 250   | 400                | μΑ   |
|                          |                                           | f <sub>CLKIN</sub> = stopped                                                      |       |       |                    |      |
|                          |                                           | active mode; CLK = CLKIN; No-load                                                 | -     | -     | 5                  | mA   |
|                          |                                           | active mode; CLK=CLKIN;<br>I <sub>CC</sub> = 65 mA                                | -     | -     | 70                 | mA   |
| V <sub>th(VREG)</sub>    | V <sub>REG</sub> threshold voltage        | falling                                                                           | 1.20  | 1.35  | 1.5                | V    |
| V <sub>hys(VREG)</sub>   | V <sub>REG</sub> hysteresis voltage       |                                                                                   | 60    | 75    | 90                 | mV   |
| $V_{th(VDD)}$            | V <sub>DD</sub> threshold voltage         | falling                                                                           | 2.45  | 2.6   | 2.75               | V    |
| V <sub>hys(VDD)</sub>    | V <sub>DD</sub> hysteresis voltage        |                                                                                   | 10    | 50    | 100                | mV   |
| t <sub>w</sub>           | pulse width                               |                                                                                   | 4.87  | 6.82  | 11.3               | ms   |
| $V_{th(L)(PORADJ)}$      | LOW-level threshold voltage on pin PORADJ | external resistors on PORADJ                                                      | 0.75  | 0.84  | 0.93               | V    |
| V <sub>hys(PORADJ)</sub> | hysteresis voltage on pin<br>PORADJ       |                                                                                   | 20    | 75    | 130                | mV   |
| IL                       | leakage current                           | pin PORADJ                                                                        | -1    | -     | +1                 | μА   |
| V <sub>REG</sub>         |                                           | <u>'</u>                                                                          |       |       |                    |      |
| V <sub>o</sub>           | output voltage                            |                                                                                   | 1.62  | 1.8   | 1.98               | V    |
|                          | oltage (V <sub>CC</sub> )[1]              |                                                                                   |       |       |                    |      |
| C <sub>dec</sub>         | decoupling capacitance                    | connected on V <sub>CC</sub><br>(220 nF + 220 nF 10 %)                            | 396   | -     | 484                | nF   |
| V <sub>o</sub>           | output voltage                            | inactive mode; no load                                                            | -0.1  | -     | +0.1               | V    |
| -                        |                                           | inactive mode; I <sub>o</sub> = 1 mA                                              | -0.1  | -     | +0.3               | V    |
| Io                       | output current                            | inactive mode                                                                     | -     | -     | -1                 | mA   |
|                          | ·                                         | at grounded pin V <sub>CC</sub>                                                   |       |       |                    |      |
| V <sub>CC</sub>          | supply voltage                            | active mode; I <sub>CC</sub> < 65 mA DC                                           | 2.85  | 3.05  | 3.15               | V    |
|                          |                                           | active mode; current pulses of 40 nA/s with I <sub>CC</sub> < 200 mA, t < 400 ns; | 2.76  | -     | 3.20               | V    |
| V <sub>ripple(p-p)</sub> | peak-to-peak ripple voltage               | from 20 kHz to 200 MHz                                                            | -     | -     | 150                | mV   |
| Icc                      | supply current                            |                                                                                   | -     | -     | 65                 | mA   |
| SR                       | slew rate                                 |                                                                                   | 0.030 | 0.075 | 0.120              | V/µs |
| External clock           | (CLKIN)                                   | •                                                                                 |       | '     |                    |      |
| f <sub>ext(CLKIN)</sub>  | external frequency on pin CLKIN           |                                                                                   | 1     | -     | 20                 | MHz  |
| δ                        | duty cycle                                |                                                                                   | 48    | -     | 52                 | %    |
| V <sub>IL</sub>          | LOW-level input voltage                   |                                                                                   | -0.3  | -     | 0.3V <sub>DD</sub> | V    |
|                          |                                           | 1                                                                                 |       |       | 1                  | 1    |

# Low power 3V smart card interface

 Table 7.
 Characteristics of IC ...continued

 $V_{DD} = 3.3 \text{ V; Clock in} = 10 \text{ MHz; GND} = 0 \text{ V; } T_{amb} = 25 \text{ °C; unless otherwise specified}$ 

| Symbol             | Parameter                      | Conditions                                                          | Min                | Тур       | Max                   | Unit |
|--------------------|--------------------------------|---------------------------------------------------------------------|--------------------|-----------|-----------------------|------|
| $V_{IH}$           | HIGH-level input voltage       |                                                                     | 0.7V <sub>DD</sub> | -         | V <sub>DD</sub> + 0.3 | V    |
| t <sub>r(i)</sub>  | input rise time                | f <sub>CLK</sub> = f <sub>CLKIN</sub> = 20 MHz on external clock    | -                  | -         | 4                     | ns   |
|                    |                                | f <sub>CLK</sub> = f <sub>CLKIN</sub> = 10 MHz on<br>external clock | -                  | -         | 8                     | ns   |
|                    |                                | f <sub>CLK</sub> = f <sub>CLKIN</sub> = 5 MHz on<br>external clock  | -                  | -         | 16                    | ns   |
| t <sub>f(i)</sub>  | input fall time                | f <sub>CLK</sub> = f <sub>CLKIN</sub> = 20 MHz on<br>external clock | -                  | -         | 4                     | ns   |
|                    |                                | f <sub>CLK</sub> = f <sub>CLKIN</sub> = 10 MHz on<br>external clock | -                  | -         | 8                     | ns   |
|                    |                                | f <sub>CLK</sub> = f <sub>CLKIN</sub> = 5 MHz on<br>external clock  | -                  | -         | 16                    | ns   |
| Data lines (       | pins I/O, I/OUC, AUX1, AUX2,   | AUXIUC, AUX2UC)                                                     |                    |           |                       |      |
| t <sub>d</sub>     | delay time                     | falling edge on pins I/O and I/OUC or I/OUC and I/O                 | -                  | -         | 200                   | ns   |
| t <sub>w(pu)</sub> | pull-up pulse width            |                                                                     | 200                | -         | 400                   | ns   |
| f <sub>max</sub>   | maximum frequency              | on data lines                                                       | -                  | -         | 1                     | MHz  |
| Ci                 | input capacitance              | on data lines                                                       | -                  | -         | 10                    | pF   |
| Data lines to      | o the card (pins I/O, AUX1, AU | JX2); (Integrated 10 kΩ pull-u                                      | p resistor conr    | nected to | V <sub>CC</sub> )     |      |
| Vo                 | output voltage                 | inactive mode; no load                                              | 0                  | -         | 0.1                   | V    |
|                    |                                | inactive mode; I <sub>o</sub> = 1 mA                                | 0                  | -         | 0.3                   | V    |
| Io                 | output current                 | inactive mode                                                       | -                  | -         | -1                    | mA   |
|                    |                                | at grounded pin I/O                                                 |                    |           |                       |      |
| $V_{OL}$           | LOW-level output voltage       | I <sub>OL</sub> = 1 mA                                              | 0                  | -         | 0.3                   | V    |
|                    |                                | $I_{OL} \ge 15 \text{ mA}$                                          | $V_{CC}-0.4$       | -         | V <sub>CC</sub>       | V    |
| $V_{OH}$           | HIGH-level output voltage      | No DC load                                                          | 0.9V <sub>CC</sub> | -         | V <sub>CC</sub> + 0.1 | V    |
|                    |                                | $I_{OH} < -40 \mu A$                                                | 0.8V <sub>CC</sub> |           | $V_{CC} + 0.1$        | V    |
|                    |                                | $I_{OH} \ge -15 \text{ mA}$                                         | 0                  | -         | 0.4                   | V    |
| $V_{IL}$           | LOW-level input voltage        |                                                                     | -0.3               | -         | +0.8                  | V    |
| $V_{IH}$           | HIGH-level input voltage       |                                                                     | 0.6V <sub>CC</sub> | -         | V <sub>CC</sub>       | V    |
| $V_{hys}$          | hysteresis voltage             | on I/O                                                              | 30                 | 115       | 200                   | mV   |
| $I_{IL}$           | LOW-level input current        | on I/O; V <sub>IL</sub> =0                                          | -                  | -         | 600                   | μΑ   |
| I <sub>IH</sub>    | HIGH-level input current       | on I/O; V <sub>IH</sub> = V <sub>CC</sub>                           | -                  | -         | 10                    | μΑ   |
| $t_{r(i)}$         | input rise time                | from $V_{\rm IL}$ max to $V_{\rm IH}$ min                           | -                  | -         | 1.2                   | μS   |
| t <sub>f(i)</sub>  | input fall time                | from V <sub>IL</sub> max to V <sub>IH</sub> min                     | -                  | -         | 1.2                   | μs   |
| t <sub>r(o)</sub>  | output rise time               | $C_L \le 80 \text{ pF}$ ; 10 % to 90 % from 0 to $V_{CC}$           | -                  | -         | 0.1                   | μS   |
| $t_{f(o)}$         | output fall time               | $C_L \le 80 \text{ pF}$ ; 10 % to 90 % from 0 to $V_{CC}$           | -                  | -         | 0.1                   | μS   |
| R <sub>pu</sub>    | pull-up resistance             | connected to V <sub>CC</sub>                                        | 8 k                | 10 k      | 12 k                  | Ω    |
| $I_{pu}$           | pull-up current                | $V_{OH} = 0.9 V_{CC}, C = 80 pF$                                    | -20                | -12       | -4                    | mA   |

# Low power 3V smart card interface

 Table 7.
 Characteristics of IC ...continued

 $V_{DD} = 3.3 \text{ V; Clock in} = 10 \text{ MHz; GND} = 0 \text{ V; } T_{amb} = 25 \text{ °C; unless otherwise specified}$ 

| Symbol                          | Parameter                     | Conditions                                                                             | Min                   | Тур       | Max                   | Unit |
|---------------------------------|-------------------------------|----------------------------------------------------------------------------------------|-----------------------|-----------|-----------------------|------|
| $V_{\text{high}}$               | high voltage                  | instantaneous voltage level:<br>1 pF cross capacitance load<br>between pin I/O and CLK | 0.7V <sub>CC</sub>    | -         | V <sub>CC</sub> + 0.3 | V    |
| $V_{low}$                       | low voltage                   | instantaneous voltage level:<br>1 pF cross capacitance load<br>between pin I/O and CLK | -0.3                  | -         | +0.4                  | V    |
| Data lines t                    | o the system; pins I/OμC, AUX | (1μC, AUX2μC (Integrated 10ks                                                          | Ω pull-up resi        | stor to V | <sub>DD</sub> ))      |      |
| $V_{OL}$                        | LOW-level output voltage      | I <sub>OL</sub> = 1 mA                                                                 | 0                     | -         | 0.3                   | V    |
| $V_{OH}$                        | HIGH-level output voltage     | No DC load                                                                             | 0.9V <sub>DD</sub>    | -         | V <sub>DD</sub> + 0.1 | V    |
|                                 |                               | $I_{OH} \le 40 \ \mu A$                                                                | 0.75V <sub>DD</sub>   | -         | V <sub>DD</sub> + 0.1 | V    |
| V <sub>IL</sub>                 | LOW-level input voltage       |                                                                                        | -0.3                  | -         | 0.3V <sub>DD</sub>    | V    |
| V <sub>IH</sub>                 | HIGH-level input voltage      |                                                                                        | $0.7V_{DD}$           |           | V <sub>DD</sub> + 0.3 | V    |
| V <sub>hys</sub>                | hysteresis voltage            | on I/Ouc                                                                               | 0.05V <sub>DD</sub>   | -         | 0.25V <sub>DD</sub>   | V    |
| I <sub>LH</sub>                 | HIGH-level leakage current    | $V_{IH} = V_{DD}$                                                                      | -                     | -         | 10                    | μΑ   |
| I <sub>IL</sub>                 | LOW-level input current       | V <sub>IL</sub> = 0                                                                    | -                     | -         | 600                   | μΑ   |
| R <sub>pu</sub>                 | pull-up resistance            | connected to V <sub>DD</sub>                                                           | 8                     | 11        | 14                    | kΩ   |
| t <sub>r(i)</sub>               | input rise time               | from V <sub>IL</sub> max to V <sub>IH</sub> min                                        | -                     | -         | 1.2                   | μS   |
| t <sub>f(i)</sub>               | input fall time               | from V <sub>IL</sub> max to V <sub>IH</sub> min                                        | -                     | -         | 1.2                   | μS   |
| t <sub>r(o)</sub>               | output rise time              | $C_L \leq 30$ pF; 10 % to 90 % from 0 to $V_{DD}$                                      | -                     | -         | 0.1                   | μS   |
| $t_{f(O)}$                      | output fall time              | $C_L \leq 30$ pF; 10% to 90% from 0 to $V_{DD}$                                        | -                     | -         | 0.1                   | μS   |
| I <sub>pu</sub><br>Internal osc | pull-up current               | $V_{OH} = 0.9 V_{DD}, C = 30 pF$                                                       | -1                    | -         | -                     | mA   |
| f <sub>osc(int)</sub>           | internal oscillator           | inactive state: osc(int)_Low                                                           | 180                   | 300       | 420                   | kHz  |
| 030(1111)                       | frequency                     | active state: osc(int)_High                                                            | 1.5                   | 2.5       | 3.5                   | MHz  |
| Reset outpo                     | ut to the card (RST)          | , , , , , , , , , , , , , , , , , , ,                                                  |                       |           |                       |      |
| V <sub>o</sub>                  | output voltage                | inactive mode; no load                                                                 | 0                     | -         | 0.1                   | V    |
| •                               |                               | inactive mode; I <sub>o</sub> = 1 mA                                                   | 0                     | -         | 0.3                   | V    |
| Io                              | output current                | inactive mode at grounded pin RST                                                      | -                     | -         | -1                    | mA   |
| t <sub>d</sub>                  | delay time                    | between RSTIN and RST,<br>RST enabled                                                  | -                     | -         | 200                   | ns   |
| V <sub>OL</sub>                 | LOW-level output voltage      | I <sub>OL</sub> = 200 μA                                                               | 0                     | -         | 0.2                   | V    |
| -                               |                               | I <sub>OL</sub> = 20 mA (current limit)                                                | V <sub>CC</sub> - 0.4 | -         | V <sub>CC</sub>       | V    |
| V <sub>OH</sub>                 | HIGH-level output voltage     | $I_{OH} = -200  \mu A$                                                                 | 0.9V <sub>CC</sub>    | -         | V <sub>CC</sub>       | V    |
| -                               |                               | I <sub>OH</sub> = -20 mA (current limit)                                               | 0                     | -         | 0.4                   | V    |
| t <sub>r</sub>                  | rise time                     | C <sub>L</sub> = 100 pF                                                                | -                     | -         | 0.1                   | μS   |
| t <sub>f</sub>                  | fall time                     | C <sub>L</sub> = 100 pF                                                                | -                     | -         | 0.1                   | μS   |
| V <sub>high</sub>               | high voltage                  | instantaneous voltage level: 1 pF cross capacitance load between pin RST and CLK       | 0.85V <sub>CC</sub>   | -         | V <sub>CC</sub> + 0.3 | V    |

# Low power 3V smart card interface

 Table 7.
 Characteristics of IC ...continued

 $V_{DD} = 3.3 \text{ V; Clock in} = 10 \text{ MHz; GND} = 0 \text{ V; } T_{amb} = 25 \text{ °C; unless otherwise specified}$ 

| Symbol           | Parameter                     | Conditions                                                                                               | Min                 | Тур | Max                      | Unit |
|------------------|-------------------------------|----------------------------------------------------------------------------------------------------------|---------------------|-----|--------------------------|------|
| V <sub>low</sub> | low voltage                   | instantaneous voltage level:<br>1 pF cross capacitance load<br>between pin RST and CLK                   | -0.3                | -   | +0.32                    | V    |
| Clock outp       | ut to the card (CLK)          |                                                                                                          |                     |     |                          |      |
| Vo               | output voltage                | inactive mode; no load                                                                                   | no load 0 -         |     |                          | V    |
|                  |                               | inactive mode; I <sub>o</sub> = 1 mA                                                                     | 0                   | -   | 0.3                      | V    |
| Io               | output current                | inactive mode                                                                                            | -                   | -   | -1                       | mΑ   |
|                  |                               | at grounded pin CLK                                                                                      |                     |     |                          |      |
| $V_{OL}$         | LOW-level output voltage      | $I_{OL} = 200 \mu A$                                                                                     | 0                   | -   | 0.3                      | V    |
|                  |                               | I <sub>OL</sub> = 70 mA (current limit)                                                                  | $V_{CC}-0.4$        | -   | V <sub>CC</sub>          | V    |
| V <sub>OH</sub>  | HIGH-level output voltage     | I <sub>OH</sub> = -200 μA                                                                                | 0.9V <sub>CC</sub>  | -   | V <sub>CC</sub>          | V    |
|                  |                               | I <sub>OH</sub> = -70 mA (current limit)                                                                 | 0                   | -   | 0.4                      | V    |
| t <sub>r</sub>   | rise time                     | $C_L = 30 \text{ pF} \ ^{2}, f_{CLK} = 5 \text{ MHz}$                                                    | -                   | -   | 16                       | ns   |
|                  |                               | $C_L = 30 \text{ pF} \ ^{2}, f_{CLK} = 10 \text{ MHz}$                                                   | -                   | -   | 8                        | ns   |
| t <sub>f</sub>   | fall time                     | $C_L = 30 \text{ pF} \ ^{2}, f_{CLK} = 5 \text{ MHz}$                                                    | -                   | -   | 16                       | ns   |
|                  |                               | $C_L = 30 \text{ pF} \ ^{2}, f_{CLK} = 10 \text{ MHz}$                                                   | -                   | -   | 8                        | ns   |
| f <sub>clk</sub> | clock frequency on pin<br>CLK | operational                                                                                              | 0                   | -   | 10                       | MHz  |
| δ                | duty cycle                    | $C_L = 30 \text{ pF} \frac{[2]}{}$                                                                       | 45                  | -   | 55                       | %    |
| SR               | slew rate                     | rise and fall; C <sub>L</sub> = 30 pF                                                                    | 0.12                | -   | -                        | V/ns |
| $V_{high}$       | high voltage                  | instantaneous voltage level:<br>1 pF cross capacitance load<br>between pin CLK and RST or<br>CLK and I/O | 0.85V <sub>CC</sub> | -   | V <sub>CC</sub> + 0.3    | V    |
| $V_{low}$        | low voltage                   | instantaneous voltage level:<br>1 pF cross capacitance load<br>between pin RST and I/O                   | -0.3                | -   | +0.50                    | V    |
| Control inp      | outs (pins CS, CMDVCCN, CLK   | DIV, RSTIN, TEST)[3]                                                                                     |                     |     |                          |      |
| $V_{IL}$         | LOW-level input voltage       |                                                                                                          | -0.3                | -   | +0.3V <sub>DD</sub>      | V    |
| $V_{IH}$         | HIGH-level input voltage      |                                                                                                          | $0.7V_{DD}$         | -   | $V_{DD} + 0.3$           | V    |
| $V_{hys}$        | hysteresis voltage            | on control input                                                                                         | 0.05V <sub>DD</sub> | -   | 0.25V <sub>DD</sub>      | V    |
| I <sub>LL</sub>  | LOW-level leakage current     | $V_{IL} = 0$                                                                                             | -                   | -   | 1                        | μΑ   |
| I <sub>LH</sub>  | HIGH-level leakage current    | $V_{IH} = V_{DD}$                                                                                        | -                   | -   | 1                        | μА   |
| Card prese       | ence input (PRESN); PRESN ha  | s an integrated pull down res                                                                            | istor[3]            | '   | 1                        |      |
| V <sub>IL</sub>  | LOW-level input voltage       |                                                                                                          | -0.3                | -   | 0.3V <sub>DD(INTF)</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage      |                                                                                                          | 0.7V <sub>DD</sub>  | -   | $V_{DD} + 0.3$           | V    |
| V <sub>hys</sub> | hysteresis voltage            |                                                                                                          | 0.05V <sub>DD</sub> | -   | 0.1V <sub>DD</sub>       | V    |
| I <sub>LL</sub>  | LOW-level leakage current     | V <sub>IL</sub> = 0                                                                                      | -                   | -   | 1                        | μΑ   |
| I <sub>LH</sub>  | HIGH-level leakage current    | $V_{IH} = V_{DD}$                                                                                        | -                   | -   | 5                        | μΑ   |

## Low power 3V smart card interface

Table 7. Characteristics of IC ...continued

 $V_{DD} = 3.3 \text{ V}$ ; Clock in = 10 MHz; GND = 0 V;  $T_{amb} = 25 \text{ °C}$ ; unless otherwise specified

| Symbol             | Parameter                     | Conditions                                                     | Min                    | Тур  | Max  | Unit |  |  |  |  |
|--------------------|-------------------------------|----------------------------------------------------------------|------------------------|------|------|------|--|--|--|--|
| OFFN outpu         | ut (pin OFFN is an NMOS drain | n with a 10 kΩ pull-up resisto                                 | r to V <sub>DD</sub> ) |      | -    |      |  |  |  |  |
| V <sub>OL</sub>    | LOW-level output voltage      | I <sub>OL</sub> = 2 mA                                         | 0                      | -    | 0.3  | V    |  |  |  |  |
| V <sub>OH</sub>    | HIGH-level output voltage     | I <sub>OH</sub> = -15 μA                                       | 0.75V <sub>DD</sub>    | -    | -    | V    |  |  |  |  |
| R <sub>pu</sub>    | pull-up resistance            |                                                                | 8                      | 10   | 13   | kΩ   |  |  |  |  |
| Protections        | and limitations               |                                                                |                        |      | "    |      |  |  |  |  |
| T <sub>sd</sub>    | shutdown temperature          | at die                                                         | -                      | 150  | -    | °C   |  |  |  |  |
| I <sub>Olim</sub>  | output current limit          | on pin I/O, AUX1 and AUX2                                      | -15                    | -    | +15  | mA   |  |  |  |  |
|                    |                               | on pin CLK                                                     | -70                    | -    | +70  | mA   |  |  |  |  |
|                    |                               | on pin RST                                                     | -20                    | -    | +20  | mA   |  |  |  |  |
|                    |                               | on pin V <sub>CC</sub>                                         | 94                     | 130  | 160  | mA   |  |  |  |  |
| I <sub>sd</sub>    | shutdown current              | on pin V <sub>CC</sub>                                         | 90                     | 120  | 150  | mA   |  |  |  |  |
| Timing             |                               |                                                                |                        |      | "    |      |  |  |  |  |
| t <sub>act</sub>   | activation time               | see Figure 6 on page 9                                         | 182                    | -    | 554  | μS   |  |  |  |  |
| t <sub>deact</sub> | deactivation time             | see Figure 7 on page 10                                        | 35                     | -    | 250  | μS   |  |  |  |  |
| t <sub>act</sub>   | activation time               | time of the window for sending CLK to the card with CLKIN      |                        |      |      |      |  |  |  |  |
|                    |                               | t <sub>act(start)</sub> = t3; see <u>Figure 6</u><br>on page 9 | 182                    | 256  | 426  | μS   |  |  |  |  |
|                    |                               | t <sub>act(end)</sub> = t5; see Figure 6<br>on page 9          | 237                    | 332  | 554  | μS   |  |  |  |  |
| t <sub>deb</sub>   | debounce time                 | on pin PRESN                                                   | 3.04                   | 4.26 | 7.11 | ms   |  |  |  |  |

<sup>[1]</sup> To meet these specifications, V<sub>CC</sub> is decoupled to CGND using two ceramic multilayer capacitors of low ESR with both capacitors having a value of 220 nF.

- [2] The transition time and the duty factor definitions are shown in Figure 10 on page 18; d = t1/(t1+t2)
- [3] PRESN and CMDVCCN are active LOW; RSTIN is active HIGH; for CLKDIV see Table 4.



## Low power 3V smart card interface

# 12. Application information



## Low power 3V smart card interface



**TDA8037 NXP Semiconductors** 

#### Low power 3V smart card interface

# 13. Package outline

## SO28: plastic small outline package; 28 leads; body width 7.5 mm

SOT136-1



| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp             | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE             | L     | Lp             | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.3<br>0.1     | 2.45<br>2.25   | 0.25           | 0.49<br>0.36   | 0.32<br>0.23   | 18.1<br>17.7     | 7.6<br>7.4       | 1.27 | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.1       | 0.012<br>0.004 | 0.096<br>0.089 | 0.01           | 0.019<br>0.014 | 0.013<br>0.009 | 0.71<br>0.69     | 0.30<br>0.29     | 0.05 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  | REFERENCES |        |       |  | EUROPEAN   | ISSUE DATE                      |  |
|----------|------------|--------|-------|--|------------|---------------------------------|--|
| VERSION  | IEC        | JEDEC  | JEITA |  | PROJECTION | ISSUE DATE                      |  |
| SOT136-1 | 075E06     | MS-013 |       |  |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 13. Package outline SOT136-1

## Low power 3V smart card interface

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

SOT403-1



#### Notes

- Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  | REFERENCES |        |       | EUROPEAN | ISSUE DATE |                                  |
|----------|------------|--------|-------|----------|------------|----------------------------------|
| VERSION  | IEC        | JEDEC  | JEITA |          | PROJECTION | ISSUE DATE                       |
| SOT403-1 |            | MO-153 |       |          |            | <del>-99-12-27</del><br>03-02-18 |

Fig 14. Package outline SOT403-1

TDA8037

#### Low power 3V smart card interface

# 14. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description".

## 14.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

## 14.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 14.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

TDA8037

#### Low power 3V smart card interface

# 14.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 15</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 8 and 9

Table 8. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm³)                    |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

Table 9. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)  Volume (mm³) |     |     |     |  |
|------------------------|-----------------------------------------------|-----|-----|-----|--|
|                        |                                               |     |     |     |  |
|                        | < 1.6                                         | 260 | 260 | 260 |  |
| 1.6 to 2.5             | 260                                           | 250 | 245 |     |  |
| > 2.5                  | 250                                           | 245 | 245 |     |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 15.

## Low power 3V smart card interface



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

# 15. Abbreviations

#### Table 10. Abbreviations

| Acronym | Description             |
|---------|-------------------------|
| ESD     | ElectroStatic Discharge |

# 16. Revision history

## Table 11. Revision history

| Document ID    | Release date                                                                                                            | Data sheet status          | Change notice | Supersedes    |  |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------|---------------|--|--|
| TDA8037 v.1.2  | 20160630                                                                                                                | Product data sheet         |               | TDA8037 v.1.1 |  |  |
| Modifications: | • EMVCo 4.3                                                                                                             | EMVCo 4.3 compliance added |               |               |  |  |
|                | • <u>Table 7 "Characteristics of IC"</u> : values of "HIGH-level output voltage" and "HIGH-level input voltage" updated |                            |               |               |  |  |
| TDA8037 v.1.1  | 20141117                                                                                                                | Product data sheet         | -             | TDA8037 v.1   |  |  |
| Modifications: | Table 3 "Pin                                                                                                            | description": updated      |               |               |  |  |
| TDA8037 v.1    | 20141007                                                                                                                | Product data sheet         | -             | -             |  |  |

#### Low power 3V smart card interface

# 17. Legal information

#### 17.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 17.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

TDA8037

All information provided in this document is subject to legal disclaimers.

© NXP Semiconductors N.V. 2016. All rights reserved.

#### Low power 3V smart card interface

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the

product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# 18. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# Low power 3V smart card interface

# 19. Tables

| Table 1. | Quick reference data2            | Table 7.  | Characteristics of IC                   | 14 |
|----------|----------------------------------|-----------|-----------------------------------------|----|
| Table 2. | Ordering information2            | Table 8.  | SnPb eutectic process (from J-STD-020D) | 24 |
| Table 3. | Pin description                  | Table 9.  | Lead-free process (from J-STD-020D)     | 24 |
| Table 4. | Clock configuration (SO28 only)7 | Table 10. | Abbreviations                           | 25 |
| Table 5. | Limiting values                  | Table 11. | Revision history                        | 25 |
| Table 6. | Thermal characteristics          |           |                                         |    |

# 20. Figures

| Fig 1.  | Block diagram                                      |
|---------|----------------------------------------------------|
| Fig 2.  | Pin configuration TSSOP164                         |
| Fig 3.  | Pin configuration SO28                             |
| Fig 4.  | Block voltage supervisor 6                         |
| Fig 5.  | Voltage supervisor                                 |
| Fig 6.  | Activation sequence at t39                         |
| Fig 7.  | Deactivation sequence10                            |
| Fig 8.  | Emergency deactivation sequence                    |
|         | (card extraction)12                                |
| Fig 9.  | Behavior of OFFN, CMDVCCN, PRESN                   |
|         | and V <sub>CC</sub>                                |
| Fig 10. | Definition of output and input transition times 18 |
| Fig 11. | Application diagram TDA8037TT19                    |
| Fig 12. | Application diagram TDA8037T20                     |
| Fig 13. | Package outline SOT136-1                           |
| Fig 14. | Package outline SOT403-1                           |
| Fig 15. | Temperature profiles for large and small           |
|         | components                                         |
|         |                                                    |

**TDA8037 NXP Semiconductors** 

## Low power 3V smart card interface

# 21. Contents

| 1     | General description                       | . 1 | 21 | Contents | 29 |
|-------|-------------------------------------------|-----|----|----------|----|
| 2     | Features and benefits                     | . 1 |    |          |    |
| 2.1   | Protection of the contact smart card      | . 1 |    |          |    |
| 2.2   | Easy integration into your contact reader | . 1 |    |          |    |
| 2.2.1 | Other                                     |     |    |          |    |
| 3     | Applications                              | . 2 |    |          |    |
| 4     | Quick reference data                      | . 2 |    |          |    |
| 5     | Ordering information                      | . 2 |    |          |    |
| 6     | Block diagram                             | . 3 |    |          |    |
| 7     | Pinning information                       |     |    |          |    |
| 7.1   | Pinning                                   |     |    |          |    |
| 7.2   | Pinning                                   |     |    |          |    |
| 7.3   | Pin description                           | . 5 |    |          |    |
| 8     | Functional description                    | . 6 |    |          |    |
| 8.1   | Power supply                              | . 6 |    |          |    |
| 8.2   | Voltage supervisor                        |     |    |          |    |
| 8.3   | Clock circuitry                           | . 7 |    |          |    |
| 8.4   | I/O circuitry                             | . 7 |    |          |    |
| 8.5   | CS control                                |     |    |          |    |
| 8.6   | Shutdown mode                             | -   |    |          |    |
| 8.7   | Activation sequence                       |     |    |          |    |
| 8.8   | Deactivation sequence                     |     |    |          |    |
| 8.9   | V <sub>CC</sub> regulator                 |     |    |          |    |
| 8.10  | Fault detection                           |     |    |          |    |
| 9     | Limiting values                           | 13  |    |          |    |
| 10    | Thermal characteristics                   | 13  |    |          |    |
| 11    | Characteristics                           | 14  |    |          |    |
| 12    | Application information                   | 19  |    |          |    |
| 13    | Package outline                           | 21  |    |          |    |
| 14    | Soldering of SMD packages                 | 23  |    |          |    |
| 14.1  | Introduction to soldering                 | 23  |    |          |    |
| 14.2  | Wave and reflow soldering                 | 23  |    |          |    |
| 14.3  | Wave soldering                            | 23  |    |          |    |
| 14.4  | Reflow soldering                          | 24  |    |          |    |
| 15    | Abbreviations                             | _   |    |          |    |
| 16    | Revision history                          | 25  |    |          |    |
| 17    | Legal information                         | 26  |    |          |    |
| 17.1  | Data sheet status                         |     |    |          |    |
| 17.2  | Definitions                               |     |    |          |    |
| 17.3  | Disclaimers                               | -   |    |          |    |
| 17.4  | Trademarks                                |     |    |          |    |
| 18    | Contact information                       |     |    |          |    |
| 19    | Tables                                    |     |    |          |    |
| 20    | Figures                                   | 28  |    |          |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2016.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 30 June 2016 Document identifier: TDA8037