

# AN6080FHN

## Modulator IC for CDMA system cellular telephone

### ■ Overview

The AN6080FHN is a modulator IC for a cellular telephone, integrating a quadrature modulator for transmitting of CDMA system for the domestic market and a gain control amplifier on a single chip.

### ■ Features

- Current consumption: 26 mA typ.
- Wide output power control range: -8 dBm to -90 dBm
- Good linearity of output power and control voltage
- Small temperature dependency:  $\pm 3$  dB

### ■ Applications

- Cellular telephone (CDMA system)



### ■ Block Diagram



## ■ Pin Descriptions

| Pin No. | Description              | Pin No. | Description           |
|---------|--------------------------|---------|-----------------------|
| 1       | Signal output (-)        | 9       | I input               |
| 2       | Power supply (output)    | 10      | GND (base band)       |
| 3       | Power supply (GCA)       | 11      | Local signal input    |
| 4       | Gain adjustment          | 12      | Sleep mode changeover |
| 5       | $\bar{Q}$ input          | 13      | N.C.                  |
| 6       | Q input                  | 14      | GND (GCA)             |
| 7       | Power supply (base band) | 15      | GND (output)          |
| 8       | $\bar{I}$ input          | 16      | Signal output (+)     |

## ■ Absolute Maximum Ratings

| Parameter                                   | Symbol    | Rating      | Unit |
|---------------------------------------------|-----------|-------------|------|
| Supply voltage                              | $V_{CC}$  | 4.2         | V    |
| Supply current                              | $I_{CC}$  | 40          | mA   |
| Power dissipation <sup>*2</sup>             | $P_D$     | 100         | mW   |
| Operating ambient temperature <sup>*1</sup> | $T_{opr}$ | -30 to +85  | °C   |
| Storage temperature <sup>*1</sup>           | $T_{stg}$ | -55 to +125 | °C   |

Note) <sup>\*1</sup>: Except for the operating ambient temperature and storage temperature, all ratings are for  $T_a = 25^\circ\text{C}$ .

<sup>\*2</sup>:  $P_D$  is the value at  $T_a = 85^\circ\text{C}$  without a heatsink. Use this device within the range of allowable power dissipation referring to "■ Technical Data •  $P_D$  —  $T_a$  curves of QFN016-P-0304".

## ■ Recommended Operating Range

| Parameter      | Symbol   | Range        | Unit |
|----------------|----------|--------------|------|
| Supply voltage | $V_{CC}$ | 2.55 to 4.00 | V    |

## ■ Electrical Characteristics at $T_a = 25^\circ\text{C}$

Unless otherwise specified,  $V_{CC} = 2.8\text{ V}$ ,  $V_{SLP} = 2.8\text{ V}$ , SW1 = a (refer to "■ Application Circuit Examples"),  $V_{LO} = -7.5\text{ dBm}$ :  $f = 333.7\text{ MHz}$ ,  $V_I$ ,  $V_{IX}$ ,  $V_Q$ ,  $V_{QX}$  (DC operating point voltage for each input) =  $1.5\text{ V}$ , input signal is  $700\text{ kHz}$  sine wave, amplitude  $900\text{ mV[p-p]}$  (single phase), phase I:  $0^\circ$ , IX:  $180^\circ$ , Q:  $90^\circ$  and QX:  $270^\circ$ .

| Parameter                   | Symbol     | Conditions                                                     | Min | Typ | Max | Unit |
|-----------------------------|------------|----------------------------------------------------------------|-----|-----|-----|------|
| Current consumption         | $I_{TOT}$  | No input                                                       | 17  | 26  | 33  | mA   |
| Current consumption (sleep) | $I_{SLP}$  | No input, SW1 = b<br>Refer to "■ Application Circuit Examples" | —   | 0   | 10  | μA   |
| Output level 1              | $P_{O(1)}$ | $V_{GC} = 1.85\text{ V}$<br>IQ input is OQPSK (based on IS-95) | -13 | -11 | —   | dBm  |
| Output level 2              | $P_{O(2)}$ | $V_{GC} = 1.3\text{ V}$<br>IQ input is OQPSK (based on IS-95)  | -47 | -42 | -37 | dBm  |
| Output level 3              | $P_{O(3)}$ | $V_{GC} = 0.5\text{ V}$<br>IQ input is OQPSK (based on IS-95)  | —   | -90 | -83 | dBm  |

### ■ Electrical Characteristics at $T_a = 25^\circ\text{C}$ (continued)

Unless otherwise specified,  $V_{CC} = 2.8 \text{ V}$ ,  $V_{SLP} = 2.8 \text{ V}$ ,  $\text{SW1} = \text{a}$  (refer to "■ Application Circuit Examples"),  $V_{LO} = -7.5 \text{ dBm}$ ;  $f = 333.7 \text{ MHz}$ ,  $V_I$ ,  $V_{IX}$ ,  $V_Q$ ,  $V_{QX}$  (DC operating point voltage for each input) =  $1.5 \text{ V}$ , input signal is  $700 \text{ kHz}$  sine wave, amplitude  $900 \text{ mV}[\text{p-p}]$  (single phase), phase I:  $0^\circ$ , IX:  $180^\circ$ , Q:  $90^\circ$  and QX:  $270^\circ$ .

| Parameter                                 | Symbol        | Conditions                                                                                          | Min  | Typ  | Max | Unit |
|-------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------|------|------|-----|------|
| Output level dependency on supply voltage | $dP_O$        | $V_{GC} = 1.85 \text{ V}$ , output level variation from $V_{CC} = 2.7 \text{ V}$ to $2.9 \text{ V}$ | -1.2 | 0    | 1.2 | dB   |
| In-band output deviation                  | $\Delta P_O$  | Level deviation at output over $1.23 \text{ MHz}$ inband                                            | -0.5 | 0    | 0.5 | dB   |
| Carrier leak 1                            | $\Delta CL1$  | $V_{GC} = 1.8 \text{ V}$ , IQ input operating point (DC) is no adjustment                           | —    | -35  | -25 | dBc  |
| Image leak 1                              | $\Delta IL1$  | $V_{GC} = 1.8 \text{ V}$ , IQ input operating point (DC) is no adjustment                           | —    | -35  | -25 | dBc  |
| Gain adjustment sensitivity               | $\beta_{GCA}$ | Gain variation amount from $V_{GC} = 0.5 \text{ V}$ to $1.85 \text{ V}$                             | 55   | 60   | 65  | dB/V |
| Gain variation range                      | $\Delta G$    | Gain variation amount from $V_{GC} = 0.5 \text{ V}$ to $1.85 \text{ V}$                             | 73   | 80   | —   | dB   |
| Local signal input level                  | $V_{LO}$      |                                                                                                     | -17  | -7.5 | -4  | dBm  |
| Sleep control (low)                       | $V_{SLP(1)}$  | Voltage when $I_{TOT}$ becomes $10 \mu\text{A}$ or less                                             | —    | —    | 0.2 | V    |
| Sleep control (high)                      | $V_{SLP(2)}$  | Voltage at which IC comes to operate                                                                | 2.3  | —    | —   | V    |
| Gain adjustment voltage                   | $V_{GC}$      |                                                                                                     | 0.1  | —    | 2.6 | V    |

#### • Design reference data

Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed.

| Parameter                                                     | Symbol       | Conditions                                                                                                                                                            | Min | Typ  | Max  | Unit   |
|---------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|--------|
| Carrier leak 2                                                | $\Delta CL2$ | $V_{GC} = 1.8 \text{ V}$ , $-20^\circ\text{C}$ to $90^\circ\text{C}$ , When IQ input operating point (DC) is adjusted, adjustment range is within $\pm 15 \text{ mV}$ | —   | -35  | -30  | dBc    |
| Image leak 2                                                  | $\Delta IL2$ | $V_{GC} = 1.8 \text{ V}$ , $-20^\circ\text{C}$ to $90^\circ\text{C}$ , When IQ input operating point (DC) is adjusted, adjustment range is within $\pm 15 \text{ mV}$ | —   | -35  | -25  | dBc    |
| Adjacent channel leak power suppression 1 (900 kHz detuning)  | $ACP(1)$     | Input is OQPSK (based on IS-95) at $-13.5 \text{ dBm}$ output (single phase) and $-20^\circ\text{C}$ to $90^\circ\text{C}$                                            | —   | -58  | -50  | dBc    |
| Adjacent channel leak power suppression 2 (1.98 MHz detuning) | $ACP(2)$     | Input is OQPSK (based on IS-95) at $-13.5 \text{ dBm}$ output (single phase) and $-20^\circ\text{C}$ to $90^\circ\text{C}$                                            | —   | -66  | -60  | dBc    |
| In-band noise 1                                               | $N(1)$       | Noise level in center frequency $\pm 630 \text{ kHz}$ at $-28 \text{ dBm}$ output (single phase) and $-20^\circ\text{C}$ to $90^\circ\text{C}$                        | —   | -141 | -135 | dBm/Hz |
| In-band noise 2                                               | $N(2)$       | Noise level in center frequency $\pm 630 \text{ kHz}$ at $-76.5 \text{ dBm}$ output (single phase) and $-20^\circ\text{C}$ to $90^\circ\text{C}$                      | —   | -165 | -160 | dBm/Hz |

## ■ Electrical Characteristics at $T_a = 25^\circ\text{C}$ (continued)

Unless otherwise specified,  $V_{CC} = 2.8\text{ V}$ ,  $V_{SLP} = 2.8\text{ V}$ ,  $\text{SW1} = \text{a}$  (refer to "■ Application Circuit Examples"),  $V_{LO} = -7.5\text{ dBm}$ ;  $f = 333.7\text{ MHz}$ ,  $V_I$ ,  $V_{IX}$ ,  $V_Q$ ,  $V_{QX}$  (DC operating point voltage for each input) =  $1.5\text{ V}$ , input signal is  $700\text{ kHz}$  sine wave, amplitude  $900\text{ mV}[\text{p-p}]$  (single phase), phase I:  $0^\circ$ ,  $IX$ :  $180^\circ$ ,  $Q$ :  $90^\circ$  and  $QX$ :  $270^\circ$ .

### • Design reference data (continued)

Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed.

| Parameter                              | Symbol                  | Conditions                                                                                                                                        | Min | Typ | Max | Unit             |
|----------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------------------|
| Gain deviation                         | $\Delta G_{\text{err}}$ | Output level deviation at $27^\circ\text{C}$ as reference, $-20^\circ\text{C}$ to $90^\circ\text{C}$ , $V_{GC} = 0.5\text{ V}$ to $1.85\text{ V}$ | -3  | 0   | +3  | dB               |
| Rise time 1                            | $t_{r1}$                | Time so as to get 90% or more output when $V_{CC}$ , $V_{SLP}$ are from $0\text{ V}$ to $2.8\text{ V}$                                            | —   | 50  | 100 | $\mu\text{s}$    |
| Rise time 2                            | $t_{r2}$                | $V_{CC}$ is fixed at $2.8\text{ V}$<br>Time so as to get 90% or more output when $V_{SLP}$ are from $0\text{ V}$ to $2.8\text{ V}$                | —   | 30  | 80  | $\mu\text{s}$    |
| Fall time 1                            | $t_{d1}$                | Time so as to get 10% or less output when $V_{CC}$ , $V_{SLP}$ are from $2.8\text{ V}$ to $0\text{ V}$                                            | —   | 20  | 70  | $\mu\text{s}$    |
| Fall time 2                            | $t_{d2}$                | $V_{CC}$ is fixed at $2.8\text{ V}$<br>Time so as to get 10% or less output when $V_{SLP}$ are from $2.8\text{ V}$ to $0\text{ V}$                | —   | 50  | 100 | $\mu\text{s}$    |
| Gain adjustment pin<br>Input impedance | $Z_{GC}$                | Impedance between pin 4 and GND                                                                                                                   | 65  | 110 | —   | $\text{k}\Omega$ |
| IQ input pin<br>Input impedance        | $Z_{IQ}$                | Impedance between each pin of pin 5, pin 6, pin 8 and 9 pin and GND                                                                               | 15  | 21  | —   | $\text{k}\Omega$ |
| Output level 4                         | $P_{O(4)}$              | $V_{GC} = 1.85\text{ V}$<br>Single phase output level at pin 16<br>IQ input is OQPSK (based on IS-95)                                             | -10 | -8  | —   | dBm              |
| Output level 5                         | $P_{O(5)}$              | $V_{GC} = 1.3\text{ V}$<br>Single phase output level at pin 16<br>IQ input is OQPSK (based on IS-95)                                              | -44 | -39 | -34 | dBm              |
| Output level 6                         | $P_{O(6)}$              | $V_{GC} = 0.5\text{ V}$<br>Single phase output level at pin 16<br>IQ input is OQPSK (based on IS-95)                                              | —   | -87 | -80 | dBm              |

## ■ Terminal Equivalent Circuits

| Pin No. | Equivalent circuit | Description                                                     | DC voltage (V) |
|---------|--------------------|-----------------------------------------------------------------|----------------|
| 1       |                    | Signal output (-):<br>Output pin (reverse) of IF signal.        | —              |
| 2       | —                  | Power supply (output):<br>Power supply pin of output amplifier. | —              |

Note) The characteristics listed above are theoretical values based on the IC design and are not guaranteed.

## ■ Terminal Equivalent Circuits (continued)

| Pin No. | Equivalent circuit                                                                  | Description                                                                                                                        | DC voltage (V) |
|---------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 3       | —                                                                                   | Power supply (GCA):<br>Power supply pin of GCA system.                                                                             | —              |
| 4       |    | Gain adjustment :<br>Adjust the gain.<br>The voltage from 0 V to supply voltage can be applied.                                    | 0              |
| 5, 6    |    | Pin 5: $\bar{Q}$ input; Pin 6: Q input:<br>Pin to input the Q signal (differential).<br>Apply DC bias voltage (1.5 V) to each pin. | —              |
| 7       | —                                                                                   | Power supply (base band):<br>Supply voltage pin of base band system.                                                               | —              |
| 8, 9    |   | Pin 8: $\bar{I}$ input; Pin 9: I input:<br>Pin to input the I signal (differential).<br>Apply DC bias voltage (1.5 V) to each pin. | —              |
| 10      | —                                                                                   | GND (base band):<br>Ground pin of base band system.                                                                                | —              |
| 11      |  | Local signal input:<br>Input pin of local signal for IQ modulation.                                                                | 2.7            |
| 12      |  | Sleep:<br>Operating mode: Connect this pin to supply voltage pin.<br>Sleep mode: Connect to GND.                                   | —              |

Note) The characteristics listed above are theoretical values based on the IC design and are not guaranteed.

## ■ Terminal Equivalent Circuits (continued)

| Pin No. | Equivalent circuit                                                                | Description                                      | DC voltage (V) |
|---------|-----------------------------------------------------------------------------------|--------------------------------------------------|----------------|
| 13      | —                                                                                 | N.C.                                             | —              |
| 14      | —                                                                                 | GND (GCA):<br>Ground pin of GCA system.          | —              |
| 15      | —                                                                                 | GND (output):<br>Ground pin of output amplifier. | —              |
| 16      |  | Signal output (+):<br>Output pin of IF signal.   | —              |

Note) The characteristics listed above are theoretical values based on the IC design and are not guaranteed.

## ■ Usage Note

There are three systems (pin 2, pin 3 and pin 7) of supply voltage pins in this product. Apply the same voltage at the same time to these three pins on use. (When power supply is switched to on or off, it must be done at the same time for these three pins. Never use with off for any pins.)

## ■ Technical Data

1.  $P_D$ — $T_a$  curves of QFN016-P-0304A

## ■ Technical Data (continued)

### 2. Main characteristics

(Gain control characteristics in the "■ Application Circuit Example 1. Bi-phase output circuit")

Output level — GC characteristics

( $T_a = -20^\circ\text{C}, 27^\circ\text{C}, 90^\circ\text{C}$ )



Output level — GC temperature characteristics

( $27^\circ\text{C}$  as reference)



Output level — GC characteristic

(Bi-phase — single phase output)



Balance transformer insertion loss (S21)



[Balance transformer insertion loss measuring circuit]



## ■ Application Circuit Examples

## 1. Bi-phase output circuit



## ■ Application Circuit Examples (continued)

## 2. Single phase output circuit



Request for your special attention and precautions in using the technical information and semiconductors described in this material

- (1) An export permit needs to be obtained from the competent authorities of the Japanese Government if any of the products or technologies described in this material and controlled under the "Foreign Exchange and Foreign Trade Law" is to be exported or taken out of Japan.
- (2) The technical information described in this material is limited to showing representative characteristics and applied circuits examples of the products. It neither warrants non-infringement of intellectual property right or any other rights owned by our company or a third party, nor grants any license.
- (3) We are not liable for the infringement of rights owned by a third party arising out of the use of the product or technologies as described in this material.
- (4) The products described in this material are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances).  
Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - Any applications other than the standard applications intended.
- (5) The products and product specifications described in this material are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (6) When designing your equipment, comply with the guaranteed values, in particular those of maximum rating, the range of operating power supply voltage, and heat radiation characteristics. Otherwise, we will not be liable for any defect which may arise later in your equipment.  
Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (7) When using products for which damp-proof packing is required, observe the conditions (including shelf life and amount of time let standing of unsealed items) agreed upon when specification sheets are individually exchanged.
- (8) This material may be not reprinted or reproduced whether wholly or partially, without the prior written permission of Matsushita Electric Industrial Co., Ltd.