

# **JFET Input Operational Amplifiers**

These low cost JFET input operational amplifiers combine two state-of-the-art analog technologies on a single monolithic integrated circuit. Each internally compensated operational amplifier has well matched high voltage JFET input devices for low input offset voltage. The BIFET technology provides wide bandwidths and fast slew rates with low input bias currents, input offset currents, and supply currents.

The ON Semiconductor BIFET family offers single, dual and quad operational amplifiers which are pin-compatible with the industry standard MC1741, MC1458, and the MC3403/LM324 bipolar devices. The MC34001/ 34002/34004 series are specified from  $0^{\circ}$  to  $+70^{\circ}$ C.

• Input Offset Voltage Options of 5.0 mV and 10 mV Maximum

• Low Input Bias Current: 40 pA Low Input Offset Current: 10 pA • Wide Gain Bandwidth: 4.0 MHz

• High Slew Rate: 13 V/μs

• Low Supply Current: 1.4 mA per Amplifier

• High Input Impedance:  $10^{12} \Omega$ 

High Common Mode and Supply Voltage Rejection Ratios: 100 dB

Industry Standard Pinouts

# MC34001, B MC34002, B MC34004, B

# JFET INPUT **OPERATIONAL AMPLIFIERS**





**P SUFFIX** PLASTIC PACKAGE **CASE 626** 

D SUFFIX PLASTIC PACKAGE **CASE 751** (SO-8)

# PIN CONNECTIONS



MC34001 (Top View)





**P SUFFIX** PLASTIC PACKAGE CASE 646

# PIN CONNECTIONS



# ORDERING INFORMATION

| Op Amp<br>Function | Device       | Operating<br>Temperature Range                    | Package     |
|--------------------|--------------|---------------------------------------------------|-------------|
| Cinala             | MC34001BD, D | T 00 to 1 700C                                    | SO-8        |
| Single             | MC34001BP, P | $T_A = 0^{\circ} \text{ to+ } 70^{\circ}\text{C}$ | Plastic DIP |
|                    | MC34002BD, D | T <sub>A</sub> = 0° to +70°C                      | SO-8        |
| Dual               | MC34002BP, P |                                                   | Plastic DIP |
| Quad               | MC34004BP, P | $T_A = 0^{\circ} \text{ to } +70^{\circ}\text{C}$ | Plastic DIP |

### **MAXIMUM RATINGS**

| Rating                              | Symbol           | Value       | Unit |
|-------------------------------------|------------------|-------------|------|
| Supply Voltage                      | $V_{CC}, V_{EE}$ | ±18         | V    |
| Differential Input Voltage (Note 1) | V <sub>ID</sub>  | ±30         | V    |
| Input Voltage Range                 | V <sub>IDR</sub> | ±16         | V    |
| Open Short Circuit Duration         | t <sub>SC</sub>  | Continuous  |      |
| Operating Ambient Temperature Range | T <sub>A</sub>   | 0 to +70    | °C   |
| Operating Junction Temperature      | TJ               | 150         | °C   |
| Storage Temperature Range           | T <sub>stg</sub> | -65 to +150 | °C   |

**NOTES:** 1. Unless otherwise specified, the absolute maximum negative input voltage is equal to the negative power supply.

# **ELECTRICAL CHARACTERISTICS** ( $V_{CC}$ = +15 V, $V_{EE}$ = -15 V, $T_A$ = 25°C, unless otherwise noted.)

| Characteristics                                                                                                         | Symbol                   | Min        | Тур              | Max        | Unit   |
|-------------------------------------------------------------------------------------------------------------------------|--------------------------|------------|------------------|------------|--------|
| Input Offset Voltage ( $R_S \le 10 \text{ k}$ ) MC3400XB MC3400X                                                        | V <sub>IO</sub>          | _          | 3.0<br>5.0       | 5.0<br>10  | mV     |
| Average Temperature Coefficient of Input Offset Voltage $R_S \le 10 \text{ k}$ , $T_A = T_{low}$ to $T_{high}$ (Note 2) | $\Delta V_{IO}/\Delta T$ |            | 10               | _          | μV/°C  |
| Input Offset Current (V <sub>CM</sub> = 0) (Note 3)<br>MC3400XB<br>MC3400X                                              | I <sub>IO</sub>          |            | 25<br>25         | 100<br>100 | рА     |
| Input Bias Current (V <sub>CM</sub> = 0) (Note 3)<br>MC3400XB<br>MC3400X                                                | I <sub>IB</sub>          | _          | 50<br>50         | 200<br>200 | рА     |
| Input Resistance                                                                                                        | ri                       | _          | 10 <sup>12</sup> | _          | Ω      |
| Common Mode Input Voltage Range                                                                                         | V <sub>ICR</sub>         | ±11<br>—   | +15<br>-12       | _          | V      |
| Large Signal Voltage Gain ( $V_O = \pm 10 \text{ V}$ , $R_L = 2.0 \text{ k}$ )<br>MC3400XB<br>MC3400X                   | A <sub>VOL</sub>         | 50<br>25   | 150<br>100       |            | V/mV   |
| Output Voltage Swing $ (R_L \geq 10 \text{ k}) \\ (R_L \geq 2.0 \text{ k}) $                                            | Vo                       | ±12<br>±10 | ±14<br>±13       |            | V      |
| Common Mode Rejection Ratio (R <sub>S</sub> ≤ 10 k)<br>MC3400XB<br>MC3400X                                              | CMRR                     | 80<br>70   | 100<br>100       |            | dB     |
| Supply Voltage Rejection Ratio (R <sub>S</sub> ≤ 10 k) (Note 4) MC3400XB MC3400X                                        | PSRR                     | 80<br>70   | 100<br>100       |            | dB     |
| Supply Current (Each Amplifier)<br>MC3400XB<br>MC3400X                                                                  | ID                       | _          | 1.4<br>1.4       | 2.5<br>2.7 | mA     |
| Slew Rate (A <sub>V</sub> = 1.0)                                                                                        | SR                       | _          | 13               | _          | V/μs   |
| Gain-Bandwidth Product                                                                                                  | GBW                      | _          | 4.0              | _          | MHz    |
| Equivalent Input Noise Voltage (R <sub>S</sub> = 100 $\Omega$ , f = 1000 Hz)                                            | e <sub>n</sub>           | _          | 25               | _          | nV/√Hz |
| Equivalent Input Noise Current (f = 1000 Hz)                                                                            | i <sub>n</sub>           | _          | 0.01             | _          | pA/√Hz |

**NOTES:** 2. T<sub>low</sub> = 0°C for MC34001/34001B MC34002 T<sub>high</sub> = +70°C for MC34001/34001B MC34002

MC34004/34004B

MC34004/34004B

3. The input bias currents approximately double for every 10°C rise in junction temperature, T<sub>J</sub>. Due to limited test time, the input bias currents are

correlated to junction temperature. Use of a heatsink is recommended if input bias current is to be kept to a minimum.

4. Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously, in accordance with common practice.

# **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = +15 \text{ V}$ , $V_{EE} = -15 \text{ V}$ , $T_A = T_{low}$ to $T_{high}$ [Note 2].)

<sup>3.</sup> The input bias currents approximately double for every 10°C rise in junction temperature, T<sub>J</sub>. Due to limited test time, the input bias currents are correlated to junction temperature. Use of a heatsink is recommended if input bias current is to be kept to a minimum.

<sup>4.</sup> Supply voltage rejection ratio is measured for both supply magnitudes increasing or decreasing simultaneously, in accordance with common practice.

Figure 1. Input Bias Current versus Temperature

100 V<sub>CC</sub>/V<sub>EE</sub> = ±15 V 1.0 0.1 0.01 -75 -50 -25 0 25 50 75 100 125 T<sub>A</sub>, AMBIENT TEMPERATURE (°C)

Figure 2. Output Voltage Swing versus Frequency



Figure 3. Output Voltage Swing versus Load Resistance



Figure 4. Output Voltage Swing versus Supply Voltage



Figure 5. Output Voltage Swing versus Temperature



Figure 6. Supply Current per Amplifier versus Temperature



Figure 7. Large–Signal Voltage Gain and Phase Shift versus Frequency



Figure 8. Large-Signal Voltage Gain versus Temperature



Figure 9. Normalized Slew Rate versus Temperature



Figure 10. Equivalent Input Noise Voltage versus Frequency



Figure 11. Total Harmonic Distortion versus Frequency



# Representative Circuit Schematic (Each Amplifier)



Figure 12. Output Current to Voltage Transformation for a D-to-A Converter



Settling time to within 1/2 LSB is approximately 4.0  $\mu s$  from the time all bits are switched (C = 68 pF).

The value of C may be selected to minimize overshoot and ringing.

Theoretical V<sub>O</sub>

$$V_{O} = \ \frac{V_{ref}}{R1} \ (R_{O}) \ \left[ \ \frac{A1}{2} \ + \frac{A2}{4} \ + \frac{A3}{8} \ + \frac{A4}{16} \ + \frac{A5}{32} \ + \frac{A6}{64} \ + \frac{A7}{128} \ + \frac{A8}{256} \ \right]$$

Figure 13. Positive Peak Detector



Figure 14. Long Interval RC Timer



Time (t) = R4 Cn  $(V_R/V_R-V_I)$ ,  $R_3 = R_4$ ,  $R_5 = 0.1 R_6$ If R1 = R2: t = 0.693 R4C

Design Example: 100 Second Timer  $V_R = 10 \text{ V}$   $C = 1.0 \,\mu\text{F}$   $R3 = R4 = 144 \,\text{M}$ R6 = 20 k R5 = 2.0 k R1 = R2 = 1.0 k

Figure 15. Isolating Large Capacitive Loads



 $t_s$  = 10  $\mu s$  When driving large  $C_L$  , the  $V_O$  slew rate is determined by  $C_L$ and I<sub>O(max)</sub>:

 $\frac{\Delta V_0}{\Delta t} = \frac{I_0}{C_L} = \frac{0.02}{0.5} \text{ V/}\mu\text{s} = 0.04 \text{ V/}\mu\text{s (with C}_L \text{ shown)}$ 

Figure 16. Wide BW, Low Noise, **Low Drift Amplifier** 



Parasitic input capacitance (C1 ≅ 3.0 pF plus any additional layout capacitance) interacts with feedback elements and creates undesirable high-frequency pole. To compensate add C2 such that:  $R2C2 \cong R1C1$ .

# **OUTLINE DIMENSIONS**

# **P SUFFIX**

PLASTIC PACKAGE CASE 626-05 ISSUE K



- NOTES:
  1. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
  2. PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS).
  3. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

|     | MILLIMETERS |       | INCHES    |       |  |
|-----|-------------|-------|-----------|-------|--|
| DIM | MIN         | MAX   | MIN       | MAX   |  |
| Α   | 9.40        | 10.16 | 0.370     | 0.400 |  |
| В   | 6.10        | 6.60  | 0.240     | 0.260 |  |
| С   | 3.94        | 4.45  | 0.155     | 0.175 |  |
| D   | 0.38        | 0.51  | 0.015     | 0.020 |  |
| F   | 1.02        | 1.78  | 0.040     | 0.070 |  |
| G   | 2.54 BSC    |       | 0.100 BSC |       |  |
| Н   | 0.76        | 1.27  | 0.030     | 0.050 |  |
| J   | 0.20        | 0.30  | 0.008     | 0.012 |  |
| K   | 2.92        | 3.43  | 0.115     | 0.135 |  |
| L   | 7.62 BSC    |       | 0.300 BSC |       |  |
| M   |             | 10°   |           | 10°   |  |
| N   | 0.76        | 1.01  | 0.030     | 0.040 |  |





# NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. DIMENSIONS ARE IN MILLIMETERS.
  3. DIMENSION D AND E DO NOT INCLUDE MOLD
- MINENSION D AND E DO NOT INCLUDE MOLD PROTRUSION.
   MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
   DIMENSION B DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 1.35        | 1.75 |  |
| A1  | 0.10        | 0.25 |  |
| В   | 0.35        | 0.49 |  |
| С   | 0.18        | 0.25 |  |
| D   | 4.80        | 5.00 |  |
| Е   | 3.80        | 4.00 |  |
| е   | 1.27 BSC    |      |  |
| Н   | 5.80        | 6.20 |  |
| h   | 0.25        | 0.50 |  |
| L   | 0.40        | 1.25 |  |
| θ   | 0 °         | 7°   |  |

# **OUTLINE DIMENSIONS**

# **P SUFFIX** PLASTIC PACKAGE CASE 646-06 ISSUE L В DEVICE NOT RECONSTRUCTION OF THE CONTRACT OF T SEATING PLANE

### NOTES:

- 1. LEADS WITHIN 0.13 (0.005) RADIUS OF TRUE POSITION AT SEATING PLANE AT MAXIMUM MATERIAL CONDITION.
- DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- DIMENSION B DOES NOT INCLUDE MOLD
- 4. ROUNDED CORNERS OPTIONAL.

|     | INCHES    |       | MILLIMETERS |       |  |
|-----|-----------|-------|-------------|-------|--|
| DIM | MIN       | MAX   | MIN         | MAX   |  |
| Α   | 0.715     | 0.770 | 18.16       | 19.56 |  |
| В   | 0.240     | 0.260 | 6.10        | 6.60  |  |
| С   | 0.145     | 0.185 | 3.69        | 4.69  |  |
| D   | 0.015     | 0.021 | 0.38        | 0.53  |  |
| F   | 0.040     | 0.070 | 1.02        | 1.78  |  |
| G   | 0.100 BSC |       | 2.54 BSC    |       |  |
| Н   | 0.052     | 0.095 | 1.32        | 2.41  |  |
| J   | 0.008     | 0.015 | 0.20        | 0.38  |  |
| K   | 0.115     | 0.135 | 2.92        | 3.43  |  |
| L   | 0.300 BSC |       | 7.62 BSC    |       |  |
| M   | 0°        | 10°   | 0°          | 10°   |  |
| N   | 0.015     | 0.039 | 0.39        | 1.01  |  |







ON Semiconductor is a trademark and is a registered trademark of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

# **PUBLICATION ORDERING INFORMATION**

# Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

**JAPAN**: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031

**Phone**: 81–3–5740–2700 **Email**: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.