

**48-bit I<sup>2</sup>C-bus I/O Expander****Features**

- Operation power supply voltage from 2.3V to 5.5V
- 48-bit remote I/O pins that default to inputs at power-up
- 1MHz I<sup>2</sup>C-bus interface
- Compliant with the I<sup>2</sup>C-bus Fast and Standard modes
- 5.0V tolerant I/Os
- SDA with 30 mA sink capability for 4000 pF buses
- Latched outputs with 25 mA sink capability for directly driving LEDs
- Total package sink capability of 1200 mA
- Active LOW open-drain interrupt output
- Low standby current
- 64 programmable slave addresses using 3 address pins
- ESD protection (4KV HBM and 1KV CDM)
- Latch-up tested (exceeds 100mA)
- Offered in TQFN-56 7mm x 7mm( ZL 56) package.

**Description**

The PI4IOE5V96248 provides general purpose remote I/O expansion for most microcontroller families via the two-line bidirectional bus (I<sup>2</sup>C-bus) and is a part of the Fast-mode Plus family.

The PI4IOE5V96248 supports high I<sup>2</sup>C-bus drive (25 mA) so that many more devices can be on the bus without the need for bus buffers, high total package sink capacity (1200 mA) that supports having all 25 mA LEDs on at the same time and more device addresses (64) are available to allow many more devices on the bus without address conflicts.

The device consists of a 48-bit quasi-bidirectional port and an I<sup>2</sup>C-bus interface. The PI4IOE5V96248 has a low current consumption and includes latched outputs with high current drive capability for directly driving LEDs.

It also possesses an interrupt line (INT) which can be connected to the interrupt logic of the microcontroller. By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C-bus. The internal Power-On Reset (POR) or software reset sequence initializes the I/Os as inputs.

## Pin Configuration



Fig 1 Pin Assignment of ZL 56

## Pin Description

Table 1: Pin Description

| Pin          | Name            | Type | Description                   |
|--------------|-----------------|------|-------------------------------|
| 54-56, 1 - 5 | IO0_0 - IO0_7   | I/O  | Port 0 input/output 0 - 7     |
| 6 - 13       | IO1_0 - IO1_7   | I/O  | Port 1 input/output 0 - 7     |
| 14 - 21      | IO2_0 - IO2_7   | I/O  | Port 2 input/output 0 - 7     |
| 22 - 29      | IO3_0 - IO3_7   | I/O  | Port 3 input/output 0 - 7     |
| 30 - 37      | IO4_0 - IO4_7   | I/O  | Port 4 input/output 0 - 7     |
| 38 - 45      | IO5_0 - IO5_7   | I/O  | Port 5 input/output 0 - 7     |
| 46           | <u>INT</u>      | O    | Interrupt output (open-drain) |
| 47           | SCL             | I    | Serial clock line input       |
| 48           | SDA             | I    | Serial data line open-drain   |
| 49           | V <sub>CC</sub> | P    | Supply voltage                |
| 50           | AD0             | I    | Address input 0               |
| 51           | AD1             | I    | Address input 1               |
| 52           | AD2             | I    | Address input 2               |
| 53           | <u>RESET</u>    | I    | RESET                         |
| Thermal Pad  | GND             | G    | Ground                        |

\* I = Input; O = Output; P = Power; G = Ground

## Maximum Ratings

|                                                 |                    |
|-------------------------------------------------|--------------------|
| Power supply                                    | 0.5V to +6.0V      |
| Voltage on an I/O pin                           | GND-0.5V to +6.0V  |
| Input current                                   | $\pm 20\text{mA}$  |
| Output current on an I/O pin                    | $\pm 50\text{mA}$  |
| Supply current                                  | $\pm 160\text{mA}$ |
| Ground supply current                           | 1500mA             |
| Total power dissipation                         | 600mW              |
| Operation temperature                           | -40~85°C           |
| Storage temperature                             | -65~150°C          |
| Maximum Junction temperature, $T_j(\text{max})$ | 125°C              |

### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## Static Characteristics

$V_{CC}$  = 2.3 V to 5.5 V;  $GND$  = 0 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

Table 2: Static characteristics

| Symbol                             | Parameter                             | Conditions                                                                                  | Min.         | Typ. | Max.          | Unit          |
|------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------|--------------|------|---------------|---------------|
| <b>Power supply</b>                |                                       |                                                                                             |              |      |               |               |
| $V_{CC}$                           | Supply voltage                        |                                                                                             | 2.3          | -    | 5.5           | V             |
| $I_{CC}$                           | Supply current                        | Operating mode; $V_{CC}$ = 5.5 V; no load; $f_{SCL}$ = 1MHz                                 | -            | 250  | 500           | $\mu\text{A}$ |
| $I_{sb}$                           | Standby current                       | Standby mode; $V_{CC}$ = 5.5 V; no load; $V_I$ = $V_{CC}$ ; $f_{SCL}$ = 0 kHz; I/O = inputs | -            | 0.25 | 1             | $\mu\text{A}$ |
| $V_{POR}$                          | Power-on reset voltage <sup>[1]</sup> |                                                                                             | -            | 1.16 | 1.41          | V             |
| <b>Input SCL, input/output SDA</b> |                                       |                                                                                             |              |      |               |               |
| $V_{IL}$                           | Low level input voltage               |                                                                                             | -0.5         | -    | +0.3 $V_{CC}$ | V             |
| $V_{IH}$                           | High level input voltage              |                                                                                             | 0.7 $V_{CC}$ | -    | 5.5           | V             |
| $I_{OL}$                           | Low level output current              | $V_{OL}$ =0.4V                                                                              | 20           | -    | -             | mA            |
| $I_L$                              | Leakage current                       | $V_I$ = $V_{CC}$ =GND                                                                       | -1           | -    | 1             | $\mu\text{A}$ |
| $C_i$                              | Input capacitance                     | $V_I$ =GND                                                                                  | -            | 5    | 10            | pF            |
| <b>I/Os</b>                        |                                       |                                                                                             |              |      |               |               |
| $I_{OL}$                           | Low level output current              | $V_{CC}$ = 2.3 V; $V_{OL}$ = 0.5 V <sup>[2]</sup>                                           | 12           | 28   |               | mA            |
|                                    |                                       | $V_{CC}$ =3.0V; $V_{OL}$ = 0.5 V <sup>[2]</sup>                                             | 17           | 35   |               | mA            |
|                                    |                                       | $V_{CC}$ =4.5V; $V_{OL}$ = 0.5 V <sup>[2]</sup>                                             | 25           | 42   |               | mA            |
| $I_{OL(tot)}$                      | total LOW-level output current        | $V_{OL}$ =0.5V; $V_{CC}$ =4.5V                                                              |              |      | 600           | mA            |
| $I_{OH}$                           | HIGH-level output current             | $V_{OH}$ = GND                                                                              | -30          | -359 | -480          | $\mu\text{A}$ |
| $I_{trt(pu)}$                      | transient boosted pull-up current     | $V_{OH}$ = GND                                                                              | -0.5         | -1.0 |               | mA            |
| $C_i$                              | Off-state Input capacitance           | <sup>[3]</sup>                                                                              | -            | 9    | 10            | pF            |
| $C_o$                              | Off-state Output capacitance          | <sup>[3]</sup>                                                                              | -            | 9    | 10            | pF            |

| Symbol                                     | Parameter                | Conditions            | Min. | Typ. | Max.  | Unit |
|--------------------------------------------|--------------------------|-----------------------|------|------|-------|------|
| <b>Interrupt INT</b>                       |                          |                       |      |      |       |      |
| I <sub>OL</sub>                            | Low level output current | V <sub>OL</sub> =0.4V | 6    | -    | -     | mA   |
| C <sub>o</sub>                             | Output capacitance       |                       |      | 2.1  | 10    | pF   |
| <b>Select inputs AD2,AD1,AD0 and RESET</b> |                          |                       |      |      |       |      |
| V <sub>IL</sub>                            | Low level input voltage  |                       | -0.5 | -    | +0.81 | V    |
| V <sub>IH</sub>                            | High level input voltage |                       | +1.8 | -    | 5.5   | V    |
| I <sub>L</sub>                             | Input leakage current    |                       | -1   |      | 1     | µA   |
| C <sub>i</sub>                             | input capacitance        |                       |      | 2.4  | 10    | pF   |

**Note:**

[1]:VCC must be lowered to 0.2 V for at least 20us in order to reset part.

[2]:Each I/O must be externally limited to a maximum of 25 mA and the total package limited to 1200 mA due to internal busing limits.

[3]: The value is not tested, but verified on sampling basis.

## Dynamic Characteristics

Table 3: Dynamic characteristics

| Symbol                                 | Parameter                                                         | Standard mode I <sup>2</sup> C |      | Fast mode I <sup>2</sup> C |     | Fast mode Plus I <sup>2</sup> C |      | Unit |
|----------------------------------------|-------------------------------------------------------------------|--------------------------------|------|----------------------------|-----|---------------------------------|------|------|
|                                        |                                                                   | Min                            | Max  | Min                        | Max | Min                             | Max  |      |
| f <sub>SCL</sub>                       | SCL clock frequency                                               | 0                              | 100  | 0                          | 400 | 0                               | 1000 | kHz  |
| t <sub>BUF</sub>                       | bus free time between a STOP and START condition                  | 4.7                            | -    | 1.3                        | -   | 0.5                             |      | µs   |
| t <sub>HD;STA</sub>                    | hold time (repeated) START condition                              | 4.0                            | -    | 0.6                        | -   | 0.26                            |      | µs   |
| t <sub>SU;STA</sub>                    | set-up time for a repeated START condition                        | 4.7                            | -    | 0.6                        | -   | 0.26                            |      | µs   |
| t <sub>SU;STO</sub>                    | set-up time for STOP condition                                    | 4.0                            | -    | 0.6                        | -   | 0.26                            |      | µs   |
| t <sub>VD;ACK</sub> <sup>[1]</sup>     | data valid acknowledge time                                       | -                              | 3.45 | -                          | 0.9 | -                               | 0.45 | µs   |
| t <sub>HD;DAT</sub> <sup>[2]</sup>     | data hold time                                                    | 0                              | -    | 0                          | -   | 0                               |      | ns   |
| t <sub>VD;DAT</sub>                    | data valid time                                                   | -                              | 3.45 | -                          | 0.9 | -                               | 0.45 | ns   |
| t <sub>SU;DAT</sub>                    | data set-up time                                                  | 250                            | -    | 100                        | -   | 50                              |      | ns   |
| t <sub>LOW</sub>                       | LOW period of the SCL clock                                       | 4.7                            | -    | 1.3                        | -   | 0.5                             |      | µs   |
| t <sub>HIGH</sub>                      | HIGH period of the SCL clock                                      | 4.0                            | -    | 0.6                        | -   | 0.26                            |      | µs   |
| t <sub>f</sub>                         | fall time of both SDA and SCL signals                             | -                              | 300  |                            | 300 | -                               | 120  | ns   |
| t <sub>r</sub>                         | rise time of both SDA and SCL signals                             | -                              | 1000 |                            | 300 | -                               | 120  | ns   |
| t <sub>SP</sub>                        | pulse width of spikes that must be suppressed by the input filter | -                              | 50   | -                          | 50  |                                 | 50   | ns   |
| <b>Port timing C<sub>L</sub>≤100pF</b> |                                                                   |                                |      |                            |     |                                 |      |      |
| t <sub>v(Q)</sub>                      | Data output valid time <sup>[3]</sup>                             |                                | 200  |                            | 200 |                                 | 200  | ns   |
| t <sub>su(D)</sub>                     | Data input set-up time                                            | 0                              |      | 0                          |     | 0                               |      | ns   |

| Symbol                                      | Parameter                                 | Standard mode I <sup>2</sup> C |     | Fast mode I <sup>2</sup> C |     | Fast mode Plus I <sup>2</sup> C |     | Unit |
|---------------------------------------------|-------------------------------------------|--------------------------------|-----|----------------------------|-----|---------------------------------|-----|------|
|                                             |                                           | Min                            | Max | Min                        | Max | Min                             | Max |      |
| $t_{h(D)}$                                  | Data input hold time                      | 4                              |     | 4                          |     | 4                               |     | μs   |
| <b>Interrupt timing C<sub>L</sub>≤100pF</b> |                                           |                                |     |                            |     |                                 |     |      |
| $t_{v(D)}$                                  | Valid time on pin $\overline{\text{INT}}$ | -                              | 4   | -                          | 4   | -                               | 4   | μs   |
| $t_{d(\text{rst})}$                         | Reset time on pin $\overline{\text{INT}}$ | -                              | 4   | -                          | 4   | -                               | 4   | μs   |
| <b>Reset timing</b>                         |                                           |                                |     |                            |     |                                 |     |      |
| $t_{w(\text{rst})}$                         | Reset pulse width                         | -                              | 25  | -                          | 25  | -                               | 25  | ns   |
| $t_{v\text{rec}(\text{rst})}$               | Reset recovery time <sup>[4]</sup>        | -                              | 0   | -                          | 0   | -                               | 0   | ns   |
| $t_{\text{rst}}$                            | Reset time                                | -                              | 1   | -                          | 1   | -                               | 1   | μs   |

**Note:**

[1]:  $t_{\text{VD,ACK}}$  = time for acknowledgement signal from SCL LOW to SDA (out) LOW.

[2]:  $t_{\text{VD,DAT}}$  = minimum time for SDA data out to be valid following SCL LOW.

[3]:  $t_{v(Q)}$  measured from 0.7V<sub>CC</sub> on SCL to 50% I/O output.


Fig 2: timing parameters for INT signal

## Block Diagram

Fig 3: Block diagram



Note: All I/Os are set to inputs at reset.

## Details Description

### a. Device address

Following a START condition, the bus master must send the address of the slave it is accessing and the operation it wants to perform (read or write). The address of the PI4IOE5V96248 is shown in below. Slave address pins AD2, AD1, and AD0 choose 1 of 64 slave addresses. To conserve power, no internal pull-up resistors are incorporated on AD2, AD1, and AD0. Address values depending on AD2, AD1, and AD0 can be found in Table 4 “PI4IOE5V96248 address map”.

#### PI4IOE5V96248 Address

|              | b7(MSB) | b6 | b5 | b4 | b3 | b2 | b1 | b0  |
|--------------|---------|----|----|----|----|----|----|-----|
| Address Byte | A6      | A5 | A4 | A3 | A2 | A1 | A0 | R/W |

The last bit of the first byte defines the operation to be performed. When set to logic 1 a read is selected, while a logic 0 selects a write operation.

**Table 4 PI4IOE5V96248Address maps**

| AD2 | AD1 | AD0 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | Address (Write) | Address (Read) |
|-----|-----|-----|----|----|----|----|----|----|----|-----------------|----------------|
| GND | SCL | GND | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 20h             | 21h            |
| GND | SCL | VDD | 0  | 0  | 1  | 0  | 0  | 0  | 1  | 22h             | 23h            |
| GND | SDA | GND | 0  | 0  | 1  | 0  | 0  | 1  | 0  | 24h             | 25h            |
| GND | SDA | VDD | 0  | 0  | 1  | 0  | 0  | 1  | 1  | 26h             | 27h            |
| VDD | SCL | GND | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 28h             | 29h            |
| VDD | SCL | VDD | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 2Ah             | 2Bh            |
| VDD | SDA | GND | 0  | 0  | 1  | 0  | 1  | 1  | 0  | 2Ch             | 2Dh            |
| VDD | SDA | VDD | 0  | 0  | 1  | 0  | 1  | 1  | 1  | 2Eh             | 2Fh            |
| GND | SCL | SCL | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 30h             | 31h            |
| GND | SCL | SDA | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 32h             | 33h            |
| GND | SDA | SCL | 0  | 0  | 1  | 1  | 0  | 1  | 0  | 34h             | 35h            |
| GND | SDA | SDA | 0  | 0  | 1  | 1  | 0  | 1  | 1  | 36h             | 37h            |
| VDD | SCL | SCL | 0  | 0  | 1  | 1  | 1  | 0  | 0  | 38h             | 39h            |
| VDD | SCL | SDA | 0  | 0  | 1  | 1  | 1  | 0  | 1  | 3Ah             | 3Bh            |
| VDD | SDA | SCL | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 3Ch             | 3Dh            |
| VDD | SDA | SDA | 0  | 0  | 1  | 1  | 1  | 1  | 1  | 3Eh             | 3Fh            |
| GND | GND | GND | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 40h             | 41h            |
| GND | GND | VDD | 0  | 1  | 0  | 0  | 0  | 0  | 1  | 42h             | 43h            |
| GND | VDD | GND | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 44h             | 45h            |
| GND | VDD | VDD | 0  | 1  | 0  | 0  | 0  | 1  | 1  | 46h             | 47h            |
| VDD | GND | GND | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 48h             | 49h            |
| VDD | GND | VDD | 0  | 1  | 0  | 0  | 1  | 0  | 1  | 4Ah             | 4Bh            |
| VDD | VDD | GND | 0  | 1  | 0  | 0  | 1  | 1  | 0  | 4Ch             | 4Dh            |
| VDD | VDD | VDD | 0  | 1  | 0  | 0  | 1  | 1  | 1  | 4Eh             | 4Fh            |
| GND | GND | SCL | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 50h             | 51h            |
| GND | GND | SDA | 0  | 1  | 0  | 1  | 0  | 0  | 1  | 52h             | 53h            |
| GND | VDD | SCL | 0  | 1  | 0  | 1  | 0  | 1  | 0  | 54h             | 55h            |
| GND | VDD | SDA | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 56h             | 57h            |
| VDD | GND | SCL | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 58h             | 59h            |
| VDD | GND | SDA | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 5Ah             | 5Bh            |
| VDD | VDD | SCL | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 5Ch             | 5Dh            |
| VDD | VDD | SDA | 0  | 1  | 0  | 1  | 1  | 1  | 1  | 5Eh             | 5Fh            |
| SCL | SCL | GND | 1  | 0  | 1  | 0  | 0  | 0  | 0  | A0h             | A1h            |
| SCL | SCL | VDD | 1  | 0  | 1  | 0  | 0  | 0  | 1  | A2h             | A3h            |
| SCL | SDA | GND | 1  | 0  | 1  | 0  | 0  | 1  | 0  | A4h             | A5h            |
| SCL | SDA | VDD | 1  | 0  | 1  | 0  | 0  | 1  | 1  | A6h             | A7h            |
| SDA | SCL | GND | 1  | 0  | 1  | 0  | 1  | 0  | 0  | A8h             | A9h            |
| SDA | SCL | VDD | 1  | 0  | 1  | 0  | 1  | 0  | 1  | AAh             | ABh            |
| SDA | SDA | GND | 1  | 0  | 1  | 0  | 1  | 1  | 0  | ACh             | ADh            |
| SDA | SDA | VDD | 1  | 0  | 1  | 0  | 1  | 1  | 1  | AEh             | AFh            |
| SCL | SCL | SCL | 1  | 0  | 1  | 1  | 0  | 0  | 0  | B0h             | B1h            |
| SCL | SCL | SDA | 1  | 0  | 1  | 1  | 0  | 0  | 1  | B2h             | B3h            |

|     |     |     |   |   |   |   |   |   |   |     |     |
|-----|-----|-----|---|---|---|---|---|---|---|-----|-----|
| SCL | SDA | SCL | 1 | 0 | 1 | 1 | 0 | 1 | 0 | B4h | B5h |
| SCL | SDA | SDA | 1 | 0 | 1 | 1 | 0 | 1 | 1 | B6h | B7h |
| SDA | SCL | SCL | 1 | 0 | 1 | 1 | 1 | 0 | 0 | B8h | B9h |
| SDA | SCL | SDA | 1 | 0 | 1 | 1 | 1 | 0 | 1 | BAh | BBh |
| SDA | SDA | SCL | 1 | 0 | 1 | 1 | 1 | 1 | 0 | BCh | BDh |
| SDA | SDA | SDA | 1 | 0 | 1 | 1 | 1 | 1 | 1 | BEh | BFh |
| SCL | GND | GND | 1 | 1 | 0 | 0 | 0 | 0 | 0 | C0h | C1h |
| SCL | GND | VDD | 1 | 1 | 0 | 0 | 0 | 0 | 1 | C2h | C3h |
| SCL | VDD | GND | 1 | 1 | 0 | 0 | 0 | 1 | 0 | C4h | C5h |
| SCL | VDD | VDD | 1 | 1 | 0 | 0 | 0 | 1 | 1 | C6h | C7h |
| SDA | GND | GND | 1 | 1 | 0 | 0 | 1 | 0 | 0 | C8h | C9h |
| SDA | GND | VDD | 1 | 1 | 0 | 0 | 1 | 0 | 1 | CAh | CBh |
| SDA | VDD | GND | 1 | 1 | 0 | 0 | 1 | 1 | 0 | CCh | CDh |
| SDA | VDD | VDD | 1 | 1 | 0 | 0 | 1 | 1 | 1 | CEh | CFh |
| SCL | GND | SCL | 1 | 1 | 1 | 0 | 0 | 0 | 0 | E0h | E1h |
| SCL | GND | SDA | 1 | 1 | 1 | 0 | 0 | 0 | 1 | E2h | E3h |
| SCL | VDD | SCL | 1 | 1 | 1 | 0 | 0 | 1 | 0 | E4h | E5h |
| SCL | VDD | SDA | 1 | 1 | 1 | 0 | 0 | 1 | 1 | E6h | E7h |
| SDA | GND | SCL | 1 | 1 | 1 | 0 | 1 | 0 | 0 | E8h | E9h |
| SDA | GND | SDA | 1 | 1 | 1 | 0 | 1 | 0 | 1 | EAh | EBh |
| SDA | VDD | SCL | 1 | 1 | 1 | 0 | 1 | 1 | 0 | ECh | Edh |
| SDA | VDD | SDA | 1 | 1 | 1 | 0 | 1 | 1 | 1 | EEh | EFh |

## Quasi-bidirectional I/O Architecture

The PI4IOE5V96248's 48 ports (see Figure 4) are entirely independent and can be used either as input or output ports. Input data is transferred from the ports to the microcontroller in the Read mode. Output data is transmitted to the ports in the Write mode. Every data transmission from the PI4IOE5V96248 must consist of a multiple of six bytes, the first byte will be referred to as IO\_7 to IO\_0, and the second byte as IO\_15 to IO\_8. The third will be referred to as P\_23 to IO\_16, and so on.

This quasi-bidirectional I/O can be used as an input or output without the use of a control signal for data directions. At power-on the I/Os are HIGH. In this mode only a current source ( $I_{OH}$ ) to VCC is active. An additional strong pull-up to VCC ( $I_{trt}(pu)$ ) allows fast rising edges into heavily loaded outputs. These devices turn on when an output is written HIGH, and are switched off by the negative edge of SCL. The I/Os should be HIGH before being used as inputs. After power-on, as all the I/Os are set HIGH, all of them can be used as inputs. Any change in setting of the I/Os as either inputs or outputs can be done with the write mode.

Remark: If a HIGH is applied to an I/O which has been written earlier to LOW, a large current ( $I_{OL}$ ) will flow to GND.



Fig 4. Simplified schematic diagram of IOX\_0 to IOX\_7

## Writing to the Port (Output Mode)

To write, the master (microcontroller) first addresses the slave device. By setting the last bit of the byte containing the slave address to logic 0 the Write mode is entered. The PI4IOE5V96248 acknowledges and the master sends the first data byte for IO0\_7 to IO0\_0. After the first data byte is acknowledged by the PI4IOE5V96248, the second data byte IO1\_7 to IO1\_0 is sent by the master. After the second data byte is acknowledged by the PI4IOE5V96248, the three data byte IO2\_7 to IO2\_0 is sent by the master and so on. Once again, the PI4IOE5V96248 acknowledges the receipt of the data. Each 8-bit data is presented on the port lines after it has been acknowledged by the PI4IOE5V96248.

The number of data bytes that can be sent successively is not limited. After every six bytes, the previous data is overwritten.



Fig 5. Write Mode

## Reading from a Port (Input Mode)

All ports programmed as input should be set to logic 1. To read, the master (microcontroller) first addresses the slave device after it receives the interrupt. By setting the last bit of the byte containing the slave address to logic 1 the Read mode is entered. The data bytes that follow on the SDA are the values on the ports.

If the data on the input port changes faster than the master can read, this data may be lost. Transfer of data can be stopped at any moment by a STOP condition. When this occurs, data present at the latest acknowledge phase is valid.



Fig 6. Read input port register

## Power-on Reset

When power is applied to VCC, an internal Power-On Reset (POR) holds the PI4IOE5V96248 in a reset condition until VCC has reached VPOR. At that point, the reset condition is released and the PI4IOE5V96248 registers and I<sup>2</sup>C-bus state machine will initialize to their default states. Thereafter VCC must be lowered below 0.2 V to reset the device.

## Interrupt Output ( INT )

The PI4IOE5V96248 provides an open-drain interrupt (INT) which can be fed to a corresponding input of the microcontroller. This gives these chips a kind of master function which can initiate an action elsewhere in the system.

An interrupt is generated by any rising or falling edge of the port inputs. After time  $t_{(V)D}$  the signal INT is valid.

The interrupt disappears when data on the port is changed to the original setting or data is read from or written to the device which has generated the interrupt.

In the write mode, the interrupt may become deactivated (HIGH) on the rising edge of the write to port pulse. On the falling edge of the write to port pulse the interrupt is definitely deactivated (HIGH).

The interrupt is reset in the read mode on the rising edge of the read from port pulse.

During the resetting of the interrupt itself, any changes on the I/Os may not generate an interrupt. After the interrupt is reset any change in I/Os will be detected and transmitted as an INT.

## RESET Input

A reset can be accomplished by holding the RESET pin LOW for a minimum of  $t_{w(rst)}$ . The PI4IOE5V96248 registers and I<sup>2</sup>C-bus state machine will be held in their default state until the RESET input is once again HIGH.

## Part Marking



YY: Year

WW: Workweek

1st X: Assembly Code

2nd X: Fab Code

## Packaging Mechanical



For latest package info.

please check: <http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/>

## Ordering Information

| Part Number       | Package Code | Package                                        |
|-------------------|--------------|------------------------------------------------|
| PI4IOE5V96248ZLEX | ZL           | 56-Contact, Very Thin Quad Flat No-Lead (TQFN) |

Notes:

- Thermal characteristics can be found on the company web site at [www.diodes.com/design/support/packaging/](http://www.diodes.com/design/support/packaging/)
- E = Pb-free and Green
- X suffix = Tape/Reel

**IMPORTANT NOTICE**

DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages.

Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application.

Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks.

This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated.

**LIFE SUPPORT**

Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

A. Life support devices or systems are devices or systems which:

1. are intended to implant into the body, or  
2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.

B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems.

Copyright © 2016, Diodes Incorporated  
www.diodes.com