

# Automotive single line low capacitance Transil, transient surge voltage suppressor (TVS) for ESD protection in SOD882T



SOD882T(0402) (QFN-2L 1.0 x 0.6 x 0.35)



#### Product status link

ESDALC5-1BT2Y

#### **Features**



- · Single-line bidirectional protection
- Breakdown voltage = 5.8 V min.
- Low capacitance = 26 pF at 0 V
- · Lead-free packages
- ECOPACK2 compliant component
- Benefits
  - Low capacitance for optimized data integrity
  - Low leakage current < 60 nA</li>
  - Low PCB space consumption: 0.6 mm²
  - High reliability offered by monolithic integration
- Complies with IEC 61000-4-2 (exceeds level 4)
  - ±30 kV (air discharge)
  - ±30 kV (contact discharge)
- Complies with ISO 10605 C = 330 pF, R = 330  $\Omega$ 
  - ±30 kV (air discharge)
  - ±30 kV (contact discharge)
- Complies with ISO 7637-3:
  - pulse 3a:  $V_s = -150 \text{ V}$
  - pulse 3b: V<sub>s</sub> = +100 V

### **Application**

Where transient overvoltage protection in ESD sensitive equipment is required, such as:

- Automotive applications
- Computers
- Printers
- · Communication systems
- · Cellular phone handsets and accessories
- Video equipment

### **Description**

The ESDALC5-1BT2Y is bidirectional single-line TVS diode designed to protect data lines or other I/O ports against ESD transients.

This device is ideal for applications where both printed circuit board space and power absorption capability are required.



## 1 Characteristics

Table 1. Absolute maximum ratings (T<sub>amb</sub> = 25 °C)

| Symbol           |                                | Value                                             | Unit |     |
|------------------|--------------------------------|---------------------------------------------------|------|-----|
| V <sub>PP</sub>  | Peak pulse voltage             | IEC 61000-4-2 / ISO10605 (C = 330 pF, R = 330 Ω): | 30   | 14/ |
| <b>У</b> РР      |                                | MIL STD 883G - Method 3015-7: class 3             | 25   | kV  |
| P <sub>PP</sub>  | Peak pulse power dissipation ( | 150                                               | W    |     |
| I <sub>PP</sub>  | Peak Pulse current (8/20 μs)   | 9                                                 | Α    |     |
| T <sub>OP</sub>  | Operating junction temperature | -50 to +125                                       | °C   |     |
| T <sub>stg</sub> | Storage temperature range      | -65 to +125                                       | °C   |     |
| TL               | Maximum lead temperature for   | 260                                               | °C   |     |

Figure 1. Electrical characteristics (definitions)



Table 2. Electrical characteristics (values) ( $T_{amb} = 25^{\circ} C$ )

| Symbol            | Test conditions                                                                       | Min. | Тур.         | Max. | Unit |
|-------------------|---------------------------------------------------------------------------------------|------|--------------|------|------|
| V <sub>BR</sub>   | From I/O1 to I/O2, I <sub>R</sub> = 1 mA                                              | 11   | 13           | 17   | V    |
| ▼BK               | From I/O2 to I/O1, IR = 1 mA                                                          | 5.8  | 8            | 11   | V    |
| I <sub>RM</sub>   | $I_{RM}$ $V_R = 5 V$                                                                  |      |              | 60   | nA   |
| R <sub>d</sub>    | Dynamic resistance, pulse width 100 ns From I/O1 to I/O2 From I/O2 to I/O1            |      | 0.25<br>0.23 |      | Ω    |
| V <sub>CL</sub>   | 8 kV contact discharge after 30 ns IEC 61000 4-2: From I/O1 to I/O2 From I/O2 to I/O1 |      | 17.5<br>12.5 |      | V    |
| C <sub>LINE</sub> | F = 1 MHz, VR = 0 V                                                                   |      | 26           | 30   | pF   |

DS10142 - Rev 2 page 2/12





### 1.1 Characteristics (curves)

Figure 2. Peak pulse power versus initial junction temperature (maximum values)



Figure 3. Junction capacitance versus reverse applied voltage (typical values)



Figure 4. Peak pulse power versus exponential pulse duration (maximum values)



Figure 5. Clamping voltage versus peak pulse current (typical values)



Figure 6. Clamping voltage versus peak pulse current (typical values)



Figure 7. Leakage current versus junction temperature (typical values)



DS10142 - Rev 2 page 3/12



Figure 8. S21 attenuation measurement <sub>0</sub> dB - 10 - 15 - 20 - 25 - 30 - 35 F(Hz) - 40 100k 1M 10M 100M 1G

Figure 9. TLP measurements I<sub>PP</sub> (A) 20 18 from I/O2 to I/O1 16 14 12 10 8 6 from I/O1 to I/O2 4 2 V<sub>CL</sub> (V) 0 0 5 10 15 20 25

Ω (+8 kV contact) 10 V/div 20 ns/div







DS10142 - Rev 2 page 4/12



# Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 2.1 Package information

E A L1

Figure 14. Package outline

Table 3. Package mechanical data

|                                                   | Dimensions  Millimeters |      |      |  |  |  |
|---------------------------------------------------|-------------------------|------|------|--|--|--|
| Ref.                                              |                         |      |      |  |  |  |
|                                                   | Min.                    | Тур. | Max. |  |  |  |
| А                                                 | 0.30                    |      | 0.40 |  |  |  |
| A1 0.00  L1 0.45  L2 0.45  D 0.95  E 0.55  e 0.60 |                         |      | 0.05 |  |  |  |
|                                                   |                         | 0.50 | 0.55 |  |  |  |
|                                                   |                         | 0.50 | 0.55 |  |  |  |
|                                                   |                         | 1.00 | 1.05 |  |  |  |
|                                                   |                         | 0.60 | 0.65 |  |  |  |
|                                                   |                         | 0.65 | 0.70 |  |  |  |
| b1                                                | 0.20                    | 0.25 | 0.30 |  |  |  |
| b2                                                | 0.20                    | 0.25 | 0.30 |  |  |  |

DS10142 - Rev 2 page 5/12



### 2.2 Packing and marking information

Figure 15. Marking layout

Figure 16. Package orientation in reel

Taped according to EIA-481

Note: Pocket dimensions are not on scale Pocket shape may vary depending on package On bidirectional devices, marking and logo may be not always in the same direction









DS10142 - Rev 2 page 6/12



Figure 21. Tape outline



Note: Pocket dimensions are not on scale Pocket shape may vary depending on package

Table 4. Tape and reel mechanical data

|      | Dimensions  |      |      |  |  |  |
|------|-------------|------|------|--|--|--|
| Ref. | Millimeters |      |      |  |  |  |
|      | Min.        | Тур. | Max. |  |  |  |
| D0   | 1.45        | 1.5  | 1.6  |  |  |  |
| D1   | 0.35        |      |      |  |  |  |
| F    | 3.45        | 3.5  | 3.55 |  |  |  |
| K0   | K0 0.42     |      | 0.52 |  |  |  |
| P0   | 3.9         | 4    | 4.1  |  |  |  |
| P1   | 1.95        | 2    | 2.05 |  |  |  |
| P2   | 1.95        | 2    | 2.05 |  |  |  |
| W    | 7.9         | 8    | 8.3  |  |  |  |

DS10142 - Rev 2 page 7/12



# 3 Recommendations on PCB assembly

### 3.1 Footprint

SMD footprint design is recommended.

Figure 22. SOD882T recommended footprint



### 3.2 Stencil opening design

Stencil opening thickness: 100 µm

Figure 23. Stencil opening recommendations



### 3.3 Solder paste

- 1. Halide-free flux, qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste recommended.
- 3. Offers a high tack force to resist component movement during high speed.
- 4. Solder paste with fine particles: powder particle size is 20-45 μm.

### 3.4 Placement

1. Manual positioning is not recommended.

DS10142 - Rev 2 page 8/12



- It is recommended to use the lead recognition capabilities of the placement system, not the outline centering.
- 3. Standard tolerance of ± 0.05 mm is recommended.
- 4. 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- 5. To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
- 6. For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

### 3.5 PCB design preference

- 1. Any via around or inside the footprint area must be closed to avoid solderpaste migration in the via.
- 2. Position and dimensions of the tracks should be well balanced. A symmetrical layout is recommended to prevent assembly troubles.

### 3.6 Reflow profile

Figure 24. ST ECOPACK recommended soldering reflow profile for PCB mounting



Note: Minimize air convection currents in the reflow oven to avoid component movement. Maximum soldering profile corresponds to the latest IPC/JEDEC J-STD-020.

DS10142 - Rev 2 page 9/12



# 4 Ordering information

Figure 25. Ordering information scheme



**Table 5. Ordering information** 

| Order code    | Marking <sup>(1)</sup> | Package        | Weight  | Base qty. | Delivery mode |
|---------------|------------------------|----------------|---------|-----------|---------------|
| ESDALC5-1BT2Y | Α                      | SOD882T (0402) | 0.80 mg | 12000     | Tape and reel |

1. The marking can be rotated by multiples of 90° to differentiate assembly location

DS10142 - Rev 2 page 10/12



# **Revision history**

Table 6. Document revision history

| Date        | Version | Changes                                                          |
|-------------|---------|------------------------------------------------------------------|
| 03-Nov-2014 | 1       | Initial release.                                                 |
| 16-Sep-2022 | 2       | Updated SOD882T (0402) package information.  Minor text changes. |

DS10142 - Rev 2 page 11/12



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2022 STMicroelectronics - All rights reserved

DS10142 - Rev 2 page 12/12