

TLV5624  
2.7-V TO 5.5-V LOW POWER 8-BIT DIGITAL-TO-ANALOG  
CONVERTER WITH INTERNAL REFERENCE AND POWER DOWN  
SLAS235B – JULY 1999 – REVISED APRIL 2004

## features

- 8-Bit Voltage Output DAC
- Programmable Internal Reference
- Programmable Settling Time:  
1  $\mu$ s in Fast Mode,  
3.5  $\mu$ s in Slow Mode
- Compatible With TMS320 and SPI™ Serial Ports
- Differential Nonlinearity . . . <0.2 LSB
- Monotonic Over Temperature

D OR DGK PACKAGE  
(TOP VIEW)



## applications

- Digital Servo Control Loops
- Digital Offset and Gain Adjustment
- Industrial Process Control
- Machine and Motion Control Devices
- Mass Storage Devices

## description

The TLV5624 is a 8-bit voltage output DAC with a flexible 4-wire serial interface. The serial interface allows glueless interface to TMS320 and SPI™, QSPI™, and Microwire™ serial ports. It is programmed with a 16-bit serial string containing 4 control and 8 data bits.

The resistor string output voltage is buffered by a x2 gain rail-to-rail output buffer. The programmable settling time of the DAC allows the designer to optimize speed vs power dissipation. With its on-chip programmable precision voltage reference, the TLV5624 simplifies overall system design.

Because of its ability to source up to 1 mA, the reference can also be used as a system reference. Implemented with a CMOS process, the device is designed for single supply operation from 2.7 V to 5.5 V. It is available in an 8-pin SOIC and 8-pin MSOP package to reduce board space in standard commercial and industrial temperature ranges.

### AVAILABLE OPTIONS

| TA            | PACKAGE     |               |
|---------------|-------------|---------------|
|               | SOIC<br>(D) | MSOP<br>(DGK) |
| 0°C to 70°C   | TLV5624CD   | TLV5624CDGK   |
| –40°C to 85°C | TLV5624ID   | TLV5624IDGK   |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI and QSPI are trademarks of Motorola, Inc.

Microwire is a trademark of National Semiconductor Corporation.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

Copyright © 2002–2004, Texas Instruments Incorporated

## functional block diagram



## Terminal Functions

| TERMINAL<br>NAME | NO. | I/O/P | DESCRIPTION                                                          |
|------------------|-----|-------|----------------------------------------------------------------------|
| AGND             | 5   | P     | Ground                                                               |
| CS               | 3   | I     | Chip select. Digital input active low, used to enable/disable inputs |
| DIN              | 1   | I     | Digital serial data input                                            |
| FS               | 4   | I     | Frame sync input                                                     |
| OUT              | 7   | O     | DAC A analog voltage output                                          |
| REF              | 6   | I/O   | Analog reference voltage input/output                                |
| SCLK             | 2   | I     | Digital serial clock input                                           |
| VDD              | 8   | P     | Positive power supply                                                |

**absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†**

|                                                                    |                            |
|--------------------------------------------------------------------|----------------------------|
| Supply voltage ( $V_{DD}$ to AGND) .....                           | 7 V                        |
| Reference input voltage range .....                                | –0.3 V to $V_{DD}$ + 0.3 V |
| Digital input voltage range .....                                  | –0.3 V to $V_{DD}$ + 0.3 V |
| Operating free-air temperature range, $T_A$ : TLV5624C .....       | 0°C to 70°C                |
| TLV5624I .....                                                     | –40°C to 85°C              |
| Storage temperature range, $T_{stg}$ .....                         | –65°C to 150°C             |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds ..... | 260°C                      |

† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

**recommended operating conditions**

|                                              |                             | MIN  | NOM   | MAX            | UNIT |
|----------------------------------------------|-----------------------------|------|-------|----------------|------|
| Supply voltage, $V_{DD}$                     | $V_{DD} = 5$ V              | 4.5  | 5     | 5.5            | V    |
|                                              | $V_{DD} = 3$ V              | 2.7  | 3     | 3.3            |      |
| Power on reset, POR                          |                             | 0.55 |       | 2              | V    |
| High-level digital input voltage, $V_{IH}$   | $DV_{DD} = 2.7$ V           | 2    |       |                | V    |
|                                              | $DV_{DD} = 5.5$ V           | 2.4  |       |                |      |
| Low-level digital input voltage, $V_{IL}$    | $DV_{DD} = 2.7$ V           |      |       | 0.6            | V    |
|                                              | $DV_{DD} = 5.5$ V           |      |       | 1              |      |
| Reference voltage, $V_{ref}$ to REF terminal | $V_{DD} = 5$ V (see Note 1) | AGND | 2.048 | $V_{DD} - 1.5$ | V    |
| Reference voltage, $V_{ref}$ to REF terminal | $V_{DD} = 3$ V (see Note 1) | AGND | 1.024 | $V_{DD} - 1.5$ | V    |
| Load resistance, $R_L$                       |                             | 2    |       |                | kΩ   |
| Load capacitance, $C_L$                      |                             |      |       | 100            | pF   |
| Clock frequency, $f_{CLK}$                   |                             |      |       | 20             | MHz  |
| Operating free-air temperature, $T_A$        | TLV5624C                    | 0    | 70    |                | °C   |
|                                              | TLV5624I                    | –40  | 85    |                |      |

NOTE 1: Due to the x2 output buffer, a reference input voltage  $\geq (V_{DD} - 0.4)$  V/2 causes clipping of the transfer function. The output buffer of the internal reference must be disabled, if an external reference is used.

## electrical characteristics over recommended operating conditions (unless otherwise noted)

## power supply

| PARAMETER                 |                              | TEST CONDITIONS                                                         |      | MIN  | TYP | MAX | UNIT |
|---------------------------|------------------------------|-------------------------------------------------------------------------|------|------|-----|-----|------|
| I <sub>DD</sub>           | Power supply current         | No load,<br>All inputs = AGND or V <sub>DD</sub> ,<br>DAC latch = 0x800 | Fast | 2.3  | 3.3 | 3.3 | mA   |
|                           |                              |                                                                         | Slow | 1.5  | 1.9 | 1.9 |      |
| Power down supply current |                              | See Figure 8                                                            |      | 0.01 | 10  | 10  | μA   |
| PSRR                      | Power supply rejection ratio | Zero scale, See Note 2                                                  |      | –65  |     | dB  |      |
|                           |                              | Full scale, See Note 3                                                  |      | –65  |     |     |      |

NOTES: 2. Power supply rejection ratio at zero scale is measured by varying V<sub>DD</sub> and is given by:

$$PSRR = 20 \log [(E_{ZS}(V_{DDmax}) - E_{ZS}(V_{DDmin}))/V_{DDmax}]$$

3. Power supply rejection ratio at full scale is measured by varying V<sub>DD</sub> and is given by:

$$PSRR = 20 \log [(E_G(V_{DDmax}) - E_G(V_{DDmin}))/V_{DDmax}]$$

## static DAC specifications

| PARAMETER          |                                               | TEST CONDITIONS | MIN | TYP   | MAX  | UNIT           |
|--------------------|-----------------------------------------------|-----------------|-----|-------|------|----------------|
| Resolution         |                                               |                 | 8   |       |      | bits           |
| INL                | Integral nonlinearity, end point adjusted     | See Note 4      |     | ±0.3  | ±0.5 | LSB            |
| DNL                | Differential nonlinearity                     | See Note 5      |     | ±0.07 | ±0.2 | LSB            |
| E <sub>ZS</sub>    | Zero-scale error (offset error at zero scale) | See Note 6      |     |       | ±20  | mV             |
| E <sub>ZS</sub> TC | Zero-scale-error temperature coefficient      | See Note 7      |     | 10    |      | ppm/°C         |
| E <sub>G</sub>     | Gain error                                    | See Note 8      |     |       | ±0.6 | % full scale V |
| E <sub>G</sub> TC  | Gain error temperature coefficient            | See Note 9      |     | 10    |      | ppm/°C         |

NOTES: 4. The relative accuracy or integral nonlinearity (INL) sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors. Tested from code 10 to code 255.

5. The differential nonlinearity (DNL) sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code. Tested from code 10 to code 255.

6. Zero-scale error is the deviation from zero voltage output when the digital input code is zero.

7. Zero-scale-error temperature coefficient is given by: E<sub>ZS</sub> TC = [E<sub>ZS</sub> (T<sub>max</sub>) – E<sub>ZS</sub> (T<sub>min</sub>)]/V<sub>ref</sub> × 10<sup>6</sup>/(T<sub>max</sub> – T<sub>min</sub>).8. Gain error is the deviation from the ideal output (2V<sub>ref</sub> – 1 LSB) with an output load of 10 kΩ excluding the effects of the zero-error.9. Gain temperature coefficient is given by: E<sub>G</sub> TC = [E<sub>G</sub> (T<sub>max</sub>) – E<sub>G</sub> (T<sub>min</sub>)]/V<sub>ref</sub> × 10<sup>6</sup>/(T<sub>max</sub> – T<sub>min</sub>).

## output specifications

| PARAMETER      |                                 | TEST CONDITIONS                                         | MIN | TYP                   | MAX   | UNIT           |
|----------------|---------------------------------|---------------------------------------------------------|-----|-----------------------|-------|----------------|
| V <sub>O</sub> | Output voltage                  | R <sub>L</sub> = 10 kΩ                                  | 0   | V <sub>DD</sub> – 0.4 |       | V              |
|                | Output load regulation accuracy | V <sub>O</sub> = 4.096 V, 2.048 V R <sub>L</sub> = 2 kΩ |     | ±0.10                 | ±0.25 | % full scale V |

## reference pin configured as output (REF)

| PARAMETER                |                              | TEST CONDITIONS          | MIN   | TYP   | MAX   | UNIT |
|--------------------------|------------------------------|--------------------------|-------|-------|-------|------|
| V <sub>ref(OUTL)</sub>   | Low reference voltage        |                          | 1.003 | 1.024 | 1.045 | V    |
| V <sub>ref(OUTH)</sub>   | High reference voltage       | V <sub>DD</sub> > 4.75 V | 2.027 | 2.048 | 2.069 | V    |
| I <sub>ref(source)</sub> | Output source current        |                          |       |       | 1     | mA   |
| I <sub>ref(sink)</sub>   | Output sink current          |                          | –1    |       |       | mA   |
|                          | Load capacitance             |                          | 1     | 10    |       | μF   |
| PSRR                     | Power supply rejection ratio |                          |       | –65   |       | dB   |

**electrical characteristics over recommended operating conditions (unless otherwise noted)  
(Continued)**

**reference pin configured as input (REF)**

| PARAMETER                 | TEST CONDITIONS                                      | MIN  | TYP          | MAX | UNIT     |
|---------------------------|------------------------------------------------------|------|--------------|-----|----------|
| $V_I$ Input voltage       |                                                      | 0    | $V_{DD}-1.5$ |     | V        |
| $R_I$ Input resistance    |                                                      |      | 10           |     | $\Omega$ |
| $C_I$ Input capacitance   |                                                      |      | 5            |     | pF       |
| Reference input bandwidth | REF = 0.2 $V_{pp}$ + 1.024 V dc                      | Fast | 1.3          |     | MHz      |
|                           |                                                      | Slow | 525          |     | kHz      |
| Reference feedthrough     | REF = 1 $V_{pp}$ at 1 kHz + 1.024 V dc (see Note 10) |      | –80          |     | dB       |

NOTE 10: Reference feedthrough is measured at the DAC output with an input code = 0x000.

**digital inputs**

| PARAMETER                                 | TEST CONDITIONS | MIN | TYP | MAX | UNIT    |
|-------------------------------------------|-----------------|-----|-----|-----|---------|
| $I_{IH}$ High-level digital input current | $V_I = V_{DD}$  |     | 1   |     | $\mu A$ |
| $I_{IL}$ Low-level digital input current  | $V_I = 0 V$     |     | –1  |     | $\mu A$ |
| $C_I$ Input capacitance                   |                 |     | 8   |     | pF      |

**analog output dynamic performance**

| PARAMETER                                      | TEST CONDITIONS                                                             | MIN  | TYP | MAX | UNIT      |
|------------------------------------------------|-----------------------------------------------------------------------------|------|-----|-----|-----------|
| $t_{s(FS)}$ Output settling time, full scale   | $R_L = 10 k\Omega$ , $C_L = 100 pF$ ,<br>See Note 11                        | Fast | 1   | 3   | $\mu s$   |
|                                                |                                                                             | Slow | 3.5 | 7   |           |
| $t_{s(CC)}$ Output settling time, code to code | $R_L = 10 k\Omega$ , $C_L = 100 pF$ ,<br>See Note 12                        | Fast | 0.5 | 1.5 | $\mu s$   |
|                                                |                                                                             | Slow | 1   | 2   |           |
| SR Slew rate                                   | $R_L = 10 k\Omega$ , $C_L = 100 pF$ ,<br>See Note 13                        | Fast | 8   |     | $V/\mu s$ |
|                                                |                                                                             | Slow | 1.5 |     |           |
| Glitch energy                                  | $DIN = 0$ to $1$ , $f_{CLK} = 100$ kHz,<br>$CS = V_{DD}$                    |      | 5   |     | nV–s      |
| SNR Signal-to-noise ratio                      | $f_S = 480$ kSPS, $f_{out} = 1$ kHz,<br>$R_L = 10 k\Omega$ , $C_L = 100 pF$ |      | 53  | 57  | dB        |
| S/(N+D) Signal-to-noise + distortion           |                                                                             |      | 48  | 47  |           |
| THD Total harmonic distortion                  |                                                                             |      | –50 | –48 |           |
| Spurious free dynamic range                    |                                                                             |      | 50  | 62  |           |

NOTES: 11. Settling time is the time for the output signal to remain within  $\pm 0.5$  LSB of the final measured value for a digital input code change of 0x020 to 0xFDF and 0xFDF to 0x020 respectively. Not tested, assured by design.

12. Settling time is the time for the output signal to remain within  $\pm 0.5$  LSB of the final measured value for a digital input code change of one count. Not tested, assured by design.

13. Slew rate determines the time it takes for a change of the DAC output from 10% to 90% full-scale voltage.

## digital input timing requirements

|                  |                                                                                                                                                                                                                                                                         | MIN | NOM | MAX | UNIT |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $t_{su}(CS-FS)$  | Setup time, $\overline{CS}$ low before FS falling edge                                                                                                                                                                                                                  | 10  |     |     | ns   |
| $t_{su}(FS-CK)$  | Setup time, FS low before first negative SCLK edge                                                                                                                                                                                                                      | 8   |     |     | ns   |
| $t_{su}(C16-FS)$ | Setup time, 16 <sup>th</sup> negative SCLK edge after FS low on which bit D0 is sampled before rising edge of FS                                                                                                                                                        | 10  |     |     | ns   |
| $t_{su}(C16-CS)$ | Setup time, 16 <sup>th</sup> positive SCLK edge (first positive after D0 is sampled) before $\overline{CS}$ rising edge. If FS is used instead of 16 <sup>th</sup> positive edge to update DAC, then setup time between FS rising edge and $\overline{CS}$ rising edge. | 10  |     |     | ns   |
| $t_{wH}$         | SCLK pulse duration high                                                                                                                                                                                                                                                | 25  |     |     | ns   |
| $t_{wL}$         | SCLK pulse duration low                                                                                                                                                                                                                                                 | 25  |     |     | ns   |
| $t_{su}(D)$      | Setup time, data ready before SCLK falling edge                                                                                                                                                                                                                         | 8   |     |     | ns   |
| $t_{h(D)}$       | Hold time, data held valid after SCLK falling edge                                                                                                                                                                                                                      | 5   |     |     | ns   |
| $t_{wH(FS)}$     | FS pulse duration high                                                                                                                                                                                                                                                  | 25  |     |     | ns   |

## PARAMETER MEASUREMENT INFORMATION



Figure 1. Timing Diagram

### TYPICAL CHARACTERISTICS



**Figure 2**



**Figure 3**



**Figure 4**



**Figure 5**

## TYPICAL CHARACTERISTICS



Figure 6



Figure 7



Figure 8



Figure 9

## TYPICAL CHARACTERISTICS



**Figure 10**



**Figure 11**

## TYPICAL CHARACTERISTICS



Figure 12

## APPLICATION INFORMATION

## general function

The TLV5624 is an 8-bit, single supply DAC, based on a resistor string architecture. It consists of a serial interface, a speed and power-down control logic, a programmable internal reference, a resistor string, and a rail-to-rail output buffer.

The output voltage (full scale determined by reference) is given by:

$$2 \text{ REF} \frac{\text{CODE}}{2^n} [\text{V}]$$

where REF is the reference voltage and CODE is the digital input value within the range  $0_{10}$  to  $2^n-1$ , where  $n = 8$  (bits). The 16-bit word, consisting of control bits and a new DAC value, is illustrated in the *data format* section. A power on reset initially resets the internal latches to a defined state (all bits zero).

## serial interface

The device has to be enabled with  $\overline{\text{CS}}$  set to low. A falling edge of FS starts shifting the data bit-per-bit (starting with the MSB) to the internal register on high-low transitions of SCLK. After 16 bits have been transferred or FS rises, the content of the shift register is moved to the DAC latch, which updates the voltage output to the new level.

The serial interface of the TLV5624 can be used in two basic modes:

- Four wire (with chip select)
- Three wire (without chip select)

Using chip select (four-wire mode), it is possible to have more than one device connected to the serial port of the data source (DSP or microcontroller). Figure 13 shows an example with two TLV5624s connected directly to a TMS320 DSP.

## APPLICATION INFORMATION

### serial interface (continued)



Figure 13. TMS320 Interface

If there is no need to have more than one device on the serial bus, then  $\overline{CS}$  can be tied low. Figure 14 shows an example of how to connect the TLV5624 to TMS320, SPI™ or Microwire™ using only three pins.



Figure 14. Three-Wire Interface

Notes on SPI™ and Microwire™: Before the controller starts the data transfer, the software has to generate a falling edge on the I/O pin connected to FS. If the word width is 8 bits (SPI™ and Microwire™), two write operations must be performed to program the TLV5624. After the write operation(s), the DAC output is updated automatically on the next positive clock edge following the 16<sup>th</sup> falling clock edge.

### serial clock frequency and update rate

The maximum serial clock frequency is given by:

$$f_{sclkmax} = \frac{1}{t_{whmin} + t_{wlmin}} = 20 \text{ MHz}$$

The maximum update rate is:

$$f_{updatemax} = \frac{1}{16(t_{whmin} + t_{wlmin})} = 1.25 \text{ MHz}$$

Note that the maximum update rate is just a theoretical value for the serial interface, as the settling time of the TLV5624 has to be considered, too.

## APPLICATION INFORMATION

## data format

The 16-bit data word for the TLV5624 consists of two parts:

- Program bits (D15..D12)
- New data (D11..D0)

|     |     |     |     |     |     |    |    |    |    |    |    |             |    |    |    |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|-------------|----|----|----|
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3          | D2 | D1 | D0 |
| R1  | SPD | PWR | R0  |     |     |    |    |    |    |    |    | 8 Data bits | 0  | 0  | 0  |

SPD: Speed control bit 1 → fast mode 0 → slow mode

PWR: Power control bit 1 → power down 0 → normal operation

The following table lists the possible combination of the register select bits:

## register select bits

| R1 | R0 | REGISTER                       |
|----|----|--------------------------------|
| 0  | 0  | Write data to DAC              |
| 0  | 1  | Reserved                       |
| 1  | 0  | Reserved                       |
| 1  | 1  | Write data to control register |

The meaning of the 12 data bits depends on the selected register. For the DAC register, bits D11..D4 determine the new DAC output value:

## data bits: DAC

|               |     |    |    |    |    |    |    |    |    |    |    |
|---------------|-----|----|----|----|----|----|----|----|----|----|----|
| D11           | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| New DAC Value |     |    |    |    |    |    |    |    |    | 0  | 0  |

If the control register is selected, then D1, D0 of the 12 data bits are used to program the reference voltage:

## data bits: CONTROL

|     |     |    |    |    |    |    |    |    |    |      |      |
|-----|-----|----|----|----|----|----|----|----|----|------|------|
| D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1   | D0   |
| X   | X   | X  | X  | X  | X  | X  | X  | X  | X  | REF1 | REF2 |

X: don't care

REF1 and REF0 determine the reference source and, if internal reference is selected, the reference voltage.

## reference bits

| REF1 | REF0 | REFERENCE |
|------|------|-----------|
| 0    | 0    | External  |
| 0    | 1    | 1.024 V   |
| 1    | 0    | 2.048 V   |
| 1    | 1    | External  |

NOTE: A 0.1 $\mu$ F bypass capacitor must be installed on the reference pin (pin 6). If internal reference is used a 10  $\mu$ F capacitor must also be installed for reference voltage stability.

## CAUTION:

If external reference voltage is applied to the REF pin, external reference MUST be selected.

## APPLICATION INFORMATION

### Example:

- Set DAC output, select fast mode, select internal reference at 2.048 V:

- Set reference voltage to 2.048 V (CONTROL register):

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 1   | 1   | 0   | 1   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |

- Write new DAC value and update DAC output:

| D15 | D14 | D13 | D12 | D11                  | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|-----|-----|-----|----------------------|-----|----|----|----|----|----|----|----|----|----|----|
| 0   | 1   | 0   | 0   | New DAC output value |     |    |    |    |    |    |    | 0  | 0  | 0  | 0  |

The DAC output is updated on the rising clock edge after D0 is sampled.

To output data consecutively using the same DAC configuration, it is not necessary to program the CONTROL register again.

### linearity, offset, and gain error using single ended supplies

When an amplifier is operated from a single supply, the voltage offset can still be either positive or negative. With a positive offset, the output voltage changes on the first code change. With a negative offset, the output voltage may not change with the first code, depending on the magnitude of the offset voltage.

The output amplifier attempts to drive the output to a negative voltage. However, because the most negative supply rail is ground, the output cannot drive below ground and clamps the output at 0 V.

The output voltage then remains at zero until the input code value produces a sufficient positive output voltage to overcome the negative offset voltage, resulting in the transfer function shown in Figure 15.



Figure 15. Effect of Negative Offset (Single Supply)

This offset error, not the linearity error, produces this breakpoint. The transfer function would have followed the dotted line if the output buffer could drive below the ground rail.

For a DAC, linearity is measured between zero-input code (all inputs 0) and full-scale code after offset and full scale are adjusted out or accounted for in some way. However, single supply operation does not allow for adjustment when the offset is negative due to the breakpoint in the transfer function. So the linearity is measured between full-scale code and the lowest code that produces a positive output voltage.

## APPLICATION INFORMATION

**power-supply bypassing and ground management**

Printed-circuit boards that use separate analog and digital ground planes offer the best system performance. Wire-wrap boards do not perform well and should not be used. The two ground planes should be connected together at the low-impedance power-supply source. The best ground connection may be achieved by connecting the DAC AGND terminal to the system analog ground plane, making sure that analog ground currents are well managed and there are negligible voltage drops across the ground plane.

A 0.1- $\mu$ F ceramic-capacitor bypass should be connected between  $V_{DD}$  and AGND and mounted with short leads as close as possible to the device. Use of ferrite beads may further isolate the system analog supply from the digital power supply.

Figure 16 shows the ground plane layout and bypassing technique.



Figure 16. Power-Supply Bypassing

**definitions of specifications and terminology****integral nonlinearity (INL)**

The relative accuracy or integral nonlinearity (INL), sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors.

**differential nonlinearity (DNL)**

The differential nonlinearity (DNL), sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code.

**zero-scale error ( $E_{ZS}$ )**

Zero-scale error is defined as the deviation of the output from 0 V at a digital input value of 0.

**gain error ( $E_G$ )**

Gain error is the error in slope of the DAC transfer function.

**total harmonic distortion (THD)**

THD is the ratio of the rms value of the first six harmonic components to the value of the fundamental signal. The value for THD is expressed in decibels.

**signal-to-noise ratio + distortion (S/N+D)**

S/N+D is the ratio of the rms value of the output signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/N+D is expressed in decibels.

**spurious free dynamic range (SFDR)**

Spurious free dynamic range is the difference between the rms value of the output signal and the rms value of the largest spurious signal within a specified bandwidth. The value for SFDR is expressed in decibels.

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan<br>(2)         | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples                                                                         |
|------------------|---------------|--------------|-----------------|------|-------------|-------------------------|-------------------------|----------------------|--------------|-------------------------|---------------------------------------------------------------------------------|
| TLV5624CD        | ACTIVE        | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 5624C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV5624CDG4      | ACTIVE        | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | 0 to 70      | 5624C                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV5624CDGK      | ACTIVE        | VSSOP        | DGK             | 8    | 80          | Green (RoHS & no Sb/Br) | CU NIPDAUAG             | Level-1-260C-UNLIM   | 0 to 70      | ADR                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV5624CDGKG4    | ACTIVE        | VSSOP        | DGK             | 8    | 80          | Green (RoHS & no Sb/Br) | CU NIPDAUAG             | Level-1-260C-UNLIM   | 0 to 70      | ADR                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV5624CDGKR     | ACTIVE        | VSSOP        | DGK             | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAUAG             | Level-1-260C-UNLIM   | 0 to 70      | ADR                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV5624ID        | ACTIVE        | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | 5624I                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV5624IDG4      | ACTIVE        | SOIC         | D               | 8    | 75          | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | 5624I                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV5624IDGK      | ACTIVE        | VSSOP        | DGK             | 8    | 80          | Green (RoHS & no Sb/Br) | CU NIPDAUAG             | Level-1-260C-UNLIM   | -40 to 85    | ADS                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV5624IDGKG4    | ACTIVE        | VSSOP        | DGK             | 8    | 80          | Green (RoHS & no Sb/Br) | CU NIPDAUAG             | Level-1-260C-UNLIM   | -40 to 85    | ADS                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV5624IDGKR     | ACTIVE        | VSSOP        | DGK             | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAUAG             | Level-1-260C-UNLIM   | -40 to 85    | ADS                     | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV5624IDR       | ACTIVE        | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | 5624I                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |
| TLV5624IDRG4     | ACTIVE        | SOIC         | D               | 8    | 2500        | Green (RoHS & no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | 5624I                   | <span style="background-color: red; color: white; padding: 2px;">Samples</span> |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <http://www.ti.com/productcontent> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**TAPE AND REEL INFORMATION**
**REEL DIMENSIONS**

**TAPE DIMENSIONS**


|    |                                                           |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

**QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Reel Diameter (mm) | Reel Width W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1 (mm) | W (mm) | Pin1 Quadrant |
|--------------|--------------|-----------------|------|------|--------------------|--------------------|---------|---------|---------|---------|--------|---------------|
| TLV5624CDGKR | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| TLV5624IDGKR | VSSOP        | DGK             | 8    | 2500 | 330.0              | 12.4               | 5.3     | 3.4     | 1.4     | 8.0     | 12.0   | Q1            |
| TLV5624IDR   | SOIC         | D               | 8    | 2500 | 330.0              | 12.4               | 6.4     | 5.2     | 2.1     | 8.0     | 12.0   | Q1            |

**TAPE AND REEL BOX DIMENSIONS**


\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV5624CDGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| TLV5624IDGKR | VSSOP        | DGK             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| TLV5624IDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

## DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



4073329/E 05/06

NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

 Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

 Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.

E. Falls within JEDEC MO-187 variation AA, except interlead flash.

DGK (S-PDSO-G8)

PLASTIC SMALL OUTLINE PACKAGE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

△C Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0.15) each side.

△D Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0.43) each side.

E. Reference JEDEC MS-012 variation AA.

D (R-PDSO-G8)

PLASTIC SMALL OUTLINE

Example Board Layout  
(Note C)Stencil Openings  
(Note D)Example  
Non Soldermask Defined PadExample  
Pad Geometry  
(See Note C)Example  
Solder Mask Opening  
(See Note E)

4211283-2/E 08/12

NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have **not** been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     | Applications                                                                         |
|------------------------------|--------------------------------------------------------------------------------------|
| Audio                        | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                               |
| Amplifiers                   | <a href="http://amplifier.ti.com">amplifier.ti.com</a>                               |
| Data Converters              | <a href="http://dataconverter.ti.com">dataconverter.ti.com</a>                       |
| DLP® Products                | <a href="http://www.dlp.com">www.dlp.com</a>                                         |
| DSP                          | <a href="http://dsp.ti.com">dsp.ti.com</a>                                           |
| Clocks and Timers            | <a href="http://www.ti.com/clocks">www.ti.com/clocks</a>                             |
| Interface                    | <a href="http://interface.ti.com">interface.ti.com</a>                               |
| Logic                        | <a href="http://logic.ti.com">logic.ti.com</a>                                       |
| Power Mgmt                   | <a href="http://power.ti.com">power.ti.com</a>                                       |
| Microcontrollers             | <a href="http://microcontroller.ti.com">microcontroller.ti.com</a>                   |
| RFID                         | <a href="http://www.ti-rfid.com">www.ti-rfid.com</a>                                 |
| OMAP Applications Processors | <a href="http://www.ti.com/omap">www.ti.com/omap</a>                                 |
| Wireless Connectivity        | <a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a> |
|                              | <b>TI E2E Community</b>                                                              |
|                              | <a href="http://e2e.ti.com">e2e.ti.com</a>                                           |