

April 1992 Revised January 1999

## 74ABT16245

## 16-Bit Transceiver with 3-STATE Outputs

## **General Description**

The ABT16245 contains sixteen non-inverting bidirectional buffers with 3-STATE outputs and is intended for bus oriented applications. The device is byte controlled. Each byte has separate control inputs which can be shorted together for full 16-bit operation. The  $T/\overline{R}$  inputs determine the direction of data flow through the device. The  $\overline{OE}$  inputs disable both the A and B ports by placing them in a high impedance state.

#### **Features**

- Bidirectional non-inverting buffers
- Separate control logic for each byte

- 16-bit version of the ABT245
- A and B output sink capability of 64 mA, source capability of 32 mA
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Non-destructive hot insertion capability

### **Ordering Code:**

| Order Number   | Package Number | Package Description                                                         |
|----------------|----------------|-----------------------------------------------------------------------------|
| 74ABT16245CSSC | MS48A          | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide      |
| 74ABT16245CMTD | MTD48          | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide |

Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

#### Logic Symbol



## **Pin Descriptions**

| Pin Names                       | Description                      |
|---------------------------------|----------------------------------|
| ŌĒn                             | Output Enable Input (Active Low) |
| T/R <sub>n</sub>                | Transmit/Receive Input           |
| A <sub>0</sub> -A <sub>15</sub> | Side A Inputs/Outputs            |
| B <sub>0</sub> –B <sub>15</sub> | Side B Inputs/Outputs            |

#### **Connection Diagram**



© 1999 Fairchild Semiconductor Corporation

DS010986.prf

## **Functional Description**

The ABT16245 contains sixteen non-inverting bidirectional buffers with 3-STATE outputs. The device is byte controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation.

## **Truth Tables**

| Inputs          |      | Outputs                                                                         |
|-----------------|------|---------------------------------------------------------------------------------|
| OE <sub>1</sub> | T/R₁ |                                                                                 |
| L               | L    | Bus B <sub>0</sub> -B <sub>7</sub> Data to Bus A <sub>0</sub> -A <sub>7</sub>   |
| L               | Н    | Bus A <sub>0</sub> -A <sub>7</sub> Data to Bus B <sub>0</sub> -B <sub>7</sub>   |
| Н               | Х    | HIGH-Z State on A <sub>0</sub> -A <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub> |

| Inputs |                                                           |   | Outputs                                                                           |
|--------|-----------------------------------------------------------|---|-----------------------------------------------------------------------------------|
|        | $\overline{\text{OE}}_2$ $\text{T/}\overline{\text{R}}_2$ |   |                                                                                   |
|        | L                                                         | L | Bus B <sub>8</sub> -B <sub>15</sub> Data to Bus A <sub>8</sub> -A <sub>15</sub>   |
|        | L                                                         | Н | Bus A <sub>8</sub> -A <sub>15</sub> Data to Bus B <sub>8</sub> -B <sub>15</sub>   |
|        | Н                                                         | Χ | HIGH-Z State on A <sub>8</sub> -A <sub>15</sub> , B <sub>8</sub> -B <sub>15</sub> |

- H = HIGH Voltage Level
  L = LOW Voltage Level
  X = Immaterial
  Z = High Impedance

## **Logic Diagrams**





**Absolute Maximum Ratings**(Note 1)

Storage Temperature -65°C to +150°C

Ambient Temperature under Bias -55°C to +125°C

Junction Temperature under Bias -55°C to +150°C

V<sub>CC</sub>Pin Potential to

 Ground Pin
 -0.5V to +7.0V

 Input Voltage (Note 2)
 -0.5V to +7.0V

 Input Current (Note 2)
 -30 mA to +5.0 mA

Voltage Applied to Any Output

in the Disabled or

Power-off State -0.5V to 5.5V in the HIGH State -0.5V to  $V_{CC}$ 

Current Applied to Output

in LOW State (Max)  $\qquad \qquad \text{twice the rated I}_{\text{OL}} \, (\text{mA})$ 

DC Latchup Source Current -500 mA
Over Voltage Latchup (I/O) 10V

# Recommended Operating Conditions

Free Air Ambient Temperature -40°C to +85°C Supply Voltage +4.5V to +5.5V

Minimum Input Edge Rate (ΔV/Δt)

Data Input 50 mV/ns
Enable Input 20 mV/ns

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## **DC Electrical Characteristics**

| Symbol                             | Parameter                                         | Min  | Тур | Max  | Units | v <sub>cc</sub> | Conditions                                                        |
|------------------------------------|---------------------------------------------------|------|-----|------|-------|-----------------|-------------------------------------------------------------------|
| V <sub>IH</sub>                    | Input HIGH Voltage                                | 2.0  |     |      | V     |                 | Recognized HIGH Signal                                            |
| V <sub>IL</sub>                    | Input LOW Voltage                                 |      |     | 0.8  | V     |                 | Recognized LOW Signal                                             |
| V <sub>CD</sub>                    | Input Clamp Diode Voltage                         |      |     | -1.2 | V     | Min             | $I_{IN} = -18 \text{ mA } (\overline{OE}_n, T/\overline{R}_n)$    |
| V <sub>OH</sub>                    | Output HIGH Voltage                               | 2.5  |     |      | V     | Min             | $I_{OH} = -3 \text{ mA } (A_n, B_n)$                              |
|                                    |                                                   | 2.0  |     |      | V     | Min             | $I_{OH} = -32 \text{ mA } (A_n, B_n)$                             |
| V <sub>OL</sub>                    | Output LOW Voltage                                |      |     | 0.55 | ٧     | Min             | $I_{OL} = 64 \text{ mA } (A_n, B_n)$                              |
| l <sub>ін</sub>                    | Input HIGH Current                                |      |     | 1    | μА    | Max             | $V_{IN} = 2.7V (\overline{OE}_n, T/\overline{R}_n) (Note 3)$      |
|                                    |                                                   |      |     | 1    |       |                 | $V_{IN} = V_{CC} (\overline{OE}_n, T/\overline{R}_n)$             |
| I <sub>BVI</sub>                   | Input HIGH Current                                |      |     | 7    | μА    | Max             | $V_{IN} = 7.0V (\overline{OE}_n, T/\overline{R}_n)$               |
|                                    | Breakdown Test                                    |      |     |      |       |                 |                                                                   |
| I <sub>BVIT</sub>                  | Input HIGH Current                                |      |     | 100  | μА    | Max             | $V_{IN} = 5.5V (A_n, B_n)$                                        |
|                                    | Breakdown Test (I/O)                              |      |     |      |       |                 |                                                                   |
| կլ                                 | Input LOW Current                                 |      |     | -1   | μА    | Max             | $V_{IN} = 0.5V (\overline{OE}_n, T/\overline{R}_n) (Note 3)$      |
|                                    |                                                   |      |     | -1   |       |                 | $V_{IN} = 0.0V \ (\overline{OE}_n, \ T/\overline{R}_n)$           |
| V <sub>ID</sub>                    | Input Leakage Test                                | 4.75 |     |      | V     | 0.0             | $I_{ID} = 1.9 \mu A (\overline{OE}_n, T/\overline{R}_n)$          |
|                                    |                                                   |      |     |      |       |                 | All Other Pins Grounded                                           |
| I <sub>IH</sub> + I <sub>OZH</sub> | Output Leakage Current                            |      |     | 10   | μА    | 0 – 5.5V        | $V_{OUT} = 2.7V (A_n, B_n); \overline{OE} = 2.0V$                 |
| I <sub>IL</sub> + I <sub>OZL</sub> | Output Leakage Current                            |      |     | -10  | μА    | 0 – 5.5V        | $V_{OUT} = 0.5V (A_n, B_n); \overline{OE} = 2.0V$                 |
| los                                | Output Short-Circuit Current                      | -100 |     | -275 | mA    | Max             | $V_{OUT} = 0.0V (A_n, B_n)$                                       |
| I <sub>CEX</sub>                   | Output HIGH Leakage Current                       |      |     | 50   | μА    | Max             | $V_{OUT} = V_{CC} (A_n, B_n)$                                     |
| l <sub>ZZ</sub>                    | Bus Drainage Test                                 |      |     | 100  | μА    | 0.0             | $V_{OUT} = 5.50V (A_n, B_n);$                                     |
|                                    |                                                   |      |     |      |       |                 | All Others GND                                                    |
| I <sub>ССН</sub>                   | Power Supply Current                              |      |     | 100  | μA    | Max             | All Outputs HIGH                                                  |
| I <sub>CCL</sub>                   | Power Supply Current                              |      |     | 60   | mA    | Max             | All Outputs LOW                                                   |
| lccz                               | Power Supply Current                              |      |     | 100  | μА    | Max             | $\overline{OE}_n = V_{CC}$ , $T/\overline{R}_n = GND$ or $V_{CC}$ |
|                                    |                                                   |      |     |      |       |                 | All others at V <sub>CC</sub> or GND                              |
| Ісст                               | Additional I <sub>CC</sub> /Input Outputs Enabled |      |     | 2.5  | mA    |                 | $V_I = V_{CC} - 2.1V$                                             |
|                                    | Outputs 3-STATE                                   |      |     | 2.5  | mA    | Max             | $\overline{OE}_n$ , $T/\overline{R}_n V_I = V_{CC} - 2.1V$        |
|                                    | Outputs 3-STATE                                   |      |     | 50   | μА    |                 | Data Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V                |
|                                    |                                                   |      |     |      |       |                 | All others at V <sub>CC</sub> or GND                              |

## DC Electrical Characteristics (Continued)

| Symbol | Para                    | ameter  | Min | Тур | Max | Units | v <sub>cc</sub> | Conditions                                                     |
|--------|-------------------------|---------|-----|-----|-----|-------|-----------------|----------------------------------------------------------------|
| ICCD   | Dynamic I <sub>CC</sub> | No Load |     |     |     | mA/   | Max             | Outputs Open                                                   |
|        |                         |         |     |     | 0.1 | MHz   |                 | $\overline{OE}_n = GND$ , $T/\overline{R}_n = GND$ or $V_{CC}$ |
|        |                         |         |     |     |     |       |                 | One Bit Toggling, 50% Duty Cycle                               |

## **DC Extended Electrical Characteristics**

| Symbol           | Parameter                                    | Min  | Тур  | Max | Units | v <sub>cc</sub> | Conditions $C_L = 50 \text{ pF}; R_L = 500\Omega$ |
|------------------|----------------------------------------------|------|------|-----|-------|-----------------|---------------------------------------------------|
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> |      | 0.5  | 0.9 | ٧     | 5.0             | T <sub>A</sub> = 25°C (Note 4)                    |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -1.4 | -1.0 |     | ٧     | 5.0             | T <sub>A</sub> = 25°C (Note 4)                    |
| V <sub>OHV</sub> | Minimum HIGH Level Dynamic Output Voltage    | 2.5  | 3.0  |     | ٧     | 5.0             | T <sub>A</sub> = 25°C (Note 5)                    |
| V <sub>IHD</sub> | Minimum HIGH Level Dynamic Input Voltage     | 2.0  | 1.4  |     | ٧     | 5.0             | T <sub>A</sub> = 25°C (Note 5)                    |
| V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage      |      | 1.2  | 0.8 | ٧     | 5.0             | T <sub>A</sub> = 25°C (Note 6)                    |

Note 3: Guaranteed, but not tested.

Note 4: Max number of outputs defined as (n). n - 1 data inputs are driven 0V to 3V. One output at LOW. Guaranteed, but not tested.

 $\textbf{Note 5:} \ \text{Max number of outputs defined as (n). } \ n-1 \ \text{data inputs are driven 0V to 3V.} \ \text{One output HIGH. Guaranteed, but not tested.}$ 

Note 6: Max number of data inputs (n) switching. n-1 inputs switching 0V to 3V. Input-under-test switching: 3V to threshold  $(V_{ILD})$ , 0V to threshold  $(V_{IHD})$ . Guaranteed, but not tested.

#### **AC Electrical Characteristics**

| Symbol Parameter |                |     | $T_A = +25$ °C $V_{CC} = +5V$ $C_L = 50 \text{ pF}$ |     | $T_A = -55^{\circ}\text{C to} + 125^{\circ}\text{C}$ $V_{CC} = 4.5\text{V} - 5.5\text{V}$ $C_L = 50 \text{ pF}$ |     | $T_A = -40^{\circ}$ C to $+85^{\circ}$ C $V_{CC} = 4.5V - 5.5V$ $C_L = 50 \text{ pF}$ |     | Units |
|------------------|----------------|-----|-----------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------|-----|-------|
|                  |                | Min | Тур                                                 | Max | Min                                                                                                             | Max | Min                                                                                   | Max |       |
| t <sub>PLH</sub> | Propagation    | 1.0 | 2.4                                                 | 3.9 | 0.5                                                                                                             | 4.5 | 1.0                                                                                   | 3.9 |       |
| t <sub>PHL</sub> | Delay Data     | 1.0 | 2.8                                                 | 3.9 | 0.5                                                                                                             | 5.2 | 1.0                                                                                   | 3.9 | ns    |
|                  | to Outputs     |     |                                                     |     |                                                                                                                 |     |                                                                                       |     |       |
| t <sub>PZH</sub> | Output Enable  | 1.5 | 3.6                                                 | 6.3 | 0.8                                                                                                             | 6.4 | 1.5                                                                                   | 6.3 | ns    |
| t <sub>PZL</sub> | Time           | 1.5 | 3.7                                                 | 6.3 | 0.9                                                                                                             | 6.9 | 1.5                                                                                   | 6.3 |       |
| t <sub>PHZ</sub> | Output Disable | 1.3 | 4.6                                                 | 6.9 | 1.3                                                                                                             | 6.9 | 1.3                                                                                   | 6.9 | ns    |
| t <sub>PLZ</sub> | Time           | 1.3 | 3.7                                                 | 6.9 | 1.0                                                                                                             | 6.9 | 1.3                                                                                   | 6.9 |       |

#### **Extended AC Electrical Characteristics**

| Symbol           | Parameter            | v   | $T_A = -40$ °C to +85 °C<br>$V_{CC} = 4.5V - 5.5V$<br>$C_L = 50$ pF<br>16 Outputs Switching<br>(Note 7) |     | T <sub>A</sub> = -40°C to +85°C  V <sub>CC</sub> = 4.5V–5.5V  C <sub>L</sub> = 250 pF  1 Output Switching (Note 8) |     | T <sub>A</sub> = -40°C to +85°C  V <sub>CC</sub> = 4.5V–5.5V  C <sub>L</sub> = 250 pF  16 Outputs Switching  (Note 9) |      | Units |
|------------------|----------------------|-----|---------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------|------|-------|
|                  |                      | Min | Тур                                                                                                     | Max | Min                                                                                                                | Max | Min                                                                                                                   | Max  |       |
| fTOGGLE          | Max Toggle Frequency |     | 100                                                                                                     |     |                                                                                                                    |     |                                                                                                                       |      | MHz   |
| t <sub>PLH</sub> | Propagation Delay    | 1.5 |                                                                                                         | 5.0 | 1.5                                                                                                                | 6.0 | 2.5                                                                                                                   | 8.0  | ns    |
| t <sub>PHL</sub> | Data to Outputs      | 1.5 |                                                                                                         | 5.3 | 1.5                                                                                                                | 6.0 | 2.5                                                                                                                   | 8.0  |       |
| t <sub>PZH</sub> | Output Enable Time   | 1.5 |                                                                                                         | 6.5 | 2.5                                                                                                                | 8.2 | 2.5                                                                                                                   | 10.0 | ns    |
| $t_{PZL}$        |                      | 1.5 |                                                                                                         | 6.5 | 2.5                                                                                                                | 8.2 | 2.5                                                                                                                   | 9.0  |       |
| t <sub>PHZ</sub> | Output Disable       | 1.0 | 1.0 6.9                                                                                                 |     | (Note 10)                                                                                                          |     | (Note 10)                                                                                                             |      | ns    |
| $t_{PLZ}$        | Time                 | 1.0 |                                                                                                         | 6.9 |                                                                                                                    |     |                                                                                                                       |      |       |

Note 7: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).

Note 8: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Note 9: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 10: 3-STATE delay are dominated by the RC network (500Ω, 250 pF) on the output and have been excluded from the datasheet.

#### Skew

| Symbol                       | Parameter                      | T <sub>A</sub> = -40°C to +85°C  V <sub>CC</sub> = 4.5V-5.5V  C <sub>L</sub> = 50 pF  16 Outputs Switching  (Note 11)  Max | T <sub>A</sub> = -40°C to +85°C  V <sub>CC</sub> = 4.5V-5.5V  C <sub>L</sub> = 250 pF  16 Outputs Switching  (Note 12) | Units |
|------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------|
| toshl                        | Pin to Pin Skew                | 1.3                                                                                                                        | 1.5                                                                                                                    | ns    |
| (Note 13)                    | HL Transitions                 |                                                                                                                            |                                                                                                                        |       |
| toslh<br>(Note 13)           | Pin to Pin Skew LH Transitions | 1.3                                                                                                                        | 1.5                                                                                                                    | ns    |
|                              |                                | 1.5                                                                                                                        | 2.0                                                                                                                    |       |
| t <sub>PS</sub><br>(Note 14) | Duty Cycle<br>LH-HL Skew       | 1.5                                                                                                                        | 2.0                                                                                                                    | ns    |
| tost                         | Pin to Pin Skew                | 1.7                                                                                                                        | 2.5                                                                                                                    | ns    |
| (Note 13)                    | LH/HL Transitions              |                                                                                                                            |                                                                                                                        |       |
| t <sub>PV</sub>              | Device to Device Skew          | 2.0                                                                                                                        | 3.0                                                                                                                    | ns    |
| (Note 15)                    | LH/HL Transitions              |                                                                                                                            |                                                                                                                        |       |

Note 11: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.)

Note 12: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 13: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (toSHL), LOW to HIGH (toSLH), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW (toST). The specification is guaranteed but not tested.

Note 14: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

Note 15: Propagation delay variation for a given set of conditions (i.e., temperature and V<sub>CC</sub>) from device to device. This specification is guaranteed but not

## Capacitance

| Symbol                     | Parameter          | Тур | Units | Conditions<br>T <sub>A</sub> = 25°C                 |
|----------------------------|--------------------|-----|-------|-----------------------------------------------------|
| C <sub>IN</sub>            | Input Capacitance  | 5   | pF    | $V_{CC} = 0.0V (\overline{OE}_n, T/\overline{R}_n)$ |
| C <sub>I/O</sub> (Note 16) | Output Capacitance | 11  | pF    | $V_{CC} = 5.0V (A_n, B_n)$                          |

Note 16:  $C_{I\!IO}$  is measured at frequency f = 1 MHz, per MIL-STD-883, Method 3012.





#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

Fainthild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.